

Winter Semester 2024-2025 MVLD505L –ASIC Lab task- 3

Slot: L23+L24

Submitted to School of Electronics
Engineering

Submitted to
Dr.Nithish Kumar V

Submitted by

Name: CJ kiran

Reg no: - 24MVD0166

# Lab Task 3: Performing Layout-Based STA Using PrimeTime (PT\_Shell)

### **Objective**

The goal of this lab task is to perform **Static Timing Analysis (STA)** after layout using **Synopsys PrimeTime (PT\_Shell)**. This involves analyzing timing violations, checking setup/hold constraints, and ensuring that the design meets its timing requirements post-layout.

## Invoking Pt\_shell



**Design Import:** Import the design's netlist and Standard Delay Format (SDF) file into PrimeTime.

#### PT.tcl



Prime\_netlist.v

### PrimeTime MainWindow:



**Reporting:** Generate detailed timing reports, highlighting critical paths and violations.

Report\_analysis\_coverage





## Conclusion

The STA analysis using PT\_Shell provides a detailed insight into the timing health of the design post-layout. The results guide further optimizations and help ensure that the design is functionally correct and meets timing constraints