

## **NUC970 Power ON Setting**

## **Design Note**

May 5, 2015

Nuvoton Technology Corp.



#### **Power-On Setting**

- After power on reset, Power-On setting registers are latched to configure this chip. It is used to configure the chip to enter the specified state.
- Since each pin of power on setting has an internal pulled-up resistor at while reset period. If application needs to set the configuration to "0", the proper pull-down resistor must be added for corresponding.
- The Application circuitry is listed as below: Note:
  - $\blacksquare$  1 = OFF, 0 = ON (Pulled down with 10K)
  - PA [9:0] = PWRON [9:0]





#### **Boot Source Selection**

| Power-On<br>Setting Pin | Description                                                                                                                             | Power-On<br>Setting<br>Register Bit |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| PA[1:0]                 | Boot Source Selection                                                                                                                   |                                     |
|                         | 00 = Boot from USB and pin PH.0 used as the USB0_VBUSVLD.                                                                               |                                     |
|                         | 01 = Boor from eMMC and pin PC[5:0] or PI[10:5] used as the eMMC functionality <sup>1</sup> .                                           |                                     |
|                         | 10 = Boot from NAND Flash and pin PC[14:0] or PI[15:1] used as the NAND functionality <sup>2,3</sup> .                                  |                                     |
|                         | 11 = Boot from SPI Flash and pin PB[9:6] used as the SPI0 functionality.                                                                | PWRON[1:0]                          |
|                         | Note 1: PC[5:0] used as the eMMC functionality in NUC972 and NUC973 while PI[10:5] used as the eMMC functionality in NUC976 and NUC977. |                                     |
|                         | Note 2: PC[14:0] used as the NAND functionality in NUC972 and NUC973 while PI[15:1] used as the NAND functionality in NUC977.           |                                     |
|                         | Note 3: NUC976 doesn't support NAND interface.                                                                                          |                                     |



### **System Clock Source Selection**

| Power-On Setting Pin | Description                              | Power-On Setting Register Bit |  |
|----------------------|------------------------------------------|-------------------------------|--|
| PA.2                 | System Clock Source Selection            |                               |  |
|                      | 0 = System clock is from 12 MHz crystal. | PWRON[2]                      |  |
|                      | 1 = System clock is from UPLL output.    |                               |  |





# Watchdog Timer (WDT) Enabled/Disabled Selection

| Power-On Setting Pin | Description                                     | Power-On Setting Register Bit |
|----------------------|-------------------------------------------------|-------------------------------|
| PA.3                 | Watchdog Timer (WDT) Enabled/Disabled Selection |                               |
|                      | 0 = WDT Disabled after power-on.                | PWRON[3]                      |
|                      | 1 = WDT Enabled after power-on.                 |                               |



#### JTAG Interface ON/OFF Selection

| Power-On Setting Pin | Description                             | Power-On Setting Register Bit |
|----------------------|-----------------------------------------|-------------------------------|
| PA.4                 | JTAG Interface ON/OFF Selection         |                               |
|                      | 0 = Pin PJ[4:0] used as GPIO pin.       | PWRON[4]                      |
|                      | 1 = Pin PJ[4:0] used as JTAG interface. |                               |



# **UART 0 Debug Message Output ON/OFF Selection**

| Power-On Setting Pin | Description                                                                         | Power-On Setting Register Bit |
|----------------------|-------------------------------------------------------------------------------------|-------------------------------|
| PA.5                 | UART 0 Debug Message Output ON/OFF Selection                                        |                               |
|                      | 0 = UART 0 debug message output ON and pin PE[1:0] used as the UART0 functionality. | PWRON[5]                      |
|                      | 1 = UART 0 debug message output OFF and pin PE[1:0] used as the GPIO functionality. |                               |



# NAND Flash Page Size & ECC **Selection**

| Power-On Setting Pin | Description                          | Power-On Setting Register Bit |
|----------------------|--------------------------------------|-------------------------------|
|                      | NAND Flash Page Size selection       |                               |
|                      | 00 = NAND Flash page size is 2KB.    |                               |
| PA[7:6]              | 01 = NAND Flash page size is 4KB.    | PWRON[7:6]                    |
|                      | 10 = NAND Flash page size is 8KB.    |                               |
|                      | 11 = Ignore Power-On Setting.        |                               |
| PA[9:8]              | NAND Flash ECC Type Selection        |                               |
|                      | 00 = NAND Flash ECC type is BCH T12. |                               |
|                      | 01 = NAND Flash ECC type is BCH T15. | PWRON[9:8]                    |
|                      | 10 = NAND Flash ECC type is BCH T24. |                               |
|                      | 11 = Ignore Power-On Setting.        |                               |



#### **USB0** Setting

- The table shown below describes the definition of USB0 power-on setting
- As the reference circuitry, user can use the pin of USB0\_ID to define USB0 port for acting device or host function

| Power-On Setting Pin | <u>-</u>                            | Power-On Setting Register<br>Bit |
|----------------------|-------------------------------------|----------------------------------|
| USB0_ID              | USB Port 0 Role Selection           |                                  |
|                      | 0 = USB Port 0 act as a USB host.   | PWRON[16]                        |
|                      | 1 = USB Port 0 act as a USB device. |                                  |





#### Power-On setting register

- PA [9:0] status will map to SYS\_PWRON [9:0]
- USB0\_ID status will map to SYS\_PWRON [16]

#### **Power-On Setting Register (SYS PWRON)**

| Register  | Offset       | R/W | Description               | Reset Value |
|-----------|--------------|-----|---------------------------|-------------|
| SYS_PWRON | SYS_BA+0x004 | R/W | Power-On Setting Register | 0xXXXX_XXXX |

| 31               | 30       | 29     | 28       | 27       | 26  | 25     | 24    |
|------------------|----------|--------|----------|----------|-----|--------|-------|
|                  | Reserved |        | Reserved |          | D   | ID     |       |
| 23               | 22       | 21     | 20       | 19       | 18  | 17     | 16    |
|                  | Reserved |        |          |          |     | TICMOD | USBID |
| 15               | 14       | 13     | 12       | 11       | 10  | 9      | 8     |
| Reserved         |          |        |          |          |     | NEC    | CSEL  |
| 7                | 6        | 5      | 4        | 3        | 2   | 1      | 0     |
| NPAGESEL URDBGON |          | JTAGON | WDTON    | SYSCKSEL | втѕ | SEL    |       |