This module contains four full duplex serial interface channels. Two channels are 50 - 9600 baud V 24 data lines. One channel is a high speed 300 - 19 200 baud V 24 line and one channel is a high speed PE tape cassette interface (1200 - 4800 baud).

CPU interfacing is performed through 2 Z-80 A SIO-1 controllers and one Z-80 A CTC.

## I/O addresses are:

| 14H                      |     | channel A                                | - V 24 A timer                                                                           |
|--------------------------|-----|------------------------------------------|------------------------------------------------------------------------------------------|
| 15H<br>16H<br>17H        | CTC | channel B channel C channel D            | - V 24 B timer<br>- V 24 C timer<br>not used by interface, all purpose<br>cyclem counter |
| 18H<br>19H<br>1AH<br>1BH | SIO | VASSETTE<br>CASSETTE<br>V 24 A<br>V 24 A | data control data control high speed                                                     |
| 1CH<br>1DH<br>1EH<br>1FH | SIO | V 24 B<br>V 24 B<br>V 24 C<br>V 24 C     | data control control                                                                     |

To produce an exact baudrate, the CTC needs to be programmed properly. The CTC clkØ input receives a 921.6 kHz signal, the CTC clk1 and clk2 inputs receive both a 460.8 kHz signal. Those signals have to be divided down. It has to be kept in mind, that the SIO needs a higher clock rate for asynchroneous protocol scanning.

The cassette interface circuit contains a phase inverter switch for recorders which invert the signal.