| Enro  | 11 | Nο   |  |
|-------|----|------|--|
| EIIIO | и. | INO. |  |



#### MARWADI UNIVERSITY

#### **Faculty of Engineering**

Computer Engineering B. Tech.

SEM: 4<sup>th</sup> MU FINAL EXAM MAY: 2023

**Subject: - (Computer Organization and Architecture) (01CE1402)** 

Date:- 01-05-2023

Total Marks:-100 Time: - 3 Hours

## **Instructions:**

- 1. All Questions are Compulsory.
- 2. Make suitable assumptions wherever necessary.
- 3. Figures to the right indicate full marks.
- 4. Do not write/sign/indication/tick mark anything other than Enroll No. at a specific place on the question paper.

## **Question: 1.**

- 1. If value of bit number 15 is 0 then addressing mode is
  - A. Immediate
  - B. Direct
  - C. Indirect
  - D. Register
- 2. D = A + B' + 1 represents \_\_\_\_\_ microoperation
  - A. Add with carry
  - B. Add
  - C. Subtract
  - D. Subtract with borrow
- 3. Application of Logic Micro operations are \_\_\_\_\_
  - A. selective-set
  - B. selective-clear
  - C. selective-complement
  - D. All of the options
- 4. If selective complement operation of A(1100) is performed with respect to B(0101) then new value of A will be
  - A. 1100
  - B. 1001
  - C. 0011
  - D. 1010
- 5. Size of DR Register?
  - A. 8
  - B. 12
  - C. 16
  - D. 32
- 6. Which of the following is not a register for Basic Computer?
  - A. PC
  - B. IR
  - C. AR
  - D. IT
- 7. Which of the following is not a Memory Reference Instruction?
  - A. AND
  - B. ADD
  - C. SUB
  - D. LDA

MARWADI UNIVERSITY 1

|                    |            | A. 1                                        | B. 2                                                 |           |
|--------------------|------------|---------------------------------------------|------------------------------------------------------|-----------|
|                    | O          | C. 3 Which of the following is not a        | D. 4 Pseudo Instruction?                             |           |
|                    | <b>7.</b>  | A. ORG                                      | B. END                                               |           |
|                    |            | C. START                                    | D. DEX                                               |           |
|                    | 10.        | Which of the following is a type            | of Asynchronous Data Transfer methods?               |           |
|                    |            | A. Strobe Pulse                             | B. Handshaking                                       |           |
|                    |            | C. Both A & B                               | D. None of Above                                     |           |
| (1-)               |            | Chart Ove                                   |                                                      | [10]      |
| (b)                | 1          | Short Que. What is the size of TR register? |                                                      | [10]      |
|                    |            | Convert the binary number to de             | ocimal number – 1001                                 |           |
|                    |            | Find the 1's complement of the              |                                                      |           |
|                    |            | Find the 2's complement of the              |                                                      |           |
|                    |            | Define Assembler                            | ·                                                    |           |
|                    | 6.         | Full form of SPA.                           |                                                      |           |
|                    |            | Full form of CIR                            |                                                      |           |
|                    |            | Full form of PSW                            |                                                      |           |
|                    |            | Write down any two interrupts r             |                                                      |           |
|                    | 10.        | Write down any two Pseudo Ins               | truction name?                                       |           |
| Question: 2        | <u>2</u> . |                                             |                                                      |           |
|                    | _          |                                             |                                                      |           |
| (a)                | Exp        | plain 4-bit arithmetic circuit with         | function table.                                      | [08]      |
| (b)                | Ex         | plain instruction cycle                     |                                                      | [08]      |
| (0)                | LA         | prain instruction cycle                     |                                                      | [oo]      |
|                    |            |                                             | OR                                                   |           |
| (b)                | Wh         | at is an interrupt? Draw and expl           | ain interrupt cycle                                  | [08]      |
| (0)                | ,,,        | at 15 air interrupt. Draw and empi          | am memapi eyere                                      | [oo]      |
| <b>Question:</b> 3 | <u>3</u> . |                                             |                                                      |           |
| (a)                | Exr        | olain memory reference instructio           | ons by taking suitable value for example             | [08]      |
| (u)                | LA         | num memory reference instruction            | ons by taking suitable value for example             | [OO]      |
| (b)                | List       | t out any 4 Input-output Instruction        | on name with short and full form.                    | [04]      |
| ( )                | Ъ          |                                             |                                                      | FO 43     |
| (c)                | Dra        | w space time diagram for 6 - seg            | ment pipeline with 8 tasks                           | [04]      |
|                    |            |                                             | OR                                                   |           |
| (a)                |            | w and explain 4 bit- Binary adde            |                                                      |           |
|                    |            | _                                           | elective Complement Operation, Selective Clear       |           |
|                    | Op         | eration, Mask Operation for A =             | 1010  and  B = 1100.                                 | [08]      |
| (h)                | A c        | omnuter uses a memory unit with             | n 256K words of 32 bit each. A binary instruction    | n         |
| (0)                |            |                                             | The instructions have four parts: an indirect bit    |           |
|                    |            | •                                           | art to specify one of 64 registers, and an address p |           |
|                    | a. F       | Now many bits are there in the op           | eration code, the register code part, and the addre  | ess part? |
|                    |            |                                             | nd indicate the number of bits in each part.         |           |
|                    | c. F       | low many bits are there in the da           | ta and address inputs of the memory?                 | [04]      |
| (c)                | Cor        | overt the following numerical aris          | thmetic expression into reverse polish notation      |           |
| (C)                |            | show the stack operations for ev            |                                                      |           |
|                    |            | 3+4) [10(2+6)+8]                            |                                                      | [04]      |
|                    | ,          | , E                                         |                                                      |           |

8. How Many Phases in Instruction Cycle?

MARWADI UNIVERSITY 2 |

#### Question: 4.

(a) Explain any eight addressing modes. [08]

(b) Draw and explain first pass assembler.Write an assembly language program for the following statement.

$$DIF = DIF - C$$
 [08]

OR

(a) Convert the expression X = (A+B) \* (C+D) in all instruction formats. [08]

(b) List the assembly language program (of the equivalent binary instructions) generated by a compiler from the following program. Assume integer variables.

SUM = 0

SUM = SUM + A + B

DIF = DIF - C

$$SUM = SUM + DIF$$
 [08]

#### Question: 5.

(a) Explain Arithmetic pipeline with suitable details [06]

(b) Differentiate between RISC vs CISC [06]

(c) Briefly explain source-initiated handshaking [04]

OR

(a) Explain 4 segment instruction pipeline with flow chart [06]

(b) A non-pipeline system takes 50 ns to process a task. The same task can be processed in a six-segment pipeline with a clock cycle of 10 ns. Determine the speedup ratio of the pipeline for 100 tasks. What is the maximum speedup that can be achieved? [06]

(c) Briefly explain destination transfer using handshaking [04]

#### Question: 6.

(a) Multiply (+15) x (-13) using Booth multiplication algorithm [08]

(b) Draw flow chart to show communication between CPU-IOP. [04]

(c) Differentiate between SRAM vs DRAM [04]

OR

(a) Multiply (-12) x (+18) using Booth multiplication algorithm [08]

(b) Draw DMA controller diagram. [04]

(c) Discuss direct mapping in organization of cache memory. [04]

## ---Best of Luck---

MARWADI UNIVERSITY 3 |

# - Bloom'S Taxonomy Report -

**Sub: Computer Organization and Architecture** 

Sem. 4<sup>th</sup> Branch: CE

Que. Paper weightage as per Bloom's Taxonomy

| LEVEL                              | % of weightage | Question No.                                             | Marks of<br>Que.        |
|------------------------------------|----------------|----------------------------------------------------------|-------------------------|
| Remember/Knowledge                 | 23             | 1A, 1B, OR 2B,3B, OR 6C,<br>3C                           | 10,10,8,4,4,4           |
| Understand                         | 35             | 2A, 2B, 3A, 4A, 5A, OR<br>5A, 5C, OR 5C, OR 3B, OR<br>3C | 8,8,8.8,6,<br>6,4,4,4,4 |
| Apply                              | 19             | OR 3A, 6B, OR 6B, 4B, OR<br>4B                           | 8, 4, 4,8,8             |
| Analyze                            | 14             | 5B, 6C, OR 4A, OR 5B                                     | 6,4,8,6                 |
| Evaluate                           | 9              | 6A, OR 6A                                                | 8,8                     |
| Higher order<br>Thinking/ Creative | 0              | -                                                        | -                       |

# Chart/Graph of Bloom's Taxonomy



MARWADI UNIVERSITY 4 |