# CPU组 Seminar



Issue

北京大学系统结构研究所 2013-05-15

#### ' Contents

- Introduction(to issue logic for memory operations)
- Memory Disambiguation
  - Non-speculative Memory Disambiguation
  - Speculative Memory Disambiguation
- Speculative Wakeup of Load Consumer
- Memory Disambiguation on UniCore-3

# 1 1, Introduction

- Issue
- Issue for memory operations

#### ' Issue(1/2)

- The issue is the pipeline stage in charge of issuing instructions to the functional units for execution.
- Conditions for instruction to be issued
  - source operands are available
  - function units are available
- Issue Schemes



#### ' Issue(2/2)

#### In order Issue

 Issues the instructions for execution in the same order they were fetched, and if an instruction is stalled in the pipeline no later instructions can proceed.

#### Out of order Issue

 It allows out-of order execution by issuing instructions to the functional units as soon as their source operands become available.

### Issue for memory operations (1/2)

- why the issue logic for memory operations is complex?
  - Data Dependence: Conversely to the rest of operations where data dependences are checked at the renaming stage, memory dependences cannot be identified until the memory operations compute their address



存储器: RAW

### Issue for memory operations (2/2)

- Instruction Wakeup: The latency of a memory operation depends on whether it hits or misses in the data cache or the data TLB, where as the latency of the rest of operations is constant and only depends on the instruction itself
- Entry Reclamation: Memory operations often use speculative wakeup techniques which may require delaying the reclamation until we are sure the instruction can be executed, where as once the rest instructions has been selected and its data forwarded to the function unit, its issue queue entry can be safely reclamated

# **Memory disambiguation policy**

• The mechanism in charge of handling memory dependences is called memory disambiguation policy.

|                                      |                     | NAME                            | DESCRIPTION                                                                                                                                |
|--------------------------------------|---------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Memory<br>disambiguati<br>on schemes | Non-<br>speculative | Total Ordering                  | All memory accesses are processed in order.                                                                                                |
|                                      |                     | Load Ordering<br>Store Ordering | Execution between loads and stores is out of order, but all loads execute in order among them, and all stores execute in order among them. |
|                                      |                     | Partial<br>Ordering             | All stores are processed in order, but loads execute out of order as long as all previous stores have computed their address.              |
|                                      | Speculative         | Store Ordering                  | Stores execute in order, but loads execute completely out of order.                                                                        |

Tankertanker Design

#### ' Contents

- Introduction(to issue logic for memory operations)
- Memory Disambiguation
  - Non-speculative Memory Disambiguation
  - Speculative Memory Disambiguation
- Speculative Wakeup of Load Consumer
- Memory Disambiguation on UniCore-3

#### 1 2. Non-speculative Memory Disambiguation

- Total Ordering
- Load Ordering with Store Ordering
- Partial Ordering

# **Total Ordering**

- In total ordering, all memory operations are executed in order.
- Advantage
  - Simplicity
- Disadvantage
  - Constrains a lot the amount of parallelism

#### 1 2. Non-speculative Memory Disambiguation

- Total Ordering
- Load Ordering with Store Ordering
- Partial Ordering

# Load Ordering with Store Ordering

- Loads proceed in order, and stores proceed in order.
- Loads do not have to wait for previous stores to commit.
- Example: AMD K6

#### 'I AMD K6 ——Overview

- two separate pipelines for load and store operations.
- instructions flow in strict order inside each pipeline.



#### 'I AMD K6 ——Execution(1/5)

- Load Queue: Stores the load operations in program order.
   Loads are inserted in this queue after renaming.
- Store Queue: Stores the store operations in program order.



Tankertanker Design

#### 'I AMD K6 ——Execution(2/5)

 If the source operands are ready and it is the oldest instruction on the load and store queue, respectively, issue it.



#### 'I AMD K6 ——Execution(3/5)

 Read the source operands from the register file or obtain them from the bypass logic.



#### 'I AMD K6 ——Execution(4/5)

- Compute the address.
- Store: read data to be stored.



#### 'I AMD K6 ——Execution(5/5)

 Read the source operands from the register file or obtain them from the bypass logic.



#### 1 2. Non-speculative Memory Disambiguation

- Total Ordering
- Load Ordering with Store Ordering
- Partial Ordering

# Partial ordering

- Loads can be processed out of order
  - a load can be issued as long as it has its source operands ready and all previous stores already have computed its address.
- Examples: MIPS R10000、AMD K8、UniCore-3

#### ' MIPS R10000 — Overview

- Loads can be executed out of order as long as all previous memory operations have computed their address.
- Stores are processed in strict program order.



#### ' MIPS R10000 — Execution(1/9)

- Loads and store instructions are stored in order.
- Instructions do not leave this queue until their source operands are ready.



#### ' MIPS R10000 — Execution(2/9)

- Every column and row represents an entry on the load/Store queue.
- decide when the load/store instructions can be issued(in



#### 'I MIPS R10000 —— Execution(3/9)

Example of a 6-entry indetermination matrix.



#### 'I MIPS R10000 —— Execution(4/9)



#### ' MIPS R10000 — Execution(5/9)

• Read the source operands from the register file.



#### ' MIPS R10000 — Execution(6/9)

• Read the source operands from the register file.



#### ' MIPS R10000 — Execution(7/9)

 Keeps the memory address of loads and stores that want to access the cache.



#### ' MIPS R10000 — Execution(8/9)

Every column and row represents an entry on the load/Store queue.



#### ' MIPS R10000 — Execution(9/9)

Example of a 6-entry dependency matrix.



#### ' Contents

- Introduction(to issue logic for memory operations)
- Memory Disambiguation
  - Non-speculative Memory Disambiguation
  - Speculative Memory Disambiguation
- Speculative Wakeup of Load Consumer
- Memory Disambiguation on UniCore-3

# **3** Speculative Memory Disambiguation

- Introduction
- Example: Alpha 21264

#### 'Introduction

- To make sure the program is right executed, memory dependence checking is required.
  - Memory dependence checking can become quite complex if a large number of load/store instructions are involved.
- Processors using speculative memory disambiguation technology boost performance by speculative issuing loads that are predicted not to be dependent on any previous in-flight store.
  - load operation do not have to wait for all previous stores to compute its address.
  - require special hardware in order to identify mispredictions and recover the execution.

### ' Alpha 21264—Overview

 Alpha 21264 is a super-scalar microprocessor with out-of-order and speculative execution.

high level overview of the 21264 pipeline



nker Design

### ' Alpha 21264 — Execution





### ' Alpha 21264 — Execution

One load may be mis-speculated for many times.

```
Loop:
std r2, [r3+], #4
....
RAW
ldd r1, [r3+], #4
b Loop
```

• Use a 'load wait table' to avoid subsequent executions' misspeculations of the same load.

- Used to record a store-load trap.
- 1024 entries of 1bit, indexed by virtual PC.











#### Store ' Alpha 21264 — Execution Load Load Store -RAW? Load Load Load Store Queue Store Load/Store Queue Register Address Data Cache File Generation Load Queue ADDRESS DISAMBIGUATION MEM ACCESS ISSUE READ GENERATION Wait Table **FETCH**

### ' Contents

- Introduction(to issue logic for memory operations)
- Memory Disambiguation
  - Non-speculative Memory Disambiguation
  - Speculative Memory Disambiguation
- Speculative Wakeup of Load Consumer
- Memory Disambiguation on UniCore-3

### Speculative wakeup of load consumers(1/5)

#### Instruction Wakeup

- Wakeup is the event that notifies that one of the source operands has been produced.
- After the wakeup signal generated, some other instructions which use the source operands produced can be issued.

### Speculative wakeup of load consumers(2/5)

#### Normal operation wakeup



### Speculative wakeup of load consumers (3/5)

- Load operation wakeup
  - hit the TLB and data cache
  - miss on the TLB and data cache



### Speculative wakeup of load consumers(4/5)

#### Scenario 1:

- Obtain a two-cycle bubble between producer and con
- do not need back-to-back execution.

#### Scenario 2:

- A load may misses in cache or its execution is delayed reason.
- As a result, the consumers will have to be cancelled a....

S1: sub r3,r2,#8
M1:mul r3,r2,r1
S2:sub r3,r2,#8
M2:mul r3,r2,r1

| L1 | Wake-up | Select | Drive | Address computation | Hit/Mis | S L1 DC<br>Acce | ache<br>ess <b>\</b> |  |
|----|---------|--------|-------|---------------------|---------|-----------------|----------------------|--|
|    |         |        | A1    | Wake-up             | Select  | Drive           | Execution            |  |

### Speculative wakeup of load consumers(5/5)

- Solutions to avoid this deadlock
  - flush all instructions in the pipeline younger than the one be reissued and resume execution from there.
    - √ utilization of issue queue entries.
    - ✓ if this situation occurs very often, this scheme may cause significant performance drop.
  - postpone the reclamation of the issue entry allocated by an instruction until we are sure this instruction would not have to be reissued.
    - ✓ reduces the penalty of reissuing instructions compared to the previous one.
    - ✓ Increase the pressure on the issue queue.

### ' Contents

- Introduction(to issue logic for memory operations)
- Memory Disambiguation
  - Non-speculative Memory Disambiguation
  - Speculative Memory Disambiguation
- Speculative Wakeup of Load Consumer
- Memory Disambiguation on UniCore-3

# Memory Disambiguation on UniCore-3

- UniCore-3 processor implements partial ordering.
- Loads can be executed out of order as long as all previous memory operation have computed their address.
- Stores are processed in strict program order.

# UniCore-3—Pipeline







| Address           | Load/Store   | Order        |  |
|-------------------|--------------|--------------|--|
|                   | Load , Load  | In Order     |  |
| Same Address      | Store , Load |              |  |
| Same Address      | Load , Store |              |  |
|                   | Store, Store |              |  |
|                   | Load , Load  | Out of order |  |
| Different Address | Store , Load | Out of order |  |
| Different Address | Load , Store | In order     |  |
|                   | Store, Store | In order     |  |

- Load , Load
- Store , Load
- Load , Store
- Store, Store





- Load , Load
- Store , Load
- Load , Store
- Store, Store





- Load , Load
- Store , Load
- Load , Store
- Store , Store





- Load , Load
- Store , Load
- Load , Store
- Store , Store







# Thank You