

# TK68HC811E2 Microcontroller 512 Bytes RAM, 2048 bytes EEPROM

February 13th, 2024 V1.14

**Product Overview** 

### **Features**

- 175°C Operation
- o Enhanced screening for longer data retention.
- 68HC11 Central Processing Unit (CPU)
- o Power Saving STOP and WAIT Modes
- 512 Bytes of On-Chip RAM, Data Retained During Standby
- 2048 Bytes Electrically Erasable Programmable ROM (EEPROM)
- Asynchronous Non-Return to Zero (NRZ)` Communications Interface (SCI)
- Synchronous Serial Peripheral Interface (SPI)
- 8-Channel 8-Bit Analog-to-Digital (A/D) Converter
- 16-Bit Timer System
  - Three Input Capture (IC) Channels
  - Four Output Compare (OC) Channels
  - One Additional Channel, Selectable as Fourth IC or Fifth OC
- o 8-Bit Pulse Accumulator
- o Real-Time Interrupt Circuit
- Computer Operating Properly (COP) Watchdog System
- 38 General-Purpose Input / Output (I/O) Pins
  - 16 Bidirectional I/O Pins
  - 11 Input-Only Pins
  - 11 Output-Only Pins
- 48-Pin Ceramic Dual In-Line Package (DIP)
- Pin for pin replacement of the Freescale MC68HC811E2

### **General Description**

The TK68HC811E2 is a member of the TK68HC11E family of MCUs. The full set of specifications can be found in the datasheet TK68HC11E. The operation of the entire family is largely the same except for the various configurations of RAM, ROM, or EPROM.

The Tekmos TK68HC811E2 is available in a 175C version.

The TK68HC811E2 is a fully static design using high-density complementary metal-oxide semiconductor (HCMOS) fabrication process that allows it to operate at frequencies from 2 MHz to dc, with very low power consumption.

The device is available in the 48 pin Ceramic DIP, the 52-pin PLCC, and the 52 pin PQFP packages.



Pin Assignments for 48-Pin DIP



# **Pinout**

| PLCC | CDIP | PQFP | Signal | PLCC | CDIP | PQFP | Signal |
|------|------|------|--------|------|------|------|--------|
| 1    | 23   | 46   | VSS    | 52   | 22   | 45   | VRH    |
| 2    | 24   | 47   | MODB   | 51   | 21   | 44   | VRL    |
| 3    | 25   | 48   | MODA   | 50   |      | 43   | PE7    |
| 4    | 26   | 49   | STRA   | 49   | 20   | 42   | PE3    |
| 5    | 27   | 50   | E      | 48   |      | 41   | PE6    |
| 6    | 28   | 51   | STRB   | 47   | 19   | 40   | PE2    |
| 7    | 29   | 52   | EXTAL  | 46   |      | 39   | PE5    |
| 8    | 30   | 1    | XTAL   | 45   | 18   | 38   | PE1    |
| 9    | 31   | 2    | PC0    | 44   |      | 37   | PE4    |
| 10   | 32   | 3    | PC1    | 43   | 17   | 36   | PE0    |
| 11   | 33   | 4    | PC2    | 42   | 16   | 35   | PB0    |
| 12   | 34   | 5    | PC3    | 41   | 15   | 34   | PB1    |
| 13   | 35   | 6    | PC4    | 40   | 14   | 33   | PB2    |
| 14   | 36   | 7    | PC5    | 39   | 13   | 32   | PB3    |
| 15   | 37   | 8    | PC6    | 38   | 12   | 31   | PB4    |
| 16   | 38   | 9    | PC7    | 37   | 11   | 30   | PB5    |
| 17   | 39   | 10   | /RESET | 36   | 10   | 29   | PB6    |
| 18   | 40   | 11   | /XIRQ  | 35   | 9    | 28   | PB7    |
| 19   | 41   | 12   | /IRQ   | 34   | 8    | 27   | PA0    |
| 20   | 42   | 13   | PD0    | 33   | 7    | 26   | PA1    |
| 21   | 43   | 14   | PD1    | 32   | 6    | 25   | PA2    |
| 22   | 44   | 15   | PD2    | 31   | 5    | 24   | PA3    |
| 23   | 45   | 16   | PD3    | 30   | 4    | 23   | PA4    |
| 24   | 46   | 17   | PD4    | 29   | 3    | 22   | PA5    |
| 25   | 47   | 18   | PD5    | 28   | 2    | 21   | PA6    |
| 26   | 48   | 19   | VDD    | 27   | 1    | 20   | PA7    |



### **Electrical Characteristics**

5.1 General Requirements - All static and dynamic electrical characteristics specified.

### 5.2 - Static Characteristics

### 5.2.1 DC Electrical Characteristics

| Characteristics <sup>(1)</sup>                                                                                                                       | Symbol                            | Min                                      | Max                                            | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------|------------------------------------------------|------|
| Output voltage <sup>(2)</sup> I <sub>Load</sub> = ±±10.0 μA All outputs except XTAL All outputs except XTAL, RESET, and MODA                         | V <sub>OL</sub> , V <sub>OH</sub> | <br>V <sub>DD</sub> -0.1                 | 0.1                                            | V    |
| Output high voltage <sup>(2)</sup> $I_{Load} = -0.8 \text{ mA, } V_{DD} = 4.5 \text{ V}$ All outputs except XTAL, RESET, and MODA                    | V <sub>OH</sub>                   | V <sub>DD</sub> -0.8                     | _                                              | V    |
| Output low voltage I <sub>Load</sub> = 1.6 mA All outputs except XTAL                                                                                | V <sub>OL</sub>                   | _                                        | 0.4                                            | V    |
| Input high voltage All inputs except RESET RESET                                                                                                     | V <sub>IH</sub>                   | $0.7 \times V_{DD} \\ 0.8 \times V_{DD}$ | V <sub>DD</sub> + 0.3<br>V <sub>DD</sub> + 0.3 | V    |
| Input low voltage, all inputs                                                                                                                        | V <sub>IL</sub>                   | V <sub>SS</sub> -0.3                     | $0.2 \times V_{DD}$                            | V    |
| I/O ports, 3-state leakage  V <sub>In</sub> = V <sub>IH</sub> or V <sub>IL</sub> PA7, PA3, PC[7:0], PD[5:0], AS/STRA,  MODA/LIR, RESET               | l <sub>OZ</sub>                   | _                                        | ±10                                            | μА   |
| Input leakage current  V <sub>In</sub> = V <sub>DD</sub> or V <sub>SS</sub> PA[2:0], IRQ, XIRQ  MODB/V <sub>STBY</sub> (XIRQ on EPROM-based devices) | I <sub>In</sub>                   | =                                        | ±1<br>±10                                      | μΑ   |
| RAM standby voltage, power down                                                                                                                      | V <sub>SB</sub>                   | 4.0                                      | $V_{DD}$                                       | V    |
| RAM standby current, power down                                                                                                                      | I <sub>SB</sub>                   | _                                        | 10                                             | μΑ   |
| Input capacitance PA[2:0], PE[7:0], IRQ, XIRQ, EXTAL PA7, PA3, PC[7:0], PD[5:0], AS/STRA, MODA/LIR, RESET                                            | C <sub>In</sub>                   | _                                        | 8<br>12                                        | pF   |
| Output load capacitance All outputs except PD[4:1] PD[4:1]                                                                                           | CL                                | _                                        | 90<br>100                                      | pF   |

<sup>1.</sup> V<sub>DD</sub> = 5.0 Vdc ± 10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, unless otherwise noted 2. V<sub>OH</sub> specification for RESET and MODA is not applicable because they are open-drain pins. V<sub>OH</sub> specification not applicable to ports C and D in wired-OR mode.



### 5.2.2 Supply Currents and Power Dissipation

| Characteristics <sup>(1)</sup>                                                                                                                         | Symbol           | MIn              | Max                        | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|----------------------------|------|
| Run maximum total supply current <sup>(2)</sup> Single-chip mode2 MHz 3 MHz Expanded multiplexed mode2 MHz 3 MHz                                       | I <sub>DD</sub>  | _<br>_<br>_<br>_ | 15<br>27<br>27<br>27<br>35 | mA   |
| Wait maximum total supply current <sup>(2)</sup> (all peripheral functions shut down) Single-chip mode2 MHz 3 MHz Expanded multiplexed mode2 MHz 3 MHz | W <sub>IDD</sub> | _<br>_<br>_<br>_ | 6<br>15<br>10<br>20        | mA   |
| Stop maximum total supply current <sup>(2)</sup> Single-chip mode, no clocks-40°C to +85°C > +85°C to +105°C > +105°C to +125°C                        | S <sub>IDD</sub> |                  | 25<br>50<br>100            | μА   |
| Maximum power dissipation Single-chip mode2 MHz 3 MHz Expanded multiplexed mode2 MHz 3 MHz                                                             | P <sub>D</sub>   | _<br>_<br>_<br>_ | 85<br>150<br>150<br>195    | mW   |

<sup>1.</sup>  $V_{DD}$  = 5.0 Vdc  $\pm$  10%,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted 2. EXTAL is driven with a square wave, and  $t_{CYC}$ = 500 ns for 2 MHz rating  $t_{CYC}$ = 333 ns for 3 MHz rating  $V_{IL} \le 0.2 \text{ V}$   $V_{IH} \ge V_{DD} - 0.2 \text{ V}$  no dc loads



### 5.3 Dynamic (Switching) characteristics

### **5.3.1 Control Timing**

| Characteristic <sup>(1)</sup> (2)                                                                                   | Symbol             | 1.0 MHz  |     | 2.0 MHz |     | Unit             |
|---------------------------------------------------------------------------------------------------------------------|--------------------|----------|-----|---------|-----|------------------|
| Characteristic                                                                                                      | Symbol             | Min      | Max | Min     | Max | Oilit            |
| Frequency of operation                                                                                              | f <sub>o</sub>     | dc       | 1.0 | dc      | 2.0 | MHz              |
| E-clock period                                                                                                      | t <sub>CYC</sub>   | 100<br>0 | _   | 500     | _   | ns               |
| Crystal frequency                                                                                                   | f <sub>XTAL</sub>  | _        | 4.0 | _       | 8.0 | MHz              |
| External oscillator frequency                                                                                       | 4 f <sub>o</sub>   | dc       | 4.0 | dc      | 8.0 | MHz              |
| Processor control setup time  t <sub>PCSU</sub> = 1/4 t <sub>CYC</sub> + 50 ns                                      | t <sub>PCSU</sub>  | 300      | _   | 175     | _   | ns               |
| Reset input pulse width To guarantee external reset vector Minimum input time (can be pre-empted by internal reset) | PW <sub>RSTL</sub> | 8<br>1   | _   | 8       | _   | t <sub>CYC</sub> |
| Mode programming setup time                                                                                         | t <sub>MPS</sub>   | 2        | _   | 2       | _   | t <sub>CYC</sub> |
| Mode programming hold time                                                                                          | t <sub>MPH</sub>   | 10       | _   | 10      | _   | ns               |
| Interrupt pulse width, $\overline{IRQ}$ edge-sensitive mode $PW_{IRQ} = t_{CYC} + 20 \text{ ns}$                    | PW <sub>IRQ</sub>  | 102<br>0 | _   | 520     | _   | ns               |
| Wait recovery startup time                                                                                          | t <sub>WRS</sub>   | _        | 4   | _       | 4   | t <sub>CYC</sub> |
| Timer pulse width input capture pulse accumulator input PW <sub>TIM</sub> = t <sub>CYC</sub> + 20 ns                | PW <sub>TIM</sub>  | 102<br>0 | _   | 520     | _   | ns               |

- 1.  $V_{DD}$  = 5.0 Vdc ±10%,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , all timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless otherwise noted
- 2. RESET is recognized during the first clock cycle it is held low. Internal circuitry then drives the pin low for four clock cycles, releases the pin, and samples the pin level two cycles later to determine the source of the interrupt.

### **Timer Inputs**



### Notes:

- 1. Rising edge sensitive input
- 2. Falling edge sensitive input
- 3. Maximum pulse accumulator clocking rate is E-clock frequency divided by 2.

www.Tekmos.com 02/13/2024 5



### **POR External Reset Timing Diagram**



### **STOP Recovery Timing Diagram**



- Notes: 1. Edge Sensitive  $\overline{\text{IRQ}}$  pin (IRQE bit = 1) 2. Level sensitive  $\overline{\text{IRQ}}$  pin (IRQE bit = 0)

  - 3.  $t_{STOPDELAY}$  = 4064  $t_{CYC}$  if DLY bit = 1 or 4  $t_{CYC}$  if DLY = 0.

  - 4. XIRQ with X bit in CCR = 1.
    5. IRQ or (XIRQ with X bit in CCR = 0).



### **WAIT Recovery from Interrupt Timing Diagram**



Note: RESET also causes recovery from WAIT.

### **Interrupt Timing Diagram**



- Notes: 1. Edge sensitive  $\overline{IRQ}$  pin (IRQE bit = 1)
  - 2. Level sensitive  $\overline{IRQ}$  pin (IRQE bit = 0)



### 5.3.2 Peripheral Port Timing

## 10.11 Peripheral Port Timing

| Observatoristic(1) (2)                                                                                                                           | Cumbal            | 1.0 MHz |            | 2.0 MHz |            | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|------------|---------|------------|------|
| Characteristic <sup>(1)</sup> (2)                                                                                                                | Symbol            | Min     | Max        | Min     | Max        | Unit |
| Frequency of operation E-clock frequency                                                                                                         | f <sub>o</sub>    | dc      | 1.0        | dc      | 2.0        | MHz  |
| E-clock period                                                                                                                                   | t <sub>CYC</sub>  | 1000    | _          | 500     | _          | ns   |
| Peripheral data setup time<br>MCU read of ports A, C, D, and E                                                                                   | t <sub>PDSU</sub> | 100     | _          | 100     | _          | ns   |
| Peripheral data hold time<br>MCU read of ports A, C, D, and E                                                                                    | t <sub>PDH</sub>  | 50      | _          | 50      | _          | ns   |
| Delay time, peripheral data write<br>t <sub>PWD</sub> = 1/4 t <sub>CYC</sub> + 100 ns<br>MCU writes to port A<br>MCU writes to ports B, C, and D | t <sub>PWD</sub>  |         | 200<br>350 | _       | 200<br>225 | ns   |
| Port C input data setup time                                                                                                                     | t <sub>IS</sub>   | 60      | _          | 60      | _          | ns   |
| Port C input data hold time                                                                                                                      | t <sub>IH</sub>   | 100     | _          | 100     | _          | ns   |
| Delay time, E fall to STRB<br>t <sub>DEB</sub> = 1/4 t <sub>CYC</sub> + 100 ns                                                                   | t <sub>DEB</sub>  | _       | 350        | _       | 225        | ns   |
| Setup time, STRA asserted to E fall <sup>(3)</sup>                                                                                               | t <sub>AES</sub>  | 0       | _          | 0       | _          | ns   |
| Delay time, STRA asserted to port C data output valid                                                                                            | t <sub>PCD</sub>  | _       | 100        | _       | 100        | ns   |
| Hold time, STRA negated to port C data                                                                                                           | t <sub>PCH</sub>  | 10      | _          | 10      | _          | ns   |
| 3-state hold time                                                                                                                                | t <sub>PCZ</sub>  | _       | 150        | _       | 150        | ns   |

<sup>1.</sup>  $V_{DD}$  = 5.0 Vdc  $\pm$  10%,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , all timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless otherwise noted

### **Port Read Timing Diagram**



Note: For non-latched operation of Port C.

Ports C and D timing is valid for active drive. (CWOM and DWOM bits are not set in PIOC and SPCR registers, respectively.)

<sup>3.</sup> If this setup time is met, STRB acknowledges in the next cycle. If it is not met, the response may be delayed one more cycle.



### **Port Write Timing Diagram**



### **Simple Input Strobe Timing Diagram**



### **Simple Output Strobe Timing Diagram**







### Notes:

- After reading PIOC with STAF set
   Figure shows rising edge STRA (EGA = 1) and high true STRB (INVB = 1).

### Port C Output Handshake Timing Diagram



### Notes:

- After reading PIOC with STAF set
   Figure shows rising edge STRA (EGA = 1) and high true STRB (INVB = 1).



# State Variation of Output Handshake Timing Diagram (STRA Enables Output Buffer)



### Notes:

- 1. After reading PIOC with STAF set
- 2. Figure shows rising edge STRA (EGA = 1) and high true STRB (INVB = 1).



### **5.4 Analog-to-Digital Converter Characteristics**

| CharacterIstic <sup>(1)</sup> | Parameter <sup>(2)</sup>                                                                                                                       | MIn                  | Absolute   | 2.0 MHz<br>Max            | Unit                       |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------|---------------------------|----------------------------|
| Resolution                    | Number of bits resolved by A/D converter                                                                                                       | _                    | 8          | _                         | Bits                       |
| Non-linearity                 | Maximum deviation from the ideal A/D transfer characteristics                                                                                  | _                    | _          | ±1/2                      | LS<br>B                    |
| Zero error                    | Difference between the output of an ideal and an actual for 0 input voltage                                                                    | _                    | _          | ±1/2                      | LS<br>B                    |
| Full scale error              | Difference between the output of an ideal and an actual A/D for full-scale input voltage                                                       | _                    | _          | ±1/2                      | LS<br>B                    |
| Total unadjusted<br>error     | Maximum sum of non-linearity, zero error, and full-scale error                                                                                 | _                    | _          | ±1/2                      | LS<br>B                    |
| Quantization error            | Uncertainty because of converter resolution                                                                                                    | _                    | _          | ±1/2                      | LS<br>B                    |
| Absolute accuracy             | Difference between the actual input voltage and<br>the full-scale weighted equivalent of the binary<br>output code, all error sources included | _                    | _          | ±1                        | LS<br>B                    |
| Conversion range              | Analog input voltage range                                                                                                                     | V <sub>RL</sub>      | _          | V <sub>RH</sub>           | V                          |
| V <sub>RH</sub>               | Maximum analog reference voltage <sup>(3)</sup>                                                                                                | V <sub>RL</sub>      | _          | V <sub>DD</sub> +0.1      | ٧                          |
| V <sub>RL</sub>               | Minimum analog reference voltage <sup>(2)</sup>                                                                                                | V <sub>SS</sub> -0.1 | _          | V <sub>RH</sub>           | V                          |
| ΔV <sub>R</sub>               | Minimum difference between V <sub>RH</sub> and V <sub>RL</sub> <sup>(2)</sup>                                                                  | 3                    | _          | _                         | ٧                          |
| Conversion time               | Total time to perform a single A/D conversion:<br>E clock<br>Internal RC oscillator                                                            |                      | 32<br>—    | _<br>t <sub>CYC</sub> +32 | t <sub>CY</sub><br>c<br>μs |
| Monotonicity                  | Conversion result never decreases with an increase in input voltage; has no missing codes                                                      | _                    | Guaranteed | _                         | _                          |
| Zero input reading            | Conversion result when V <sub>In</sub> = V <sub>RL</sub>                                                                                       | 00                   | _          | _                         | Hex                        |
| Full scale reading            | Conversion result when V <sub>In</sub> = V <sub>RH</sub>                                                                                       | _                    | _          | FF                        | Hex                        |
| Sample<br>acquisition<br>time | Analog input acquisition sampling time:<br>E clock<br>Internal RC oscillator                                                                   | _<br>_               | 12<br>—    | _<br>12                   | t <sub>CY</sub><br>C<br>μs |
| Sample/hold capacitance       | Input capacitance during sample PE[7:0]                                                                                                        | _                    | 20 typical | _                         | pF                         |
| Input leakage                 | Input leakage on A/D pins PE[7:0] V <sub>RL</sub> , V <sub>RH</sub>                                                                            | _                    | _<br>_     | 400<br>1.0                | nΑ<br>μΑ                   |

<sup>1.</sup>  $V_{DD}=5.0~Vdc~\pm10\%,~V_{SS}=0~Vdc,~T_A=T_L~to~T_{H_1},750~kHz \le E \le 3.0~MHz,~unless~otherwise~noted$ 2. Source impedances greater than 10 k $\Omega$  affect accuracy adversely because of input leakage. 3. Performance verified down to 2.5 V  $\Delta V_R$ , but accuracy is tested and guaranteed at  $\Delta V_R=5~V~\pm10\%$ .



### 5.5 Expansion Bus Timing Characteristics

| Num   | Characteristic <sup>(1)</sup>                                                                                                       | Symbol            | 1.0   | MHz   | 2.0 MHz |     | I I m I f |
|-------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------|-------|---------|-----|-----------|
| Nulli | Characteristics                                                                                                                     |                   | MIn   | Max   | MIn     | Max | Unit      |
|       | Frequency of operation (E-clock frequency)                                                                                          | f <sub>o</sub>    | dc    | 1.0   | dc      | 2.0 | MHz       |
| 1     | Cycle time                                                                                                                          | t <sub>CYC</sub>  | 1000  | _     | 500     | 1   | ns        |
| 2     | Pulse width, E low <sup>(2)</sup> , PW <sub>EL</sub> = 1/2 t <sub>CYC</sub> –23 ns                                                  | PW <sub>EL</sub>  | 477   | _     | 227     | ١   | ns        |
| 3     | Pulse width, E high <sup>(2)</sup> , PW <sub>EH</sub> = 1/2 t <sub>CYC</sub> –28 ns                                                 | PW <sub>EH</sub>  | 472   | _     | 222     | 1   | ns        |
| 4a    | E and AS rise time                                                                                                                  | t <sub>r</sub>    | _     | 20    | _       | 20  | ns        |
| 4b    | E and AS fall time                                                                                                                  | t <sub>f</sub>    | _     | 20    | _       | 20  | ns        |
| 9     | Address hold time <sup>(2) (3)a</sup> , t <sub>AH</sub> = 1/8 t <sub>CYC</sub> -29.5 ns                                             | t <sub>AH</sub>   | 95.5  | _     | 33      | _   | ns        |
| 12    | Non-multiplexed address valid time to E rise<br>$t_{AV} = PW_{EL} - (t_{ASD} + 80 \text{ ns})^{(2)} (^{3})^a$                       |                   | 281.5 | _     | 94      | 1   | ns        |
| 17    | Read data setup time                                                                                                                | t <sub>DSR</sub>  | 30    | _     | 30      | -   | ns        |
| 18    | Read data hold time, max = t <sub>MAD</sub>                                                                                         | t <sub>DHR</sub>  | 0     | 145.5 | 0       | 83  | ns        |
| 19    | Write data delay time, t <sub>DDW</sub> = 1/8 t <sub>CYC</sub> + 65.5 ns <sup>(2) (3)a</sup>                                        | t <sub>DDW</sub>  | _     | 190.5 | _       | 128 | ns        |
| 21    | Write data hold time, t <sub>DHW</sub> = 1/8 t <sub>CYC</sub> -29.5 ns <sup>(2) (3)a</sup>                                          | t <sub>DHW</sub>  | 95.5  | _     | 33      | _   | ns        |
| 22    | Multiplexed address valid time to E rise $t_{\text{AVM}} = \text{PW}_{\text{EL}} - (t_{\text{ASD}} + 90 \text{ ns})^{(2)}  ^{(3)a}$ | t <sub>AVM</sub>  | 271.5 | _     | 84      | _   | ns        |
| 24    | Multiplexed address valid time to AS fall<br>t <sub>ASL</sub> = PW <sub>ASH</sub> -70 ns <sup>(2)</sup>                             | t <sub>ASL</sub>  | 151   | _     | 26      | -   | ns        |
| 25    | Multiplexed address hold time<br>t <sub>AHL</sub> = 1/8 t <sub>CYC</sub> -29.5 ns <sup>(2)</sup> ( <sup>3)b</sup>                   | t <sub>AHL</sub>  | 95.5  | _     | 33      | _   | ns        |
| 26    | Delay time, E to AS rise, $t_{ASD} = 1/8 t_{CYC} - 9.5 \text{ ns}^{(2) (3)a}$                                                       | t <sub>ASD</sub>  | 115.5 | _     | 53      | -   | ns        |
| 27    | Pulse width, AS high, PW <sub>ASH</sub> = 1/4 t <sub>CYC</sub> -29 ns <sup>(2)</sup>                                                | PW <sub>ASH</sub> | 221   | _     | 96      | 1   | ns        |
| 28    | Delay time, AS to E rise, t <sub>ASED</sub> = 1/8 t <sub>CYC</sub> -9.5 ns <sup>(2) (3)b</sup>                                      | t <sub>ASED</sub> | 115.5 | _     | 53      | -   | ns        |
| 29    | MPU address access time <sup>(3)a</sup> $t_{ACCA} = t_{CYC} - (PW_{EL} - t_{AVM}) - t_{DSR} - t_{f}$                                | t <sub>ACCA</sub> | 744.5 | _     | 307     |     | ns        |
| 35    | MPU access time, t <sub>ACCE</sub> = PW <sub>EH</sub> -t <sub>DSR</sub>                                                             | t <sub>ACCE</sub> | _     | 442   | _       | 192 | ns        |
| 36    | Multiplexed address delay (Previous cycle MPU read)<br>t <sub>MAD</sub> = t <sub>ASD</sub> + 30 ns <sup>(2)</sup> ( <sup>3)a</sup>  | t <sub>MAD</sub>  | 145.5 | _     | 83      | _   | ns        |

<sup>1.</sup>  $V_{DD}$  = 5.0 Vdc ±10%,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , all timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless otherwise noted

Where:

dc is the decimal value of duty cycle percentage (high time)

<sup>2.</sup> Formula only for dc to 2 MHz

<sup>3.</sup> Input clocks with duty cycles other than 50% affect bus performance. Timing parameters affected by input clock duty cycle are identified by (a) and (b). To recalculate the approximate bus timing values, substitute the following expressions in place of 1/8 t<sub>CYC</sub>in the above formulas, where applicable:

<sup>(</sup>a)  $(1-dc) \times 1/4 t_{CYC}$ 

<sup>(</sup>b)  $dc \times 1/4 t_{CYC}$ 



### 5.6 Serial Peripheral Interface Timing Characteristics

| Num | Characteristic <sup>(1)</sup>                                | Symbol                                                                   | Min                                                 | Max                                 | Unit             |
|-----|--------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------|------------------|
|     | Frequency of operation E clock                               | f <sub>o</sub>                                                           | dc                                                  | 2.0                                 | MHz              |
|     | E-clock period                                               | t <sub>CYC</sub>                                                         | 333                                                 | _                                   | ns               |
|     | Operating frequency<br>Master<br>Slave                       | f <sub>op(m)</sub><br>f <sub>op(s)</sub>                                 | f <sub>o</sub> /32<br>dc                            | f <sub>o</sub> /2<br>f <sub>o</sub> | MHz              |
| 1   | Cycle time<br>Master<br>Slave                                | t <sub>CYC(m)</sub> t <sub>CYC(s)</sub>                                  | 2<br>1                                              | 32<br>—                             | t <sub>CYC</sub> |
| 2   | Enable lead time <sup>(2)</sup><br>Slave                     | t <sub>lead(s)</sub>                                                     | 1                                                   | _                                   | t <sub>CYC</sub> |
| 3   | Enable lag time <sup>(2)</sup><br>Slave                      | t <sub>lag(s)</sub>                                                      | 1                                                   | _                                   | t <sub>CYC</sub> |
| 4   | Clock (SCK) high time<br>Master<br>Slave                     | $t_{\text{W(SCKH)m}}$ $t_{\text{W(SCKH)s}}$                              | t <sub>CYC</sub> -25<br>1/2<br>t <sub>CYC</sub> -25 | 16 t <sub>CYC</sub>                 | ns               |
| 5   | Clock (SCK) low time<br>Master<br>Slave                      | $\begin{matrix} t_{w(\text{SCKL})m} \\ t_{w(\text{SCKL})s} \end{matrix}$ | t <sub>CYC</sub> -25<br>1/2<br>t <sub>CYC</sub> -25 | 16 t <sub>CYC</sub>                 | ns               |
| 6   | Data setup time (inputs)<br>Master<br>Slave                  | t <sub>su(m)</sub>                                                       | 30<br>30                                            |                                     | ns               |
| 7   | Data hold time (inputs)<br>Master<br>Slave                   | t <sub>h(m)</sub> t <sub>h(s)</sub>                                      | 30<br>30                                            | _<br>_                              | ns               |
| 8   | Slave access time<br>CPHA = 0<br>CPHA = 1                    | t <sub>a</sub>                                                           | 0                                                   | 40<br>40                            | ns               |
| 9   | Disable time (hold time<br>to high-impedance state)<br>Slave | t <sub>dis</sub>                                                         | _                                                   | 50                                  | ns               |
| 10  | Data valid <sup>(3)</sup> (after enable edge)                | t <sub>v</sub>                                                           | _                                                   | 50                                  | ns               |
| 11  | Data hold time (outputs)<br>(after enable edge)              | t <sub>ho</sub>                                                          | 0                                                   | _                                   | ns               |

<sup>1.</sup> V<sub>DD</sub> = 5.0 Vdc ±10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, all timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub>, unless otherwise noted

<sup>2.</sup> Time to data active from high-impedance state

<sup>3.</sup> Assumes 200 pF load on SCK, MOSI, and MISO pins

11 (REF)



MOSI

OUTPUT

# SCK CPOL = 0 INPUT SCK CPOL = 1 OUTPUT MISO INPUT M

(11)

(10)

MASTER LSB OUT

**SPI Master Timing (CPHA = 0)** 

Note: This first clock edge is generated internally but is not seen at the SCK pin.

MASTER MSB OUT

### **SPI Master Timing (CPHA = 1)**

BIT 6



Note: This first clock edge is generated internally but is not seen at the SCK pin.





Note: Not defined but normally MSB of character just received

### **SPI Slave Timing (CPHA = 1)** SS INPUT (3) SCK 5 CPOL = 0INPUT 2 SCK CPOL = 1 INPUT (8)→ (10 (9)<del>-</del> 4 MISO SEE BIT 6 MSB OUT SLAVE LSB OUT SLAVE OUTPUT NOTE 10 **€**(6); MOSI BIT 6 LSB IN MSB IN INPUT

Note: Not defined but normally LSB of character previously transmitted



### **5.7 EEPROM Characteristics**

| Characteristic <sup>(1)</sup>     | Temperature Range |              |              |        |  |
|-----------------------------------|-------------------|--------------|--------------|--------|--|
| Characteristic                    | –40 to 85°C       | –40 to 125°C | –55 to 175°C | Unit   |  |
| Programming time                  | 10                | 20           | 20           | ms     |  |
| Erase time<br>Byte, row, and bulk | 10                | 10           | 10           | ms     |  |
| Write/erase endurance             | 10,000            | 10,000       | 5,000        | Cycles |  |
| Data retention                    | 10                | 10           | 10           | Years  |  |

<sup>1.</sup>  $V_{DD}$  = 5.0 Vdc ±10%,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ 



# Package Outlines PQFP 52Pin-









| SYMBOLS | MIN.  | NOM.      | MAX.  |
|---------|-------|-----------|-------|
| А       | 100   | -         | 2.70  |
| A1      | 0.25  | -         | 0.50  |
| A2      | 1.80  | 2.00      | 2.20  |
| Ь       | 0.22  | -         | 0.40  |
| D       | 13.00 | 13.20     | 13.40 |
| D1      | 9.90  | 10.00     | 10.10 |
| E       | 13.00 | 13.20     | 13.40 |
| E1      | 9.90  | 10.00     | 10.10 |
| е       | (     | 0.65 BASI | 0     |
| С       | 0.11  | _         | 0.23  |
| L       | 0.73  | 0.88      | 1.03  |
| L1      |       | 1.60 REF  |       |
| θ°      | 0     | _         | 7     |

NOTES:

1.JEDEC OUTLINE : MO-108 AC-1

2.DATUM PLANE I IS LOCATED AT THE BOTTOM OF THE MOLD PARTING LINE COINCIDENT WITH WHERE THE LEAD EXITS THE BODY.

3.DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. DIMENSIONS D1 AND E1 D0 INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE 1991.

4.DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION.



### PLCC 52Pin-









- NOTES:

  1. DATUMS -L-, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE.

  2. DIMENSION G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE.

  3. DIMENSIONS R AND U DO NOT INCLUDE MOLD FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.250) PER SIDE.
- PER SIDE.

  4. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  5. CONTROLLING DIMENSION: INCH.
- 5. CONTROLLING DIMENSION: INCH.
  6. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U A RE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
  7. DIMENSION HOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION (S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.337 (0.940). THE DAMBAR RINTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.257 (0.940).
- H DIMENSION TO BE SMALLER THAN 0.025 (0.635).

|     | INC   | HES   | MILLIMETERS |       |  |
|-----|-------|-------|-------------|-------|--|
| DIM | MIN   | MAX   | MIN         | MAX   |  |
| Α   | 0.785 | 0.795 | 19.94       | 20.19 |  |
| В   | 0.785 | 0.795 | 19.94       | 20.19 |  |
| С   | 0.165 | 0.180 | 4.20        | 4.57  |  |
| E   | 0.090 | 0.110 | 2.29        | 2.79  |  |
| F   | 0.013 | 0.019 | 0.33        | 0.48  |  |
| G   | 0.050 | BSC   | 1.27        | BSC   |  |
| Н   | 0.026 | 0.032 | 0.66        | 0.81  |  |
| J   | 0.020 | _     | 0.51        | _     |  |
| K   | 0.025 | _     | 0.64        |       |  |
| R   | 0.750 | 0.756 | 19.05       | 19.20 |  |
| U   | 0.750 | 0.756 | 19.05       | 19.20 |  |
| ٧   | 0.042 | 0.048 | 1.07        | 1.21  |  |
| W   | 0.042 | 0.048 | 1.07        | 1.21  |  |
| X   | 0.042 | 0.056 | 1.07        | 1.42  |  |
| Υ   | _     | 0.020 | _           | 0.50  |  |
| Z   | 2°    | 10°   | 20          | 100   |  |
| G1  | 0.710 | 0.730 | 18.04       | 18.54 |  |
| K1  | 0.040 |       | 1.02        | _     |  |



# Ceramic DIP 48Pin-



|         | Larra     |       | 11111 |  |  |
|---------|-----------|-------|-------|--|--|
| SYMBOLS | MIN.      | NOR.  | MAX.  |  |  |
| Α       | _         | -     | 0.220 |  |  |
| A1      | 0.015     | _     | -     |  |  |
| A2      | 0.150     | 0.155 | 0.160 |  |  |
| D       | 2.400     | 2.450 | 2.550 |  |  |
| E       | 0.600 BSC |       |       |  |  |
| E1      | 0.540     | 0.545 | 0.550 |  |  |
| L       | 0.115     | 0.130 | 0.150 |  |  |
| ев      | 0.630     | 0.650 | 0.670 |  |  |
| θ°      | 0         | 7     | 15    |  |  |

UNIT: INCH

NOTE: 1.JEDEC OUTLINE : MS-011 AD





### **Ordering Information**

All devices use the 7740 die revision.

| Temperature     | Frequency | Reference Number | Ordering<br>Number | Package | Lead Finish |
|-----------------|-----------|------------------|--------------------|---------|-------------|
| -40°C to +125°C | 2 MHz     | TK68HC811E2MC2   | TK7740E            | 48 CDIP | RoHS        |
| -55°C to +175°C | 2 MHz     | TK68HC811E2XSE2  | TK7740             | 48 CDIP | RoHS        |
| -40°C to +125°C | 2 MHz     | TK68HC811E2CPBE2 | TK7740D            | 52 PQFP | RoHS        |

### **Termination Finish for CDIP Package- RoHS:**

Leads are plated with 50-350 u" Ni then plated with 60 u" Min Au Anneal level - annealed after Ni flash applied and after 50-350 u" Ni is applied Minimum Sn thickness - there is no Sn on the package

### **Contact Information**

Please contact orders@tekmos.com for further information.

Tekmos, Inc. 14121 Hwy 290 W. Bldg 15 Austin, TX 78737 512 342-9871 phone Sales@Tekmos.Com www.Tekmos.com

### **Revision History**

| Date      | Revision | Description                                                          |  |  |
|-----------|----------|----------------------------------------------------------------------|--|--|
| 12/19/13  | 1.0      | Initial Release                                                      |  |  |
| 3/05/14   | 1.1      | Fix Typographical Errors                                             |  |  |
| 4/21/14   | 1.2      | Add 175C operation; Delete 52 pin package                            |  |  |
| 6/6/18    | 1.3      | Add 52 pin packages                                                  |  |  |
| 6/27/18   | 1.4      | Add pinout, ordering information                                     |  |  |
| 07/2/18   | 1.5      | Replace LQFP package, with PQFP package                              |  |  |
| 8/23/18   | 1.6      | Added PQFP ordering information                                      |  |  |
| 8/28/18   | 1.7      | Updated PQFP temperature range                                       |  |  |
| 4/22/20   | 1.8      | Updates PQFP Temperature Range                                       |  |  |
| 6/08/20   | 1.9      | Update electrical specifications                                     |  |  |
| 6/29/20   | 1.10     | Remove "-" in part number                                            |  |  |
| 6/13/22   | 1.11     | Updated pinlist on PQFP package. Changed Tekmos Contact Address.     |  |  |
| 5/15/23   | 1.12     | Updated Ordering Information table to include Pb Finish on TK7740E   |  |  |
|           |          | device. Change the lower temp range to -40C for TK7740E device.      |  |  |
| 8/7/2023  | 1.13     | Updated electrical characteristics to reflect the M68HC11E Freescale |  |  |
|           |          | Datasheet. Added termination finish to RoHS device.                  |  |  |
| 2/13/2024 | 1.14     | Removed Pb-Finish option on Ordering Information Table.              |  |  |

<sup>© 2020</sup> Tekmos, Inc.

Information contained in this publication regarding device applications and the like is intended for suggestion only and may be superseded by updates. No representation or warranty is given and no liability is assumed by Tekmos Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Tekmos' products as critical components in life support systems is not authorized except with express written approval by Tekmos. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. The Tekmos logo and name are registered trademarks of Tekmos, Inc. All rights reserved. All other trademarks mentioned herein are the property of their respective companies. All rights reserved.

Terms and product names in this document may be trademarks of others.