## Simple-As-Possible Computers Day 1

IEEE NIE Student Branch - Circuits & Systems Society

You have *only used* a computer all this time, so why not try and *build one* for a change?

You can do it in 3 days flat!

#### Here is how we do it

- 1. Basic logic design, arithmetic and computer architecture
- 2. SAP-1 architecture (1 block at a time)
- 3. Put it all together

#### The SAP-1

8-bits everything Addition and subtraction von Neumann

# Recap of Number Systems

# Binary Number System



# Hexadecimal Number System

| Hexadecimal | Binary | Decimal |
|-------------|--------|---------|
| 0           | 0000   | 0       |
| 1           | 0001   | 1       |
| 2           | 0010   | 2       |
| 3           | 0011   | 3       |
| 4           | 0100   | 4       |
| 5           | 0101   | 5       |
| 6           | 0110   | 6       |
| 7           | 0111   | 7       |
| 8           | 1000   | 8       |
| 9           | 1001   | 9       |
| A           | 1010   | 10      |
| В           | 1011   | 11      |
| C           | 1100   | 12      |
| D           | 1101   | 13      |
| E           | 1110   | 14      |
| F           | 1111   | 15      |

# 2's Complement





# Recap of Combinational Logic

## Half Adder



| A | A B |   | Carry |
|---|-----|---|-------|
| 0 | 0   | 0 | 0     |
| 0 | 1   | 1 | 0     |
| 1 | 0   | 1 | 0     |
| 1 | 1   | 0 | 1     |

## Full Adder







# Multiplexers & Demultiplexers



#### 2-to-1 Multiplexer

| S                                              | I <sub>0</sub> | l <sub>1</sub> | Y |
|------------------------------------------------|----------------|----------------|---|
| 0                                              | 0              | 0              | 0 |
| 0                                              | 0              | 1              | 0 |
| 0                                              | 1              | 0              | 1 |
| 0                                              | 1              | 1              | 1 |
| $\begin{array}{cc} 1 & 0 \\ 1 & 0 \end{array}$ |                | 0              | 0 |
|                                                |                | 1              |   |
| 1                                              | 1              | 0              | 0 |
| 1                                              | 1              | 1              | 1 |

Truth table for 2x1 MUX



| S | Υ              |
|---|----------------|
| 0 | Io             |
| 1 | I <sub>1</sub> |

**Condensed Truth Table** 





| - | Sel | Select |                | O/P            |                |                |  |
|---|-----|--------|----------------|----------------|----------------|----------------|--|
| I | SO  | S1     | D <sub>0</sub> | D <sub>1</sub> | D <sub>2</sub> | D <sub>3</sub> |  |
| 1 | 0   | 0      | 1              | 0              | 0              | 0              |  |
| 1 | 0   | 1      | 0              | 1              | 0              | 0              |  |
| 1 | 1   | 0      | 0              | 0              | 1              | 0              |  |
| 1 | 1   | 1      | 0              | 0              | 0              | 1              |  |

# Tri-State Logic

#### Symbol

#### **Truth Table**



# D Flip-Flop

| In | Inputs |   | puts |          |
|----|--------|---|------|----------|
| D  | CLK    | Q | Q    | Comments |
| 1  | Ť      | 1 | 0    | SET      |
| 0  | Ť      | 0 | 1    | RESET    |

| In | Inputs |   | puts |          |
|----|--------|---|------|----------|
| D  | CLK    | Q | Q    | Comments |
| 1  | ļ      | 1 | 0    | SET      |
| 0  | 1      | 0 | 1    | RESET    |

(a) Positive-edge triggered

(b) Negative-edge triggered



# D-Registers



## von Neumann Architecture



# What is a BUS?



## What is a BUS?

Communication system that transmit binary data.

## What is a BUS?

- Communication system that transmit binary data.
- Providing a path for data and address to traverse in the circuit.



## Types of Buses

- 1. **Control bus**: carries control signal for controlling all the components. It is uni-directional from CPU to all other components.
- 2. **Address bus**: carries memory address. Computer performs all its task through the memory address. It is uni-directional from CPU to all other components.
- 3. **Data bus**: carries data from on component to another. It is uni-directional for input and output devices and bi-directional for memory and CPU.



## See you tomorrow!

## Simple-As-Possible Computers Day 2

IEEE NIE Student Branch - Circuits & Systems Society

# Recap

# SAP 1 Block Diagram



#### The Program Counter

- 4-bit counter (0000 to 1111)
- Output is the address of the instruction to be executed
- Output is loaded into MAR

## How to subtract?

Take 2's complement of the subtrahend.

Add Minuend.

The addition result is the answer!

#### Features of Adder/Subtractor Block

- Performs addition and subtraction on 8 bit binary data.
- One input is taken from the accumulator.
- The other comes from the B register.
- Since it's a combinational circuit the output is immediately calculated.
- You can control the data going in and out through control signals.

# Let's go and build one!

## Memory

Volatile RAM Non-Volatile

ROM, EEPROM

## Memory Partitioning Scheme



## Memory Addressing



All addresses are in hexadecimal

## Memory Addressing



All addresses are in hexadecimal



| Op-Code | Machine Code |
|---------|--------------|
| LDA     | 0000 (0x0)   |

| Op-Code | Machine Code |
|---------|--------------|
| LDA     | 0000 (0x0)   |
| ADD     | 0001 (0x1)   |

| Op-Code | Machine Code |
|---------|--------------|
| LDA     | 0000 (0x0)   |
| ADD     | 0001 (0x1)   |
| SUB     | 0010 (0x2)   |

| Op-Code | Machine Code |
|---------|--------------|
| LDA     | 0000 (0x0)   |
| ADD     | 0001 (0x1)   |
| SUB     | 0010 (0x2)   |
| OUT     | 1110 (0xe)   |

| Op-Code | Machine Code |
|---------|--------------|
| LDA     | 0000 (0x0)   |
| ADD     | 0001 (0x1)   |
| SUB     | 0010 (0x2)   |
| OUT     | 1110 (0xe)   |
| HALT    | 1111 (0xf)   |

## Programming the SAP-1

- 1. Start with LDA
- 2. End with HALT
- 3. All data goes through the accumulator

#### An example program: Add 2 numbers



- → LDA 0b1000
- → ADD 0b1001
- → OUT 0bXXXX
- → HALT 0bXXXX

#### An example program: Add 2 numbers



#### An example program: Add 2 numbers



- → LDA 0b1000
- → ADD 0b1001
- → OUT 0bxxxx
- → HALT 0bXXXX

#### The Controller/Sequencer



#### The Controller/Sequencer





Timing states (T-states) T1 Fetch cycle T2 T6 T3 T5 **Execute** cycle T4

#### T-counter



| T-state | Counter output |
|---------|----------------|
| T1      | 100000         |
| T2      | 010000         |
| Т3      | 001000         |
| T4      | 000100         |
| T5      | 000010         |
| Т6      | 000001         |

#### T-counter



### T1 state (Address state)

- pc\_out\_en
- ~ld\_mar

### T2 state (Increment state)

• inc

### T3 state (Memory state)

- 1. ~mem\_out\_en
- 2. ~ld\_ir

#### LDA Routine

- T4 state
  - ~ir\_out\_en
  - ~ld\_mar
- T5 state
  - ~mem\_out\_en
  - o ~ld\_acc
- T6 state
  - All signals are inactive (NOP state)

### ADD Routine

- T4 state
  - ~ir\_out\_en
  - ~ld\_mar
- T5 state
  - o ~mem\_out\_en
  - o ~ld\_b\_reg
- T6 state
  - o subadd\_out\_en
  - ~ld\_acc

#### SUB Routine

- T4 state
  - ~ir\_out\_en
  - o ~ld\_mar
- T5 state
  - o ~mem\_out\_en
  - ~ ld\_b\_reg
- T6 state
  - o sub
  - o subadd\_out\_en
  - ~ ld\_acc

#### OUT Routine

- T4 state
  - o acc\_out\_en
  - o ~ld\_out\_reg
- T5 state
  - NOP state
- T6 state
  - NOP state