

# **Table of Contents**

| S | AP-1                   | 1 |
|---|------------------------|---|
|   | Control Signals        | 1 |
|   | T-state active signals | 1 |
|   | Control logic          | 3 |

#### SAP-1

### **Control Signals**

| Old name              | New name      |
|-----------------------|---------------|
| $C_\mathtt{P}$        | inc           |
| $E_{\mathtt{P}}$      | pc_out_en     |
| $\sim$ L $_{ m M}$    | ~ld_mar       |
| ~CE                   | ~mem_out_en   |
| $\sim$ L <sub>I</sub> | ~ld_ir        |
| ~E <sub>I</sub>       | ~ir_out_en    |
| $\sim$ L $_{ m A}$    | ~ld_acc       |
| $E_A$                 | acc_out_en    |
| $S_{\mathrm{U}}$      | sub_add       |
| $E_U$                 | subadd_out_en |
| $\sim$ L $_{ m B}$    | ~ld_b_reg     |
| $\sim$ L $_{0}$       | ~ld_out_reg   |

## T-state active signals

- $T_1$  state (Address state)
  - pc\_out\_en
  - ∘ ~ld\_mar
- $T_2$  state (Increment state)
  - inc
- T<sub>3</sub> state (Memory state)
  - ∘ ~mem\_out\_en
  - ∘ ~ld\_ir
- LDA routine
  - T<sub>4</sub> state
    - ~ir\_out\_en
    - ~ld\_mar
  - T<sub>5</sub> state
    - ~mem\_out\_en
    - ~ld\_acc

- $\circ$  T<sub>6</sub> state
  - NOP
- ADD routine
  - T<sub>4</sub> state
    - ~ir\_out\_en
    - ~ld\_mar
  - T<sub>5</sub> state
    - ~mem\_out\_en
    - ~ld\_b\_reg
  - T<sub>6</sub> state
    - subadd\_out\_en
    - ~ld\_acc
- SUB routine
  - T<sub>4</sub> state
    - ~ir\_out\_en
    - ~ld\_mar
  - T<sub>5</sub> state
    - ~mem\_out\_en
    - ~ld\_b\_reg
  - T<sub>6</sub> state
    - sub\_add
    - subadd\_out\_en
    - ~ld\_acc
- **OUT** routine
  - T<sub>4</sub> state
    - acc\_out\_en
    - ~ld\_out\_reg
  - T<sub>5</sub> state
    - ~NOP
  - T<sub>6</sub> state
    - NOP

### **Control logic**

```
inc = t2;
pc_out_en = t1;
~ld_mar = ~(t1 || (t4 && (lda || add || sub)));
~mem_out_en = ~(t3 || (t4 && (lda || add || sub)));
~ld_ir = ~t3;
~ir_out_en = ~(t4 && (lda || add || sub));
~ld_acc = ~((t5 && lda) || (t6 && (add || sub)));
acc_out_en = t4 && out;
sub_add = t6 && sub;
subadd_out_en = t6 && (add || sub);
~ld_b_reg = ~(t5 && (add || sub));
~ld_out_reg = ~(t4 && out);
```