

## GAL22V10/883

High Performance E<sup>2</sup>CMOS PLD Generic Array Logic™

#### **Features**

- HIGH PERFORMANCE E<sup>2</sup>CMOS® TECHNOLOGY
- 10 ns Maximum Propagation Delay
- -Fmax = 166 MHz
- 7ns Maximum from Clock Input to Data Output
- TTL Compatible 12 mA Outputs
- UltraMOS® Advanced CMOS Technology
- · ACTIVE PULL-UPS ON ALL PINS
- COMPATIBLE WITH STANDARD 22V10 DEVICES
- Fully Function/Fuse-Map/Parametric Compatible with Bipolar and UVCMOS 22V10 Devices
- 50% REDUCTION IN POWER VERSUS BIPOLAR
- E<sup>2</sup> CELL TECHNOLOGY
  - Reconfigurable Logic
  - Reprogrammable Cells
  - 100% Tested/100% Yields
  - High Speed Electrical Erasure (<100ms)
  - 20 Year Data Retention
- TEN OUTPUT LOGIC MACROCELLS
  - Maximum Flexibility for Complex Logic Designs
- · PRELOAD AND POWER-ON RESET OF REGISTERS
  - 100% Functional Testability
- · APPLICATIONS INCLUDE:
  - DMA Control
  - State Machine Control
  - High Speed Graphics Processing
  - Standard Logic Speed Upgrade
- · ELECTRONIC SIGNATURE FOR IDENTIFICATION

### Description

The GAL22V10/883 is a high performance E²CMOS programmable logic device processed in full compliance to MIL-STD-883. This military grade device combines a high performance CMOS process with Electrically Erasable (E²) floating gate technology to provide the highest speed performance available of any military qualified 22V10 device. CMOS circuitry allows the GAL22V10 to consume much less power when compared to bipolar 22V10 devices. E² technology offers high speed (<100ms) erase times, providing the ability to reprogram or reconfigure the device quickly and efficiently.

The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. The GAL22V10 is fully function/fuse map/parametric compatible with standard bipolar and CMOS 22V10 devices.

Unique test circuitry and reprogrammable cells allow complete AC, DC, and functional testing during manufacture. As a result, Lattice Semiconductor delivers 100% field programmability and functionality of all GAL products. In addition, 100 erase/write cycles and data retention in excess of 20 years are specified.

### **Functional Block Diagram**



### **Pin Configuration**

#### **CERDIP** LCC 24 Vcc I/CLK □ I/O/Q ı Vcc I/O/Q S ] I/O/Q ıſ 25 1/O/Q GAL ı 1/0/Q I/O/Q 22V10 1/0/Q ıΓ I/O/Q **GAL22V10** ı 🛮 6 1/O/Q NC **Top View** I/O/Q ı 18 | I/O/Q I/O/Q 1/O/Q ı I/O/Q ı ] I/O/Q 2 ı ☐ I/O/Q Ι ] I/O/Q GND [] 12

Copyright © 2010 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## Specifications GAL22V10D/883

### **Absolute Maximum Ratings**(1)

| Supply voltage V <sub>cc</sub>   | 0.5 to +7V                 |
|----------------------------------|----------------------------|
| Input voltage applied            | 2.5 to $V_{\rm CC}$ +1.0V  |
| Off-state output voltage applied | 2.5 to $V_{CC}^{00}$ +1.0V |
| Storage Temperature              | 65 to 150°C                |
| Case Temperature with            |                            |
|                                  |                            |

1. Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications).

Power Applied ......-55 to 125°C

### **Recommended Operating Conditions**

| Case Temperature (T <sub>c</sub> ) | 55 to 125°C     |
|------------------------------------|-----------------|
| Supply Voltage (V <sub>CC</sub> )  |                 |
| with Respect to Ground             | +4.50 to +5.50V |

### **DC Electrical Characteristics**

#### **Over Recommended Operating Conditions (Unless Otherwise Specified)**

| SYMBOL           | PARAMETER             |                                                          | CONDITION                        | I                              | MIN.      | TYP.3 | MAX.  | UNITS |
|------------------|-----------------------|----------------------------------------------------------|----------------------------------|--------------------------------|-----------|-------|-------|-------|
| VIL              | Input Low Voltage     |                                                          |                                  |                                | Vss - 0.5 | _     | 0.8   | V     |
| VIH              | Input High Voltage    |                                                          |                                  |                                | 2.0       | _     | Vcc+1 | V     |
| IIL¹             | Input or I/O Low Leal | kage Current                                             | 0V ≤ <b>V</b> IN ≤ <b>V</b> IL ( | MAX.)                          | _         | _     | -100  | μА    |
| Iн               | Input or I/O High Lea | kage Current                                             | 3.5V ≤ <b>V</b> IN ≤ <b>V</b> CC |                                | _         | _     | 10    | μΑ    |
| <b>V</b> OL      | Output Low Voltage    |                                                          | IoL = MAX. Vii                   | n = <b>V</b> IL or <b>V</b> IH | _         | _     | 0.5   | V     |
| <b>V</b> OH      | Output High Voltage   |                                                          | <b>І</b> он = МАХ. <b>V</b> і    | n = <b>V</b> IL or <b>V</b> IH | 2.4       | _     | _     | V     |
| <b>I</b> OL      | Low Level Output Cu   | ırrent                                                   |                                  |                                | _         | _     | 12    | mA    |
| ЮН               | High Level Output Co  | urrent                                                   |                                  |                                | _         | _     | -2.0  | mA    |
| los <sup>2</sup> | Output Short Circuit  | Current                                                  | <b>V</b> cc = 5 <b>V V</b> ou    | $T = 0.5V T_A = 25^{\circ}C$   | -50       | _     | -135  | mA    |
| Icc              | Operating Power       | Operating Power V <sub>IL</sub> = 0.5V V <sub>IH</sub> = |                                  | L -10/-15/-20/-25/-30          | _         | 90    | 150   | mA    |
|                  | Supply Current        | ftoggle = 15MHz C                                        | Outputs Open                     |                                |           |       |       |       |

<sup>1)</sup> The leakage current is due to the internal pull-up on all pins. See **Input Buffer** section for more information.

<sup>2)</sup> One output at a time for a maximum duration of one second. Vout = 0.5V was selected to avoid test problems caused by tester ground degradation. Characterized but not 100% tested.

<sup>3)</sup> Typical values are at Vcc = 5V and  $T_A = 25$  °C.



# Specifications GAL22V10D/883

## **AC Switching Characteristics**

### **Over Recommended Operating Conditions**

| DADAMETED                 | TEST                                                 | TEST DESCRIPTION                                                 | -1   | 0    | -15  |      | UNITS |
|---------------------------|------------------------------------------------------|------------------------------------------------------------------|------|------|------|------|-------|
| PARAMETER                 | COND.1                                               |                                                                  | MIN. | MAX. | MIN. | MAX. | UNITS |
| <b>t</b> pd               | Α                                                    | Input or I/O to Combinatorial Output                             | -    | 10   | _    | 15   | ns    |
| tco                       | Α                                                    | Clock to Output Delay                                            | _    | 7    | -    | 8    | ns    |
| tcf <sup>2</sup>          | _                                                    | Clock to Feedback Delay                                          | _    | 7    | ı    | 8    | ns    |
| <b>t</b> su               | _                                                    | Setup Time, Input or Feedback before Clock↑                      | 6    | _    | 12   | _    | ns    |
| <b>t</b> h                | _                                                    | Hold Time, Input or Feedback after Clock↑                        | 0    | _    | 0    | _    | ns    |
|                           | А                                                    | Maximum Clock Frequency with<br>External Feedback, 1/(tsu + tco) | 76.9 | _    | 50   | _    | MHz   |
| <b>f</b> max <sup>3</sup> | А                                                    | Maximum Clock Frequency with Internal Feedback, 1/(tsu + tcf)    | 76.9 | _    | 50   | _    | MHz   |
|                           | А                                                    | Maximum Clock Frequency with<br>No Feedback                      | 166  | _    | 62.5 | _    | MHz   |
| <b>t</b> wh               | _                                                    | Clock Pulse Duration, High                                       | 3    | _    | 8    | _    | ns    |
| <b>t</b> wl               | _                                                    | Clock Pulse Duration, Low                                        | 3    | _    | 8    | _    | ns    |
| <b>t</b> en               | В                                                    | Input or I/O to Output Enabled                                   | _    | 10   | _    | 15   | ns    |
| <b>t</b> dis              | С                                                    | Input or I/O to Output Disabled                                  | _    | 12   | _    | 15   | ns    |
| <b>t</b> ar               | tar A Input or I/O to Asynchronous Reset of Register |                                                                  | _    | 12   | _    | 20   | ns    |
| <b>t</b> arw              | tarw - Asynchronous Reset Pulse Duration             |                                                                  | 10   | _    | 15   | _    | ns    |
| <b>t</b> arr              | tarr – Asynchronous Reset to Clock Recovery Time     |                                                                  | 6    | _    | 15   | _    | ns    |
| <b>t</b> spr              | _                                                    | Synchronous Preset to Clock Recovery Time                        | 10   | _    | 12   | _    | ns    |

- 1) Refer to **Switching Test Conditions** section.
- 2) Calculated from fmax with internal feedback. Refer to fmax Description section.
- 3) Refer to fmax Description section.

### Capacitance (TA = $25^{\circ}$ C, f = 1.0 MHz)

| SYMBOL           | PARAMETER         | MAXIMUM* | UNITS | TEST CONDITIONS                |
|------------------|-------------------|----------|-------|--------------------------------|
| C <sub>I</sub>   | Input Capacitance | 10       | pF    | $V_{CC} = 5.0V, V_{I} = 2.0V$  |
| C <sub>I/O</sub> | I/O Capacitance   | 10       | pF    | $V_{CC} = 5.0V, V_{VO} = 2.0V$ |

<sup>\*</sup>Characterized but not 100% tested.



# Specifications GAL22V10D/883

## **AC Switching Characteristics**

### **Over Recommended Operating Conditions**

|                                                  | TEST   | DESCRIPTION                                                   | -2   | :0   | -25  |      | -30  |      | LIMITO |
|--------------------------------------------------|--------|---------------------------------------------------------------|------|------|------|------|------|------|--------|
| PARAMETER                                        | COND.1 | DESCRIPTION                                                   |      | MAX. | MIN. | MAX. | MIN. | MAX. | UNITS  |
| <b>t</b> pd                                      | Α      | Input or I/O to Combinatorial Output                          | -    | 20   | _    | 25   | _    | 30   | ns     |
| tco                                              | Α      | Clock to Output Delay                                         | _    | 15   | _    | 20   | _    | 20   | ns     |
| tcf <sup>2</sup>                                 | _      | Clock to Feedback Delay                                       | _    | 15   | ı    | 20   | _    | 20   | ns     |
| <b>t</b> su                                      | _      | Setup Time, Input or Feedback before Clock↑                   | 17   | ı    | 20   | _    | 25   | _    | ns     |
| <b>t</b> h                                       | _      | Hold Time, Input or Feedback after Clock↑                     | 0    | ı    | 0    | _    | 0    | _    | ns     |
|                                                  | А      | Maximum Clock Frequency with External Feedback, 1/(tsu + tco) | 31.2 | _    | 25   | _    | 22   | _    | MHz    |
| <b>f</b> max <sup>3</sup>                        | А      | Maximum Clock Frequency with Internal Feedback, 1/(tsu + tcf) | 31.2 | _    | 25   | _    | 22   | _    | MHz    |
|                                                  | А      | Maximum Clock Frequency with<br>No Feedback                   | 33   | -    | 33   | _    | 25   | _    | MHz    |
| <b>t</b> wh                                      | _      | Clock Pulse Duration, High                                    | 15   | _    | 15   | _    | 20   | _    | ns     |
| <b>t</b> wl                                      | _      | Clock Pulse Duration, Low                                     | 15   | -    | 15   | _    | 20   | _    | ns     |
| <b>t</b> en                                      | В      | Input or I/O to Output Enabled                                | _    | 20   | _    | 25   | _    | 25   | ns     |
| <b>t</b> dis                                     | С      | Input or I/O to Output Disabled                               | _    | 20   | _    | 25   | _    | 25   | ns     |
| tar A Input or I/O to Asynchronous Reset of      |        | Input or I/O to Asynchronous Reset of Register                | _    | 25   | _    | 30   | _    | 30   | ns     |
| tarw – Asynchronous Reset Pulse Duration         |        | 20                                                            | _    | 25   | _    | 30   | _    | ns   |        |
| tarr – Asynchronous Reset to Clock Recovery Time |        | 20                                                            | _    | 25   | _    | 30   | _    | ns   |        |
| <b>t</b> spr                                     | _      | Synchronous Preset to Clock Recovery Time                     | 17   | _    | 20   | _    | 25   | _    | ns     |

- 1) Refer to Switching Test Conditions section.
- 2) Calculated from fmax with internal feedback. Refer to fmax Description section.
- 3) Refer to fmax Description section.

### Capacitance ( $T_A = 25^{\circ}C$ , f = 1/0 MHz)

| SYMBOL           | PARAMETER         | MAXIMUM* | UNITS | TEST CONDITIONS                |
|------------------|-------------------|----------|-------|--------------------------------|
| C                | Input Capacitance | 10       | pF    | $V_{CC} = 5.0V, V_{I} = 2.0V$  |
| C <sub>I/O</sub> | I/O Capacitance   | 10       | pF    | $V_{CC} = 5.0V, V_{VO} = 2.0V$ |

<sup>\*</sup>Characterized but not 100% tested.



# Specifications GAL22V10/883

## **Switching Waveforms**



**Combinatorial Output** 



**Registered Output** 



Input or I/O to Output Enable/Disable



fmax with Feedback



**Clock Width** 



**Synchronous Preset** 



**Asynchronous Reset** 



### **fmax Descriptions**



### fmax with External Feedback 1/(tsu+tco)

**Note:** fmax with external feedback is calculated from measured tsu and tco.



fmax with No Feedback

Note: fmax with no feedback may be less than 1/(twh + twl). This is to allow for a clock duty cycle of other than 50%.



#### fmax with Internal Feedback 1/(tsu+tcf)

Note: tcf is a calculated value, derived by subtracting tsu from the period of fmax w/internal feedback (tcf = 1/fmax - tsu). The value of tcf is used primarily when calculating the delay from clocking a register to a combinatorial output (through registered feedback), as shown above. For example, the timing from clock to a combinatorial output is equal to tcf + tpd.

## **Switching Test Conditions**

| Input Pulse Levels             | GND to 3.0V   |
|--------------------------------|---------------|
| Input Rise and Fall Times      | 3ns 10% – 90% |
| Input Timing Reference Levels  | 1.5V          |
| Output Timing Reference Levels | 1.5V          |
| Output Load                    | See Figure    |

3-state levels are measured 0.5V from steady-state active level.

#### **Output Load Conditions (see figure)**

| Tes | t Condition | R <sub>1</sub> | R <sub>2</sub> | CL   |
|-----|-------------|----------------|----------------|------|
| Α   |             | 390Ω           | 750Ω           | 50pF |
| В   | Active High | ∞              | 750Ω           | 50pF |
|     | Active Low  | 390Ω           | 750Ω           | 50pF |
| С   | Active High | ∞              | 750Ω           | 5pF  |
|     | Active Low  | 390Ω           | 750Ω           | 5pF  |



\*C\_ INCLUDES TEST FIXTURE AND PROBE CAPACITANCE



## GAL22V10 Ordering Information (MIL-STD-883 and SMD)

|             |                     |                      |             |               | Ordering #          |                |  |  |
|-------------|---------------------|----------------------|-------------|---------------|---------------------|----------------|--|--|
| Tpd<br>(ns) | Tsu<br>( <b>ns)</b> | Tco<br>( <b>ns</b> ) | lcc<br>(mA) | Package       | MIL-STD-883         | SMD#           |  |  |
| 10          | 6                   | 7                    | 150         | 24-Pin CERDIP | GAL22V10D-10LD/8831 | 5962-8984106LA |  |  |
|             |                     |                      | 150         | 28-Pin LCC    | GAL22V10D-10LR/8831 | 5962-89841063A |  |  |
| 15          | 12                  | 8                    | 150         | 24-Pin CERDIP | GAL22V10D-15LD/8831 | 5962-8984103LA |  |  |
|             |                     |                      | 150         | 28-Pin LCC    | GAL22V10D-15LR/8831 | 5962-89841033A |  |  |
| 20          | 17                  | 15                   | 150         | 24-Pin CERDIP | GAL22V10D-20LD/8831 | 5962-8984102LA |  |  |
|             |                     |                      | 150         | 28-Pin LCC    | GAL22V10D-20LR/8831 | 5962-89841023A |  |  |
| 25          | 20                  | 20                   | 150         | 24-Pin CERDIP | GAL22V10D-25LD/8831 | 5962-8984104LA |  |  |
| 30          | 25                  | 20                   | 150         | 24-Pin CERDIP | GAL22V10D-30LD/8831 | 5962-8984101LA |  |  |

**Note**: Lattice Semiconductor recognizes the trend in military device procurement towards using SMD compliant devices, as such, ordering by this number is recommended.

1. Discontinued per PCN #05A-10.

### **Part Number Description**

