

# MSC318 High-Integrated IP Camera SoC Processor

**Preliminary Product Brief Version 0.3** 



© 2017 MStar Semiconductor, Inc. All rights reserved.

MStar Semiconductor makes no representations or warranties including, for example but not limited to, warranties of merchantability, fitness for a particular purpose, non-infringement of any intellectual property right or the accuracy or completeness of this document, and reserves the right to make changes without further notice to any products herein to improve reliability, function or design. No responsibility is assumed by MStar Semiconductor arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

MStar is a trademark of MStar Semiconductor, Inc. Other trademarks or names herein are only for identification purposes only and owned by their respective owners.



## **REVISION HISTORY**

| Revision No. | Description                         | Date       |
|--------------|-------------------------------------|------------|
| Draft        | Ÿ Initial release                   | 11/15/2016 |
| 0.1          | Ÿ Updated for clarity               | 01/16/2017 |
| 0.2          | Ÿ Updated Electrical Specifications | 04/13/2017 |
| 0.3          | Ÿ Updated I2S Description           | 05/05/2017 |
|              | Ÿ Updated Electrical Specifications |            |



#### **FEATURES**

### n High Performance Processor Core

- Ÿ ARM Cortex-A7 Single Core
- Y Neon and FPU
- Ÿ Memory Management Unit for Linux support
- Ÿ DMA Engine

#### n Image/Video Processor

- Ϋ́ Supports 10/12-bit parallel interface for raw data input
- Ϋ́ Supports MIPI interface with 2 data lanes and 1 clock lane
- Ÿ Supports 8/10-bit CCIR656 interface
- Ÿ Supports 5M (2560x2048) pixels video recording and image snapshot
- Ÿ Bad pixel compensation
- Ÿ Noise Reduction (NR)
- Ÿ Optical black correction
- Ÿ Lens shading compensation
- Ϋ́ Auto White Balance (AWB) / Auto Exposure(AE) / Auto Focus (AF)
- Ÿ CFA color interpolation
- Ÿ Color correction
- Ÿ Gamma correction
- Ÿ Video stabilization
- Ÿ Wide Dynamic Range (WDR)
- Ÿ Rotation with 90 or 270 degree
- Ÿ Lens distortion correction
- Ÿ Fully programmable multi-function scaling engines

#### n MStar Advanced Color Engine (MStarACE)

- Ÿ Luma gain/offset adjustment
- Ÿ Supports 2D peaking
- Ÿ Horizontal noise masking
- Ÿ Direct Luma Correction (DLC)
- ÿ Black/White Level Extension (BLE/WLE)
- Ÿ IHC/ICC/IBC for chroma adjustment
- Ÿ Histogram statistics

### n H.265/HEVC Encoder

- ÿ Supports H.265/HEVC baseline and main profile encoding
- Ÿ Supports MVs: 32x32, 16x16, 8x8
- Ÿ Supports up to quarter-pixel
- Y Supports one reference frame
- ÿ Supports Max. 3Mp/30fps or 5Mp/15fps encoding

#### n H.264 Encoder

- Ϋ́ Supports H.264 baseline and main profile encoding
- Ÿ Supports MVs: 16x16, 16x8, 8x16, 8x8, 8x4, 4x8, 4x4
- Ÿ Supports up to quarter-pixel
- Ÿ Supports two reference frames
- Ÿ Supports rate control and ROI
- Ÿ Supports Max. 3Mp/25fps or 5Mp/15fps encoding

#### n JPEG Encoder

- Ÿ Supports JPEG baseline encoding
- Ÿ Supports YUV422 or YUV420 formats
- Ÿ Supports Max. 5Mp6fps encoding

#### n Video Encoding Performance

- Ÿ Supports 3Mp30 + VGAp30 + QCIFp30 H.265/HEVC or H.264 encoding
- Ÿ Supports 5Mp15 + D1p15 + QCIFp15 H.265/HEVC or H.264 encoding
- Ÿ Supports MJPEG up to 5Mp6fps encoding

#### n Audio Processor

- Ÿ One stereo ADC for microphone inputs
- Ÿ One stereo DAC for lineouts
- Ÿ Supports 8K/16K/32KHz sampling rate audio recording
- Ÿ Digital and analog gain adjustment
- Ÿ I2S digital audio input

#### n NOR Flash Interface

Ÿ Compliant with standard, dual and quad SPI Flash memory components



#### n NAND Flash and SD Card Interface

- Ÿ Supports SLC NAND Flash (8-bit interface, and 8-bit ECC)
- Ϋ́ Compatible with SD spec. 2.0, data bus 1/4 bit mode

#### n SDIO 2.0 Interface

- Ϋ́ Compatible with SDIO spec. 2.0, data bus 1/4 bit mode
- Ϋ́ Compatible with SD spec. 2.0, data bus 1/4 bit mode

#### n USB 2.0 Interface

- Ÿ One USB 2.0 configurable host or device
  - Host mode supports EHCI specification
  - Device mode supports 7 endpoints
- Ÿ One USB2.0 host

### n DRAM Memory

Ÿ Support external 16bit DDR interface

#### n Connectivity

- ÿ Built-in 10/100M Ethernet MAC and Ethernet PHY
- Ÿ Two USB 2.0 Host Controller could be used for USB Wi-Fi Dongle or Module
- Ÿ One SDIO 2.0 Host Controller could be used for SDIO Wi-Fi module
- Ÿ Supports Wakeup on LAN (WOL)

#### n Security Engines

- Ÿ Supports AES/DES/TDES
- Ÿ Supports secure booting

#### n Real Time Clock (RTC)

- Ÿ Built-in RTC working with 32.768 KHz crystal
- Ÿ Alarm interrupt for wakeup
- Ÿ Tick time interrupt (millisecond)
- Ÿ Built-in regulator

#### n Peripherals

- Ÿ Dedicated GPIOs for system control
- Y Support 8 PWM outputs
- Ÿ Two generic UARTs and one fast UART with flow control
- Ÿ Three generic timers and one watchdog timer
- Ÿ Two SPI masters
- Ÿ Two I2C Masters
- Ÿ Built-in SAR ADC with 3 channels analog inputs for different kinds of applications
- Ÿ One IR input

### n Operating Voltage Range

Ÿ Core: 0.9V

Ÿ I/O: 1.8 ~ 3.3V

Ÿ DRAM: 1.5V

Ÿ Power Consumption: TBD

#### n Package

Ÿ BGA, 12mmx12mm



#### **GENERAL DESCRIPTIONS**

The MSC318 is a highly integrated SOC. Based on ARM Cortex-A7, it integrates Image Signal Processor (ISP), Color Engine, Video (H.264/H.265/MJPEG) Encoders and other useful peripherals for IP camera applications.

A typical utilization of the MSC318 application processor is demonstrated in the following block diagram. The complete system includes a camera module (CMOS sensor), a connectivity module (WiFi or Ethernet), and a non-volatile storage (NOR flash, NAND flash or SD card). External crystal of 32KHz frequency is used to drive the Real Time Clock (RTC), which can keep time scale when the main system clock is off. The ISP and Color Engine handle images captured from the camera sensor, and the video stream is composed of lots images. There are pre- and post- video processing stages. The pre-video processing rotates images, reduces noises, enhances signals and translates color domains. The post-video processing corrects lens distortion, adjusts color quality, and generates multiple video streams with different resolutions. Multimedia Encoders can compress those video streams with different compressing standards at the same time. The well compressed video/audio streams could be streamed or stored in the cloud server through Wi-Fi or Ethernet or stored in a local SD Card. The NOR or NAND flash is usually reserved for operating system and application software. Moreover, other peripherals like SAR ADC, Audio ADC/DAC, UARTs, PWMs, GPIOs and SPI are supported to realize applications with maximal flexibility.

Besides, the MSC318 supports secure booting and personalization authentication mechanism for securing system. The AES/DES/3DES cipher engines could also help encrypt the compressed video/audio streams to protect privacy.



### **BLOCK DIAGRAM**





## FUNCTIONAL DESCRIPTION

### Video Encoder

### I. JPE Feature Description

### JPE features:

- Ÿ Supports JPEG encoding 5M(2560x2048) @ 6fps
  - Frame mode
- Ÿ IMI row mode
- Ÿ Supports YUYV input format
- Ÿ Supports NV12 input format
- Ÿ Supports DCT mode to accelerate SW encoding

### II. H264/H265 Feature Description

#### n H264 features

- Ϋ́ Supports H264 baseline encoding
- Ÿ Baseline profile, level 3.0
- Ÿ Supports MVs: 16x16, 16x8, 8x16, 8x8, 8x4, 4x8, 4x4
- Ÿ Supports up to quarter-pel
- Ÿ Supports up to two reference frames
- Ÿ Max resolutions
- Ÿ H264 supported are 5M (2560x2048)
  - Other resolution: 4M (2688x1520)
- Ÿ frame-level & mb-level rate control
- Ÿ Supports YUYV input format
- Ÿ Supports NV12 input format
- Ÿ Supports 16/235 and 0/255 Range Converter
- Ÿ Supports cost-penalty adjustment
- Ÿ Supports force zero-motion
- Ÿ Supports intra16x16 planar mode

### n H264 Stream combination

- Ÿ 5M@15fps+ D1@15fps
- Ÿ 4M@20fps+D1@20fps
- Ÿ 3M@25fps+CIF@25fps
- ÿ 3M@25fps+D1@25fps
- Ÿ 2M@30fps+VGA@30fps+CIF@30fps

### n H265 Stream combination

- Ÿ 5M@15fps+ D1@15fps
- Ÿ 4M@20fps+D1@20fps
- ÿ 3M@30fps+CIF@30fps
- Ÿ 3M@25fps+D1@25fps
- Ÿ 2M@30fps+VGA@30fps+CIF@30fps



### **ISP**

### I. Brief Feature Description

ISP design is used to transfer raw sensor data output to YUV data and also supports YUV sensor at ISP bypass mode default.

- Ÿ Support to FHD@30Hz, 3M@30, 4M@20, 5M@15 sensor input
- Ÿ Fix pattern noise correction
- Ÿ Bad pixel compensation
- Ÿ Green equal
- Ÿ Support rgbir2x2 or rgbir4x4 mode input
- Ÿ Optical black correction
- Ÿ Len shading compensation
- Ÿ Asymmetric Lens shading compensation
- Ÿ Statistic for AWB/AE/AF
- Ÿ Bayer domain de-noise
- Ÿ Support Bayer domain rotation
- Ÿ White Balance PreGain and PostGain can be enable at the same time.
- Ÿ CFA color interpolation
- Ÿ Gamma correction
- Ÿ Video stabilization statistic
- Ÿ Support menuload for ALSC\_gain/DefectPxl/Gamma table

### **Peripheral**

#### I. USB Brief Feature Description

One port of host/OTG controller and one port of host only controller, are fully compliant with the USB 2.0 specification and the Enhanced Host Controller Interface (EHCI) specification. This Host/OTG Controller can support FS/LS transactions, Interrupt/Control/Bulk transfers and split/preamble transactions for hub.

### II. MIPI CSI Interface

The features are listed below:

- Ÿ CSI-2 1.1/D-PHY 1.1 compliant receiver with maximum Input Frequency 1GHz
- Ϋ́ Supports 1 clock lane, 2 data lanes
- Ϋ́ Supports YUV422 8-bit, Raw8, Raw10, Raw12, Generic 8-bit long packet and User defined byte-based data type
- Ÿ Supports 1-bit error correction/2-bit error detection for packet header
- Ÿ Supports checksum error detection for payload data
- Ÿ Supports timing generation for Vsync and Hsync



#### III. Ethernet MAC Brief Feature Description

- Ÿ IEEE Std 802.3 compatible
- Ÿ Support 10/100 Mbit/s operation.
- Ÿ Full/Half duplex support.
- Ÿ Automatic pad and CRC generation on transmitted packet.
- Ÿ Supports transmit packet(IP/TCP/UDP) checksum generate
- Ÿ Receiver & Transmitter Packet management by internal storage with descriptor header control
- Ÿ Internal async-FIFO for receiver & transmitter frame wire speed operation
- Ÿ Supports Tagged frame
- Ÿ Supports IPV6 check-sum
- Ÿ Supports IEEE802.3az EEE function

#### IV. EPHY Brief Feature Description

The Ethernet PHY (EPHY) is an IEEE 802.3 compliant single-port Ethernet Transceiver for both 100Mbps and 10Mbps operations. EPHY acts as an interface between physical signaling and Media Access Controller (MAC). It supports Auto-Negotiation function to simplify the network installation and maintenance.

The major functions of EPHY included:

- Ÿ 10/100Mbps TX/RX
- Ÿ Full-duplex or half duplex
- Ÿ Supports IEEE 802.3u auto-negotiation
- Ÿ DSP-based PHY Transceiver technology
- Y Supports WOL (Wake on Lan) feature (Magic Packet only)
- Ÿ Supports IEEE 802.3az EEE function

#### V. Encryption Brief Feature Description

AESDMA is a secure IP for Secure Boot and HDMI Key Authentication. There are three engines inside this IP:

- Ÿ AES: ECB, CBC (dvs042), ECB\_CTS, CBC\_CTS, CTR
- Ÿ SHA: SHA\_1, SHA\_256
- Ÿ RSA: RSA\_2048 in HW key mode, programmable size in SW key mode



## **BALL ASSIGNMENT (MSC318)**

| Top | View |
|-----|------|
|-----|------|

| L | op Vi             | ew               | 1 1                | 4                 | l -          |                 | 7          | ۱ ،        | ١ ٥         | 10              | 11        | 12              | 12          | 14             | 15       | 16             | 17             | 10       |   |
|---|-------------------|------------------|--------------------|-------------------|--------------|-----------------|------------|------------|-------------|-----------------|-----------|-----------------|-------------|----------------|----------|----------------|----------------|----------|---|
| Α | 1                 | AUD_LINEOUT      | 3                  | AUD_MICCM1        | 5 AUD_MICCM0 | 6<br>AUD_VAG    | 7          | 8<br>DM_P1 | 9<br>USB_DM | 10<br>SD_D2     | 11        | 12              | 13 UARTO_TX | 14<br>NAND_DA7 | 15       | 16<br>NAND_DA2 | 17<br>NAND_DA0 | 18       | A |
| В | IO[1]<br>A0       | _R0              | AUD_LINEOUT<br>_L0 | AUD_MICIN1        | AUD_MICINO   | AUD_VRM_DA<br>C | GND        | DP_P1      | USB_DP      | SD_D3           | SD_CLK    | SD_D1           | UART1_RX    | NAND_DA6       | NAND_DA4 | NAND_DA1       | NAND_REZ       | NAND_CEZ | В |
| С | IO[9]<br>A9       | IO[0]<br>A2      | GND                | GND               | GND          | AUD_VRM_AD<br>C | GND        | GND        | GND         | SD_CMD          | SD_D0     | UART1_TX        | UARTO_RX    | NAND_DA5       | NAND_DA3 | NAND_RBZ       | NAND_CLE       | NAND_ALE | С |
| D | IO[4]<br>A7       | IO[7]<br>A13     | IO[26]<br>CKE      | IO[5]<br>A14      | GND          | AVDO_AUD        | USB_VBUS   | AVDD_USB   | GND         | USB_CID         | SPI1_CZ   | PWM0            | PWM1        | SPIO_CK        | SPIO_CZ  | NAND_WEZ       | NAND_WPZ       |          | D |
| Е | GND               | IO[3]<br>RESETZ  | IO[6]<br>A11       | IO[8]<br>A8       | GND          |                 |            | GND        | GND         | SPI1_DO         | SPI1_DI   | SPI1_CK         | SPIO_DI     | SPIO_DO        | GND      |                | SR_I015        | SR_IO13  | Ε |
| F | IO[11]<br>A3      | IO[10]<br>A5     | IO[13]<br>A6       | IO[12]<br>A4      | GND          | GND             | VDDIO_CMD  | GND        | GND         | GND             | GND       | GND             | GND         |                | SR_IO12  | SR_IO16        | SR_IO14        |          | F |
| G | IO[15]<br>BAO     | IO[14]<br>BA2    | IO[17]<br>A1       | IO[16]<br>A12     | GND          | GND             | VDDIO_CMD  | VDDIO_CMD  | GND         | GND             | VDD       | VDD             |             | GND            | VDDP_3   | SR_IO10        | SR_I017        | SR_IO11  | G |
| Н | GND               | IO[18]<br>WEZ    | IO[19]<br>A15      | IO[23]<br>ODT     |              | GND             | VDDIO_DATA | VDOIO_DATA |             | GND             | VDD       | VDD             | VDD         | VDD            | VDDP_2   |                | GND            | SR_IO09  | Н |
| J | GND               | IO[24]<br>CSB0   | IO[21]<br>RASZ     | IO[20]<br>BA1     |              | GND             | VDDIO_DATA | VDDIO_DATA |             | DVDD_DDR_R<br>X | GND       | VDD             | VDD         | VDD            | VDDP_1   | GND            | SR_I008        | SR_IO07  | J |
| K | IO[28]<br>MCLK    | IO[27]<br>MCLKZ  | IO[22]<br>A10      | IO[25]<br>CASZ    |              | GND             | VDDIO_DATA | AVDD_PLL   |             | DVDD_DDR        | GND       | VDD             | VDD         | VDD            | GND      |                | SR_I006        | SR_IO05  | K |
| L | IO[29]<br>DQ[4]   | GND              | IO[41]<br>DQ[11]   | IO[39]<br>DQ[8]   | GND          | GND             | GND        | GND        |             | GND             | GND       |                 |             |                | GND      | GND            | SR_I004        | SR_I003  | L |
| М | IO[30]<br>DQ[2]   | IO[31]<br>DQ[6]  | IO[42]<br>DQ[9]    | IO[44]<br>DQM[1]  | GND          | GND             |            | DVDD_NODIE | AVDD_NODIE  |                 | GND       | GND             | GND         | GND            | GPIO5    | SR_IO01        | SR_IO02        | GND      | М |
| N | GND               | IO[32]<br>DQ[0]  | IO[43]<br>DQ[10]   | 10[45]<br>DQS[1]  | GND          |                 | SAR_GPIO3  | PM_GPIO0   | PM_SPI_WPZ  | PM_SPI_CK       | GND       | PM_LED1         | PM_LED0     | 12C0_SCL       | GPIO4    | I2C1_SDA       | SR_IO00        |          | N |
| P | IO[34]<br>DQSB[0] | IO[33]<br>DQS[0] | GND                | IO[46]<br>DQSB[1] | GND          | GND             | SAR_GPIO2  | PM_GPIO1   | PM_GPIO3    | PM_SPI_HLD      | GND_EFUSE |                 | AVDO_ETH    | I2CO_SDA       | GPIO3    | GPIO2          | FUART_RTS      | IZC1_SCL | Р |
| R | IO[35]<br>DQ[5]   | IO[37]<br>DQ[7]  | IO[48]<br>DQ[12]   | IO[50]<br>DQ[13]  | GND          | SAR_GPIO1       | SAR_GPIO0  |            | PM_GPIO2    | GND             | AVDD_XTAL | SE_XTAL_OU<br>T | GND         | GPIO0          | GPIO1    | GPI015         | FUART_CTS      | FUART_TX | R |
| T | IO[36]<br>DQ[3]   | IO[38]<br>DQ[1]  | IO[47]<br>DQ[14]   | IO[49]<br>DQ[15]  | PM_UART_TX   | PM_GPIO4        | PM_GPIO6   | PM_GPIO7   | PM_SPI_CZ   | GND             | GND       | GND             | ETH_RP      | GND            | GPIO7    | GPIO10         | GPIO13         | FUART_RX | T |
| U | GND               | IO[40]<br>DQM[0] | PM_RESET           | RTC_OUT           | GND          | PM_UART_RX      | PM_GPIO5   | PM_GPIO10  | PM_GPIO9    | PM_SPI_DO       | XTAL_OUT  |                 | ETH_RN      | ETH_TN         | GPIO6    | GPIO8          | GPIO12         | GPI014   | U |
| ٧ |                   | PM_IRIN          | PM_SD_CDZ          | GND               | RTC_IN       |                 |            | PM_GPIO8   |             | PM_SPI_DI       | XTAL_IN   |                 |             | ETH_TP         |          | GPIO9          | GPIO11         |          | ٧ |
|   | 1                 | 2                | 3                  | 4                 | 5            | 6               | 7          | 8          | 9           | 10              | 11        | 12              | 13          | 14             | 15       | 16             | 17             | 18       | Г |



### **BALL CHARACTERISTICS**

| Ball<br>Location | Ball Name      | Multi<br>Function                | PAD<br>Power | Driving<br>Capability | Pull Resistor                      | Core-Off<br>Status | 5V-Tolera<br>nt |
|------------------|----------------|----------------------------------|--------------|-----------------------|------------------------------------|--------------------|-----------------|
| Location         |                | Tunction                         | rovvei       | Capability            |                                    | Status             | 110             |
| U4               | PAD_RTC_OUT    | RTC_OUT                          | AVDD_NODIE   |                       |                                    |                    |                 |
| V5               | PAD_RTC_IN     | RTC_IN                           | AVDD_NODIE   |                       |                                    |                    |                 |
| N7               | PAD_SAR_GPIO3  | SAR_ASI3<br>SAR_GPIO[3]          | AVDD_NODIE   | >4mA                  | Hi-Z                               | Hi-Z               | Yes             |
| P7               | PAD_SAR_GPIO2  | SAR_ASI2<br>SAR_GPIO[2]          | AVDD_NODIE   | >4mA                  | Hi-Z                               | Hi-Z               | Yes             |
| R6               | PAD_SAR_GPIO1  | SAR_ASI1<br>SAR_GPIO[1]          | AVDD_NODIE   | >4mA                  | Hi-Z                               | Hi-Z               | Yes             |
| R7               | PAD_SAR_GPIO0  | SAR_ASI0<br>SAR_GPIO[0]          | AVDD_NODIE   | >4mA                  | Hi-Z                               | Hi-Z               | Yes             |
| V3               | PAD_PM_SD_CDZ  | SD_CDZ<br>SD_CDZ_GPIO            | AVDD_NODIE   | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| V2               | PAD_PM_IRIN    | IRIN<br>IRIN_GPIO                | AVDD_NODIE   | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| U3               | PAD_PM_RESET   | HW_RESET                         | AVDD_NODIE   |                       | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | Yes             |
| U6               | PAD_PM_UART_RX | UART_RX                          | AVDD_NODIE   | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%      | PU                 | Yes             |
| T5               | PAD_PM_UART_TX | UART_TX                          | AVDD_NODIE   | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%      | PU                 | Yes             |
| N8               | PAD_PM_GPIO0   | PWM0<br>GPIO_PM[0]               | AVDD_NODIE   | >4mA                  | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | Yes             |
| P8               | PAD_PM_GPIO1   | PWM1<br>GPIO_PM[1]               | AVDD_NODIE   | >4mA                  | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | Yes             |
| R9               | PAD_PM_GPIO2   | PWM2<br>GPIO_PM[2]               | AVDD_NODIE   | >4mA                  | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | Yes             |
| P9               | PAD_PM_GPIO3   | PWM3<br>GPIO_PM[3]               | AVDD_NODIE   | >4mA                  | PD=64kohm<br>(±15%)/52uA(±15%      | PD                 | Yes             |
| T6               | PAD_PM_GPIO4   | GPIO_PM[4]                       | AVDD_NODIE   | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%      | PU                 | Yes             |
| U7               | PAD_PM_GPIO5   | PWM1<br>GPIO_PM[5]               | AVDD_NODIE   | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%      | PU                 | Yes             |
| T7               | PAD_PM_GPIO6   | PWM0<br>GPIO_PM[6]               | AVDD_NODIE   | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%      | PU                 | Yes             |
| T8               | PAD_PM_GPIO7   | GPIO_PM[7]                       | AVDD_NODIE   | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%      | PU                 | Yes             |
| V8               | PAD_PM_GPIO8   | SPI_CZ1<br>SPI_CZ2<br>GPIO_PM[8] | AVDD_NODIE   | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |



| Ball<br>Location | Ball Name       | Multi<br>Function                          | PAD<br>Power | Driving<br>Capability | Pull Resistor                      | Core-Off<br>Status | 5V-Tolera<br>nt |
|------------------|-----------------|--------------------------------------------|--------------|-----------------------|------------------------------------|--------------------|-----------------|
| U9               | PAD_PM_GPIO9    | PWM2<br>GPIO_PM[9]                         | AVDD_NODIE   | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| U8               | PAD_PM_GPIO10   | PWM3<br>GPIO_PM[10]                        | AVDD_NODIE   | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| Т9               | PAD_PM_SPI_CZ   | SPI_CZ1<br>SPI_CZ2<br>SPI_GPIO[0]          | AVDD_NODIE   | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| V10              | PAD_PM_SPI_DI   | SPI_DI<br>SPI_GPIO[2]                      | AVDD_NODIE   | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%      | PU                 | Yes             |
| N9               | PAD_PM_SPI_WPZ  | SPI_WPZ<br>SPI_GPIO[4]                     | AVDD_NODIE   | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%      | PU                 | Yes             |
| U10              | PAD_PM_SPI_DO   | SPI_DO<br>SPI_GPIO[3]                      | AVDD_NODIE   | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%      | PU                 | Yes             |
| N10              | PAD_PM_SPI_CK   | SPI_CK<br>SPI_GPIO[1]                      | AVDD_NODIE   | >4mA/8mA              | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | Yes             |
| P10              | PAD_PM_SPI_HLD  | SPI_HLDZ<br>SPI_GPIO[5]                    | AVDD_NODIE   | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%      | PU                 | Yes             |
| N13              | PAD_PM_LED0     | ETH_LED0<br>LED_GPIO[0]                    | AVDD_NODIE   | >4mA                  | PD=64kohm<br>(±15%)/52uA(±15%      | PD                 | Yes             |
| N12              | PAD_PM_LED1     | ETH_LED1<br>LED_GPIO[1]                    | AVDD_NODIE   | >4mA                  | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | Yes             |
| V11              | PAD_XTAL_IN     | XTAL_IN                                    | AVDD_XTAL    |                       |                                    |                    |                 |
| R12              | PAD_SE_XTAL_OUT | SE_XTAL_OUT                                | AVDD_XTAL    |                       |                                    |                    |                 |
| U11              | PAD_XTAL_OUT    | XTAL_OUT                                   | AVDD_XTAL    |                       |                                    |                    |                 |
| U13              | PAD_ETH_RN      | ETH_RN<br>ETH_GPIO[0]                      | AVDD_ETH     |                       |                                    |                    |                 |
| T13              | PAD_ETH_RP      | ETH_RP<br>ETH_GPIO[1]                      | AVDD_ETH     |                       |                                    |                    |                 |
| U14              | PAD_ETH_TN      | ETH_TN<br>ETH_GPIO[2]                      | AVDD_ETH     |                       |                                    |                    |                 |
| V14              | PAD_ETH_TP      | ETH_TP<br>ETH_GPIO[3]                      | AVDD_ETH     |                       |                                    |                    |                 |
| R14              | PAD_GPIO0       | FUART_RX<br>SPI1_CZ<br>I2S_WCK<br>GPIO[0]  | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| R15              | PAD_GPIO1       | FUART_TX<br>SPI1_CK<br>I2S_BCK<br>GPIO[1]  | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| P16              | PAD_GPIO2       | FUART_CTS<br>SPI1_DI<br>I2S_SDI<br>GPIO[2] | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |



| Ball<br>Location | Ball Name    | Multi<br>Function                                                  | PAD<br>Power | Driving<br>Capability | Pull Resistor                      | Core-Off<br>Status | 5V-Tolera<br>nt |
|------------------|--------------|--------------------------------------------------------------------|--------------|-----------------------|------------------------------------|--------------------|-----------------|
| P15              | PAD_GPIO3    | FUART_RTS<br>SPI1_DO<br>I2S_SDO<br>GPIO[3]                         | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| N15              | PAD_GPIO4    | UARTO_RX<br>DMIC_L<br>GPIO[4]                                      | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| M15              | PAD_GPIO5    | UARTO_TX<br>DMIC_R<br>GPIO[5]                                      | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| U15              | PAD_GPIO6    | UART1_RX<br>DMIC_CLK<br>GPIO[6]                                    | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| T15              | PAD_GPIO7    | UART1_TX<br>ETH_COL<br>GPIO[7]                                     | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| U16              | PAD_GPIO8    | SPI0_CZ<br>ETH_TXD1<br>GPIO[8]                                     | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| V16              | PAD_GPIO9    | SPIO_CK<br>ETH_TXD0<br>GPIO[9]                                     | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| T16              | PAD_GPIO10   | SPIO_DI<br>ETH_TX_EN<br>GPIO[10]                                   | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| V17              | PAD_GPIO11   | SPI0_DO<br>ETH_TX_CLK<br>GPIO[11]                                  | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| U17              | PAD_GPIO12   | SPI1_CZ<br>PWM0<br>ETH_RXD1<br>GPIO[12]                            | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| T17              | PAD_GPIO13   | SPI1_CK<br>PWM1<br>ETH_RXD0<br>GPIO[13]                            | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| U18              | PAD_GPIO14   | SPI1_DI<br>PWM2<br>ETH_MDC<br>GPIO[14]                             | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| R16              | PAD_GPIO15   | SPI1_DO<br>PWM3<br>ETH_MDIO<br>GPIO[15]                            | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| T18              | PAD_FUART_RX | FUART_RX<br>UARTO_RX<br>EJ_TCK<br>SPIO_CZ<br>PWM0<br>FUART_GPIO[0] | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |



| Ball<br>Location | Ball Name     | Multi<br>Function                                                   | PAD<br>Power | Driving<br>Capability | Pull Resistor                                                    | Core-Off<br>Status | 5V-Tolera<br>nt |
|------------------|---------------|---------------------------------------------------------------------|--------------|-----------------------|------------------------------------------------------------------|--------------------|-----------------|
| R18              | PAD_FUART_TX  | FUART_TX<br>UARTO_TX<br>EJ_TMS<br>SPIO_CK<br>PWM1<br>FUART_GPIO[1]  | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>)                               | PU                 | Yes             |
| R17              | PAD_FUART_CTS | FUART_CTS<br>UART1_RX<br>EJ_TDO<br>SPIO_DI<br>PWM2<br>FUART_GPIO[2] | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>)                               | PU                 | Yes             |
| P17              | PAD_FUART_RTS | FUART_RTS<br>UART1_TX<br>EJ_TDI<br>SPIO_DO<br>PWM3<br>FUART_GPIO[3] | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>)                               | PU                 | Yes             |
| N14              | PAD_I2C0_SCL  | I2C0_SCL<br>SR_SCL<br>I2C0_GPIO[0]                                  | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>)                               | PU                 | Yes             |
| P14              | PAD_I2CO_SDA  | I2C0_SDA<br>SR_SDA<br>I2C0_GPIO[1]                                  | VDDP_1       | >4mA                  | PU=86kohm<br>(±15%)/39uA(±15%<br>)                               | PU                 | Yes             |
| P18              | PAD_I2C1_SCL  | I2C1_SCL<br>SR_SCL<br>I2C1_GPIO[0]                                  | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| N16              | PAD_I2C1_SDA  | I2C1_SDA<br>SR_SDA<br>I2C1_GPIO[1]                                  | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| N17              | PAD_SR_IO00   | I2C0_SCL<br>I2C1_SCL<br>SR_D[8]<br>SR_PDN<br>SR_D[0]<br>SR_GPIO[0]  | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| M16              | PAD_SR_IO01   | I2C0_SDA<br>I2C1_SDA<br>SR_D[6]<br>SR_VS<br>SR_D[1]<br>SR_GPIO[1]   | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| M17              | PAD_SR_IO02   | SR_D[9] SR_D[8] SR_D[4] SR_HS SR_D[2] CCIR_IN_D[0] SR_GPIO[2]       | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |



| Ball<br>Location | Ball Name   | Multi<br>Function                                                                            | PAD<br>Power | Driving<br>Capability | Pull Resistor                                                    | Core-Off<br>Status | 5V-Tolera<br>nt |
|------------------|-------------|----------------------------------------------------------------------------------------------|--------------|-----------------------|------------------------------------------------------------------|--------------------|-----------------|
| L18              | PAD_SR_IO03 | SR_D[7]<br>SR_D[6]<br>SR_D[2]<br>SR_D[0]<br>SR_D[3]<br>CCIR_IN_D[1]<br>SR_GPIO[3]            | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| L17              | PAD_SR_IO04 | SR_PCK<br>SR_D[4]<br>SR_D[1]<br>CCIR_IN_D[2]<br>SR_GPIO[4]                                   | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| K18              | PAD_SR_IO05 | SR_D[1]<br>SR_D[2]<br>SR_D[0]<br>SR_D[5]<br>CCIR_IN_D[3]<br>SR_GPIO[5]                       | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| K17              | PAD_SR_IO06 | SR_D[0] SR_PCK SR_D[2] SR_D[3] SR_D[6] CCIR_IN_D[4] SR_GPIO[6]                               | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| J18              | PAD_SR_IO07 | SR_D[3]<br>SR_D[1]<br>SR_PCK<br>SR_D[9]<br>SR_D[4]<br>SR_D[7]<br>CCIR_IN_D[5]<br>SR_GPIO[7]  | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| J17              | PAD_SR_IO08 | SR_D[5]<br>SR_D[0]<br>SR_D[1]<br>SR_D[3]<br>SR_D[8]<br>CCIR_IN_D[6]<br>SR_GPIO[8]            | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| H18              | PAD_SR_IO09 | SR_D[4]<br>SR_D[9]<br>SR_D[7]<br>SR_D[6]<br>CCIR_IN_D[7]<br>SR_GPIO[9]                       | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| G16              | PAD_SR_IO10 | SR_D[6]<br>SR_D[3]<br>SR_D[5]<br>SR_RST<br>SR_MCK<br>SR_D[10]<br>CCIR_IN_D[8]<br>SR_GPIO[10] | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |



| Ball<br>Location | Ball Name    | Multi<br>Function                                                                  | PAD<br>Power | Driving<br>Capability | Pull Resistor                                                    | Core-Off<br>Status | 5V-Tolera<br>nt |
|------------------|--------------|------------------------------------------------------------------------------------|--------------|-----------------------|------------------------------------------------------------------|--------------------|-----------------|
| G18              | PAD_SR_IO11  | SR_MCK<br>SR_D[7]<br>SR_D[3]<br>SR_D[5]<br>SR_D[11]<br>CCIR_IN_D[9]<br>SR_GPIO[11] | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| F15              | PAD_SR_IO12  | SR_HS SR_RST SR_D[9] SR_VS SR_D[8] SR_PDN CCIR_IN_CLK SR_GPIO[12]                  | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| E18              | PAD_SR_IO13  | SR_VS<br>SR_D[5]<br>SR_HS<br>SR_D[9]<br>SR_RST<br>SR_GPIO[13]                      | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| F17              | PAD_SR_IO14  | SR_D[8]<br>SR_VS<br>SR_PDN<br>SR_D[10]<br>SR_HS<br>SR_GPIO[14]                     | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| E17              | PAD_SR_IO15  | SR_D[2] SR_HS SR_MCK SR_D[11] SR_PCK SR_GPIO[15]                                   | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| F16              | PAD_SR_IO16  | SR_PDN<br>SR_PCK<br>SR_VS<br>SR_GPIO[16]                                           | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| G17              | PAD_SR_IO17  | SR_RST<br>SR_MCK<br>SR_GPIO[17]                                                    | VDDP_2       | >4mA/8mA              | Option PU = 90kohm<br>(+/-15%)<br>Option PD = 64kohm<br>(+/-15%) | PU                 | No              |
| C18              | PAD_NAND_ALE | NAND_ALE<br>TTL_R[2]<br>NAND_GPIO[1]                                               | VDDP_3       | >4mA/8mA              | PD=64kohm<br>(±15%)/52uA(±15%<br>)                               | PD                 | Yes             |
| C17              | PAD_NAND_CLE | NAND_CLE<br>TTL_R[3]<br>EMMC_CLK<br>SD_CLK<br>NAND_GPIO[2]                         | VDDP_3       | >4mA/8mA              | PD=64kohm<br>(±15%)/52uA(±15%<br>)                               | PD                 | Yes             |
| B18              | PAD_NAND_CEZ | NAND_CEZ<br>TTL_R[4]<br>EMMC_CMD<br>SD_CMD<br>NAND_GPIO[0]                         | VDDP_3       | >4mA/8mA              | Option PU=86kohm<br>(±15%)/39uA(±15%<br>)                        | Hi-Z               | Yes             |



| Ball<br>Location | Ball Name    | Multi<br>Function                                             | PAD<br>Power | Driving<br>Capability | Pull Resistor                             | Core-Off<br>Status | 5V-Tolera<br>nt |
|------------------|--------------|---------------------------------------------------------------|--------------|-----------------------|-------------------------------------------|--------------------|-----------------|
| D16              | PAD_NAND_WEZ | NAND_WEZ<br>TTL_R[1]<br>EMMC_DA[0]<br>SD_D[0]<br>NAND_GPIO[3] | VDDP_3       | >4mA/8mA              | Option PU=86kohm<br>(±15%)/39uA(±15%<br>) | Hi-Z               | Yes             |
| D17              | PAD_NAND_WPZ | NAND_WPZ<br>TTL_R[0]<br>EMMC_DA[1]<br>SD_D[1]<br>NAND_GPIO[4] | VDDP_3       | >4mA/8mA              | Option PU=86kohm<br>(±15%)/39uA(±15%<br>) | Hi-Z               | Yes             |
| B17              | PAD_NAND_REZ | NAND_REZ<br>TTL_R[5]<br>EMMC_DA[2]<br>SD_D[2]<br>NAND_GPIO[5] | VDDP_3       | >4mA/8mA              | Option PU=86kohm<br>(±15%)/39uA(±15%<br>) | Hi-Z               | Yes             |
| C16              | PAD_NAND_RBZ | NAND_RBZ<br>TTL_R[6]<br>EMMC_DA[3]<br>SD_D[3]<br>NAND_GPIO[6] | VDDP_3       | >4mA/8mA              | Option PU=86kohm<br>(±15%)/39uA(±15%<br>) | Hi-Z               | Yes             |
| A17              | PAD_NAND_DA0 | NAND_DA[0]<br>TTL_R[7]<br>EMMC_RSTn<br>NAND_GPIO[7]           | VDDP_3       | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%<br>)        | PU                 | Yes             |
| B16              | PAD_NAND_DA1 | NAND_DA[1]<br>TTL_G[0]<br>NAND_GPIO[8]                        | VDDP_3       | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%<br>)        | PU                 | Yes             |
| A16              | PAD_NAND_DA2 | NAND_DA[2]<br>TTL_G[1]<br>PWM2<br>NAND_GPIO[9]                | VDDP_3       | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%<br>)        | PU                 | Yes             |
| C15              | PAD_NAND_DA3 | NAND_DA[3]<br>TTL_G[2]<br>PWM3<br>NAND_GPIO[10]               | VDDP_3       | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%<br>)        | PU                 | Yes             |
| B15              | PAD_NAND_DA4 | NAND_DA[4]<br>TTL_G[3]<br>EMMC_DA[4]<br>PWM4<br>NAND_GPIO[11] | VDDP_3       | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%<br>)        | PU                 | Yes             |
| C14              | PAD_NAND_DA5 | NAND_DA[5]<br>TTL_G[4]<br>EMMC_DA[5]<br>PWM5<br>NAND_GPIO[12] | VDDP_3       | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%<br>)        | PU                 | Yes             |
| B14              | PAD_NAND_DA6 | NAND_DA[6]<br>TTL_G[5]<br>EMMC_DA[6]<br>PWM6<br>NAND_GPIO[13] | VDDP_3       | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%<br>)        | PU                 | Yes             |
| A14              | PAD_NAND_DA7 | NAND_DA[7]<br>TTL_G[6]<br>EMMC_DA[7]<br>PWM7<br>NAND_GPIO[14] | VDDP_3       | >4mA/8mA              | PU=86kohm<br>(±15%)/39uA(±15%<br>)        | PU                 | Yes             |



| Ball<br>Location | Ball Name    | Multi<br>Function                                      | PAD<br>Power | Driving<br>Capability  | Pull Resistor                      | Core-Off<br>Status | 5V-Tolera<br>nt |
|------------------|--------------|--------------------------------------------------------|--------------|------------------------|------------------------------------|--------------------|-----------------|
| C13              | PAD_UARTO_RX | UARTO_RX<br>TTL_G[7]<br>UARTO_GPIO[0]                  | VDDP_3       | >4mA/8mA               | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| A13              | PAD_UARTO_TX | UARTO_TX<br>TTL_B[0]<br>UARTO_GPIO[1]                  | VDDP_3       | >4mA/8mA               | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| B13              | PAD_UART1_RX | UART1_RX<br>TTL_B[1]<br>UART1_GPIO[0]                  | VDDP_3       | >4mA/8mA               | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| C12              | PAD_UART1_TX | UART1_TX<br>TTL_B[2]<br>UART1_GPIO[1]                  | VDDP_3       | >4mA/8mA               | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| D15              | PAD_SPI0_CZ  | SPI0_CZ<br>TTL_B[7]<br>PWM4<br>SPI0_GPIO[0]            | VDDP_3       | >4mA/8mA/1<br>2mA/16mA | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | No              |
| D14              | PAD_SPI0_CK  | SPIO_CK<br>TTL_LCK<br>PWM5<br>SPIO_GPIO[1]             | VDDP_3       | >4mA/8mA/1<br>2mA/16mA | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | No              |
| E13              | PAD_SPI0_DI  | SPI0_DI<br>TTL_LVSYNC<br>PWM6<br>SPI0_GPI0[2]          | VDDP_3       | >4mA/8mA/1<br>2mA/16mA | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | No              |
| E14              | PAD_SPI0_DO  | SPI0_DO<br>TTL_LHSYNC<br>PWM7<br>SPI0_GPI0[3]          | VDDP_3       | >4mA/8mA/1<br>2mA/16mA | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | No              |
| D11              | PAD_SPI1_CZ  | SPI1_CZ<br>TTL_B[4]<br>SPI1_GPIO[0]                    | VDDP_3       | >4mA/8mA/1<br>2mA/16mA | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | No              |
| E12              | PAD_SPI1_CK  | SPI1_CK<br>TTL_B[3]<br>SPI1_GPIO[1]                    | VDDP_3       | >4mA/8mA/1<br>2mA/16mA | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | No              |
| E11              | PAD_SPI1_DI  | SPI1_DI<br>TTL_B[6]<br>SPI1_GPIO[2]                    | VDDP_3       | >4mA/8mA/1<br>2mA/16mA | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | No              |
| E10              | PAD_SPI1_DO  | SPI1_DO<br>TTL_B[5]<br>SPI1_GPIO[3]                    | VDDP_3       | >4mA/8mA/1<br>2mA/16mA | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | No              |
| D12              | PAD_PWM0     | I2C0_SCL<br>I2C1_SCL<br>TTL_LDE<br>PWM0<br>PWM_GPIO[0] | VDDP_3       | >4mA/8mA               | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| D13              | PAD_PWM1     | I2C0_SDA<br>I2C1_SDA<br>PWM1<br>PWM_GPIO[1]            | VDDP_3       | >4mA                   | PU=86kohm<br>(±15%)/39uA(±15%<br>) | PU                 | Yes             |
| B11              | PAD_SD_CLK   | SDIO_CLK<br>SD_GPIO[0]                                 | VDDP_3       | >4mA/8mA               | PD=64kohm<br>(±15%)/52uA(±15%<br>) | PD                 | Yes             |



| Ball                                                                                           | Ball Name              | Multi                              | PAD      | Driving    | Pull Resistor                             | Core-Off | 5V-Tolera |
|------------------------------------------------------------------------------------------------|------------------------|------------------------------------|----------|------------|-------------------------------------------|----------|-----------|
| Location                                                                                       | Duii Nuille            | Function                           | Power    | Capability | T un resistor                             | Status   | nt        |
| C10                                                                                            | PAD_SD_CMD             | SDIO_CMD<br>SD_GPIO[1]             | VDDP_3   | >4mA/8mA   | Option PU=86kohm<br>(±15%)/39uA(±15%<br>) | Hi-Z     | Yes       |
| C11                                                                                            | PAD_SD_D0              | SPI1_CZ<br>SDIO_D[0]<br>SD_GPIO[2] | VDDP_3   | >4mA/8mA   | Option PU=86kohm<br>(±15%)/39uA(±15%<br>) | Hi-Z     | Yes       |
| B12                                                                                            | PAD_SD_D1              | SPI1_CK<br>SDIO_D[1]<br>SD_GPIO[3] | VDDP_3   | >4mA/8mA   | Option PU=86kohm<br>(±15%)/39uA(±15%<br>) | Hi-Z     | Yes       |
| A10                                                                                            | PAD_SD_D2              | SPI1_DI<br>SDIO_D[2]<br>SD_GPIO[4] | VDDP_3   | >4mA/8mA   | Option PU=86kohm<br>(±15%)/39uA(±15%<br>) | Hi-Z     | Yes       |
| B10                                                                                            | PAD_SD_D3              | SPI1_DO<br>SDIO_D[3]<br>SD_GPIO[5] | VDDP_3   | >4mA/8mA   | Option PU=86kohm<br>(±15%)/39uA(±15%<br>) | Hi-Z     | Yes       |
| D10                                                                                            | PAD_USB_CID            | USB_CID                            | VDDP_3   | >4mA       | PU=86kohm<br>(±15%)/39uA(±15%<br>)        | PU       | Yes       |
| D7                                                                                             | PAD_USB_VBUS           | USB_VBUS                           | VDDP_3   | >4mA       | PD=64kohm<br>(±15%)/52uA(±15%<br>)        | PD       | Yes       |
| A9                                                                                             | PAD_USB_DM             | USB_DM<br>USB_GPIO[0]              | AVDD_USB | >4mA       | Hi-Z                                      |          |           |
| B9                                                                                             | PAD_USB_DP             | USB_DP<br>USB_GPIO[1]              | AVDD_USB | >4mA       | Hi-Z                                      |          |           |
| A8                                                                                             | PAD_DM_P1              | DM_P1<br>USB_GPIO[2]               | AVDD_USB | >4mA       | Hi-Z                                      |          |           |
| B8                                                                                             | PAD_DP_P1              | DP_P1<br>USB_GPIO[3]               | AVDD_USB | >4mA       | Hi-Z                                      |          |           |
| A6                                                                                             | PAD_AUD_VAG            | AUD_VAG                            | AVDD_AUD |            |                                           |          |           |
| C6                                                                                             | PAD_AUD_VRM_AD<br>C    | AUD_VRM_ADC                        | AVDD_AUD |            |                                           |          |           |
| B6                                                                                             | PAD_AUD_VRM_DA<br>C    | AUD_VRM_DAC                        | AVDD_AUD |            |                                           |          |           |
| B5                                                                                             | PAD_AUD_MICIN0         | AUD_MICIN0                         | AVDD_AUD |            |                                           |          |           |
| B4                                                                                             | PAD_AUD_MICIN1         | AUD_MICIN1                         | AVDD_AUD |            |                                           |          |           |
| A5                                                                                             | PAD_AUD_MICCM0         | AUD_MICCM0                         | AVDD_AUD |            |                                           |          |           |
| A4                                                                                             | PAD_AUD_MICCM1         | AUD_MICCM1                         | AVDD_AUD |            |                                           |          |           |
| A2                                                                                             | PAD_AUD_LINEOUT<br>_R0 | AUD_LINEOUT_<br>R0                 | AVDD_AUD |            |                                           |          |           |
| B3                                                                                             | PAD_AUD_LINEOUT<br>_L0 | AUD_LINEOUT_<br>L0                 | AVDD_AUD |            |                                           |          |           |
| G11, G12,<br>H11, H12,<br>H13, H14,<br>J12, J13,<br>J14, K12,<br>K13, K14,<br>L12, L13,<br>L14 | VDD                    |                                    |          |            |                                           |          |           |
| K10                                                                                            | DVDD_DDR               |                                    |          |            |                                           |          |           |
| J10                                                                                            | DVDD_DDR_RX            |                                    |          |            |                                           |          |           |
| M8                                                                                             | DVDD_NODIE             |                                    |          |            |                                           |          |           |



| Ball<br>Location                                                                                          | Ball Name   | Multi<br>Function | PAD<br>Power | Driving<br>Capability | Pull Resistor | Core-Off<br>Status | 5V-Tolera<br>nt |
|-----------------------------------------------------------------------------------------------------------|-------------|-------------------|--------------|-----------------------|---------------|--------------------|-----------------|
| D6                                                                                                        | AVDD_AUD    |                   |              |                       |               |                    |                 |
| P13                                                                                                       | AVDD_ETH    |                   |              |                       |               |                    |                 |
| M9                                                                                                        | AVDD_NODIE  |                   |              |                       |               |                    |                 |
| K8                                                                                                        | AVDD_PLL    |                   |              |                       |               |                    |                 |
| D8                                                                                                        | AVDD_USB    |                   |              |                       |               |                    |                 |
| R11                                                                                                       | AVDD_XTAL   |                   |              |                       |               |                    |                 |
| F7, G7, G8                                                                                                | VDDIO_CMD   |                   |              |                       |               |                    |                 |
| H7, H8, J7,<br>J8, K7                                                                                     | VDDIO_DATA  |                   |              |                       |               |                    |                 |
| J15                                                                                                       | VDDP_1      |                   |              |                       |               |                    |                 |
| H15                                                                                                       | VDDP_2      |                   |              |                       |               |                    |                 |
| G15                                                                                                       | VDDP_3      |                   |              |                       |               |                    |                 |
| B2, B7, C3,<br>C4, C5, C7,                                                                                | VSS         |                   |              |                       |               |                    |                 |
| C8, C9, D5,                                                                                               | DVSS_DDR    |                   |              |                       |               |                    |                 |
| D9, E1, E5,<br>E8, E9, E15,                                                                               | AVSS_AUD    |                   |              |                       |               |                    |                 |
| F5, F6, F8,<br>F9, F10,                                                                                   | AVSS_ETH    |                   |              |                       |               |                    |                 |
| F11, F12,                                                                                                 | AVSS_NODIE  |                   |              |                       |               |                    |                 |
| F13, G5, G6,<br>G9, G10,                                                                                  | AVSS_PLL    |                   |              |                       |               |                    |                 |
| G14, H1,<br>H6, H10,                                                                                      | AVSS_RTC    |                   |              |                       |               |                    |                 |
| H17, J1, J6,<br>J11, J16,                                                                                 | AVSS_USB    |                   |              |                       |               |                    |                 |
| K6, K11,<br>K15, L2, L5,                                                                                  | AVSS_XTAL   |                   |              |                       |               |                    |                 |
| L6, L7, L8,                                                                                               | AVSSIO_CMD  |                   |              |                       |               |                    |                 |
| L10, L11,<br>L15, L16,                                                                                    | AVSSIO_CMD2 |                   |              |                       |               |                    |                 |
| M5, M6,<br>M11, M12,                                                                                      | VSSIO_DATA  |                   |              |                       |               |                    |                 |
| M13, M14,<br>M18, N1,<br>N5, N11, P3,<br>P5, P6, R5,<br>R10, R13,<br>T10, T11,<br>T12, T14,<br>U1, U5, V4 | VSSIO_MCLK  |                   |              |                       |               |                    |                 |
| B1                                                                                                        | A_DDR3_A[0] | A_DDR3_A[0]       | VDDIO_CMD    |                       |               |                    |                 |
| G3                                                                                                        | A_DDR3_A[1] | A_DDR3_A[1]       | VDDIO_CMD    |                       |               |                    |                 |
| C2                                                                                                        | A_DDR3_A[2] | A_DDR3_A[2]       | VDDIO_CMD    |                       |               |                    |                 |
| F1                                                                                                        | A_DDR3_A[3] | A_DDR3_A[3]       | VDDIO_CMD    |                       |               |                    |                 |
| F4                                                                                                        | A_DDR3_A[4] | A_DDR3_A[4]       | VDDIO_CMD    |                       |               |                    |                 |
| F2                                                                                                        | A_DDR3_A[5] | A_DDR3_A[5]       | VDDIO_CMD    |                       |               |                    |                 |
| F3                                                                                                        | A_DDR3_A[6] | A_DDR3_A[6]       | VDDIO_CMD    |                       |               |                    |                 |
| D1                                                                                                        | A_DDR3_A[7] | A_DDR3_A[7]       | VDDIO_CMD    |                       |               |                    |                 |
| E4                                                                                                        | A_DDR3_A[8] | A_DDR3_A[8]       | VDDIO_CMD    |                       |               |                    |                 |



| Ball<br>Location | Ball Name      | Multi<br>Function  | PAD<br>Power | Driving<br>Capability | Pull Resistor | Core-Off<br>Status | 5V-Tolera<br>nt |
|------------------|----------------|--------------------|--------------|-----------------------|---------------|--------------------|-----------------|
| C1               | A_DDR3_A[9]    | A_DDR3_A[9]        | VDDIO_CMD    |                       |               |                    |                 |
| K3               | A_DDR3_A[10]   | A_DDR3_A[10]       | VDDIO_CMD    |                       |               |                    |                 |
| E3               | A_DDR3_A[11]   | A_DDR3_A[11]       | VDDIO_CMD    |                       |               |                    |                 |
| G4               | A_DDR3_A[12]   | A_DDR3_A[12]       | VDDIO_CMD    |                       |               |                    |                 |
| D2               | A_DDR3_A[13]   | A_DDR3_A[13]       | VDDIO_CMD    |                       |               |                    |                 |
| D4               | A_DDR3_A[14]   | A_DDR3_A[14]       | VDDIO_CMD    |                       |               |                    |                 |
| НЗ               | A_DDR3_A[15]   | A_DDR3_A[15]       | VDDIO_CMD    |                       |               |                    |                 |
| G1               | A_DDR3_BA[0]   | A_DDR3_BA[0]       | VDDIO_CMD    |                       |               |                    |                 |
| J4               | A_DDR3_BA[1]   | A_DDR3_BA[1]       | VDDIO_CMD    |                       |               |                    |                 |
| G2               | A_DDR3_BA[2]   | A_DDR3_BA[2]       | VDDIO_CMD    |                       |               |                    |                 |
| D3               | A_DDR3_CKE     | A_DDR3_CKE         | VDDIO_CMD    |                       |               |                    |                 |
| H4               | A_DDR3_ODT     | A_DDR3_ODT         | VDDIO_CMD    |                       |               |                    |                 |
| H2               | A_DDR3_WEZ     | A_DDR3_WEZ         | VDDIO_CMD    |                       |               |                    |                 |
| J3               | A_DDR3_RASZ    | A_DDR3_RASZ        | VDDIO_CMD    |                       |               |                    |                 |
| K4               | A_DDR3_CASZ    | A_DDR3_CASZ        | VDDIO_CMD    |                       |               |                    |                 |
| E2               | A_DDR3_RST     | A_DDR3_RST         | VDDIO_CMD    |                       |               |                    |                 |
| J2               | A_DDR3_CSB[0]  | A_DDR3_CSB[0]      | VDDIO_CMD    |                       |               |                    |                 |
| K1               | A_DDR3_MCLK    | A_DDR3_MCLK        | VDDIO_DATA   |                       |               |                    |                 |
| K2               | A_DDR3_MCLKZ   | A_DDR3_MCLKZ       | VDDIO_DATA   |                       |               |                    |                 |
| U2               | A_DDR3_DQM[0]  | A_DDR3_DQM[0]      | VDDIO_DATA   |                       |               |                    |                 |
| M4               | A_DDR3_DQM[1]  | A_DDR3_DQM[1]      | VDDIO_DATA   |                       |               |                    |                 |
| P2               | A_DDR3_DQS[0]  | A_DDR3_DQS[0]      | VDDIO_DATA   |                       |               |                    |                 |
| N4               | A_DDR3_DQS[1]  | A_DDR3_DQS[1       | VDDIO_DATA   |                       |               |                    |                 |
| P1               | A_DDR3_DQSB[0] | A_DDR3_DQSB[<br>0] | VDDIO_DATA   |                       |               |                    |                 |
| P4               | A_DDR3_DQSB[1] | A_DDR3_DQSB[<br>1] | VDDIO_DATA   |                       |               |                    |                 |
| N2               | A_DDR3_DQ[0]   | A_DDR3_DQ[0]       | VDDIO_DATA   |                       |               |                    |                 |
| T2               | A_DDR3_DQ[1]   | A_DDR3_DQ[1]       | VDDIO_DATA   |                       |               |                    |                 |
| M1               | A_DDR3_DQ[2]   | A_DDR3_DQ[2]       | VDDIO_DATA   |                       |               |                    |                 |
| T1               | A_DDR3_DQ[3]   | A_DDR3_DQ[3]       | VDDIO_DATA   |                       |               |                    |                 |
| L1               | A_DDR3_DQ[4]   | A_DDR3_DQ[4]       | VDDIO_DATA   |                       |               |                    |                 |
| R1               | A_DDR3_DQ[5]   | A_DDR3_DQ[5]       | VDDIO_DATA   |                       |               |                    |                 |
| M2               | A_DDR3_DQ[6]   | A_DDR3_DQ[6]       | VDDIO_DATA   |                       |               |                    |                 |
| R2               | A_DDR3_DQ[7]   | A_DDR3_DQ[7]       | VDDIO_DATA   |                       |               |                    |                 |
| C4               | A_DDR3_DQ[8]   | A_DDR3_DQ[8]       | VDDIO_DATA   |                       |               |                    |                 |
| M3               | A_DDR3_DQ[9]   | A_DDR3_DQ[9]       | VDDIO_DATA   |                       |               |                    |                 |



| Ball<br>Location | Ball Name     | Multi<br>Function | PAD<br>Power | Driving<br>Capability | Pull Resistor | Core-Off<br>Status | 5V-Tolera<br>nt |
|------------------|---------------|-------------------|--------------|-----------------------|---------------|--------------------|-----------------|
| N3               | A_DDR3_DQ[10] | A_DDR3_DQ[10<br>] | VDDIO_DATA   |                       |               |                    |                 |
| L3               | A_DDR3_DQ[11] | A_DDR3_DQ[11<br>] | VDDIO_DATA   |                       |               |                    |                 |
| R3               | A_DDR3_DQ[12] | A_DDR3_DQ[12<br>] | VDDIO_DATA   |                       |               |                    |                 |
| R4               | A_DDR3_DQ[13] | A_DDR3_DQ[13<br>] | VDDIO_DATA   |                       |               |                    |                 |
| T3               | A_DDR3_DQ[14] | A_DDR3_DQ[14<br>] | VDDIO_DATA   |                       |               |                    |                 |
| T4               | A_DDR3_DQ[15] | A_DDR3_DQ[15<br>] | VDDIO_DATA   |                       |               |                    |                 |



### **SIGNAL DESCRIPTION**

## **Image Sensor**

| Signal Name | Signal Type  | Function                            | <b>Ball Location</b>            |
|-------------|--------------|-------------------------------------|---------------------------------|
| SR_D[0]     | Input        | Image Sensor Data Bus               | K17, J17, K18, K17, L18,<br>N17 |
| SR_D[1]     | Input        | Image Sensor Data Bus               | K18, J18, J17, K18, L17,<br>M16 |
| SR_D[2]     | Input        | Image Sensor Data Bus               | E17, K18, K17, L18, K18,<br>M17 |
| SR_D[3]     | Input        | Image Sensor Data Bus               | J18, G16, G18, J17, K17,<br>L18 |
| SR_D[4]     | Input        | Image Sensor Data Bus               | H18, L17, L17, M17, J18,<br>L17 |
| SR_D[5]     | Input        | Image Sensor Data Bus               | J17, E18, G16, G18, J17,<br>K18 |
| SR_D[6]     | Input        | Image Sensor Data Bus               | G16, L18, L18, M16, H18,<br>K17 |
| SR_D[7]     | Input        | Image Sensor Data Bus               | L18, G18, H18, H18, G18,<br>J18 |
| SR_D[8]     | Input        | Image Sensor Data Bus               | F17, M17, M17, N17, F15,<br>J17 |
| SR_D[9]     | Input        | Image Sensor Data Bus               | M17, H18, F15, J18, E18,<br>H18 |
| SR_D[10]    | Input        | Image Sensor Data Bus               | F17                             |
| SR_D[11]    | Input        | Image Sensor Data Bus               | E17                             |
| SR_HS       | Input        | Image Sensor Horizontal Sync Signal | F15, E17, E18, E18, M17,<br>F17 |
| SR_VS       | Input        | Image Sensor Vertical Sync Signal   | E18, F17, F17, F15, M16,<br>F16 |
| SR_PCK      | Input        | Image Sensor Pixel Clock            | L17, K17, J18, L17, F16, E17    |
| SR_PDN      | Output       | Image Sensor Power Down Control     | F16, F16, F16, F17, N17,<br>F15 |
| SR_RST      | Output       | Image Sensor Reset Control          | G17, F15, G17, G16, G17,<br>E18 |
| SR_MCK      | Output       | Image Sensor Reference Clock        | G18, G17, E17, E17, G16,<br>G17 |
| SR_SCL      | Output       | Image Sensor I2C Serial Clock       | N14, P18                        |
| SR_SDA      | Input/Output | Image Sensor I2C Serial Data        | P14, N16                        |



### **CCIR**

| Signal Name  | Signal Type | Function          | Ball Location |
|--------------|-------------|-------------------|---------------|
| CCIR_IN_D[0] | Input       | CCIR Data Bus     | M17           |
| CCIR_IN_D[1] | Input       | CCIR Data Bus     | L18           |
| CCIR_IN_D[2] | Input       | CCIR Data Bus     | L17           |
| CCIR_IN_D[3] | Input       | CCIR Data Bus     | K18           |
| CCIR_IN_D[4] | Input       | CCIR Data Bus     | K17           |
| CCIR_IN_D[5] | Input       | CCIR Data Bus     | J18           |
| CCIR_IN_D[6] | Input       | CCIR Data Bus     | J17           |
| CCIR_IN_D[7] | Input       | CCIR Data Bus     | H18           |
| CCIR_IN_D[8] | Input       | CCIR Data Bus     | G16           |
| CCIR_IN_D[9] | Input       | CCIR Data Bus     | G18           |
| CCIR_IN_CLK  | Input       | CCIR Sample Clock | F15           |

### **Audio Interface**

| Signal Name        | Signal Type | Function                                      | Ball Location |
|--------------------|-------------|-----------------------------------------------|---------------|
| AUD_LINEOUT<br>_L0 | Output      | Audio Left Channel Line Output                | В3            |
| AUD_LINEOUT<br>_R0 | Output      | Audio Right Channel Line Output               | A2            |
| AUD_VAG            | Output      | Audio Reference Voltage from 1/2 AVDD_AUD     | A6            |
| AUD_VRM_ADC        | Input       | Audio Reference Voltage for ADC               | C6            |
| AUD_VRM_DAC        | Input       | Audio Reference Voltage for DAC               | B6            |
| AUD_MICIN0         | Input       | Audio Left Channel Microphone Postive Input   | B5            |
| AUD_MICIN1         | Input       | Audio Right Channel Microphone Postive Input  | B4            |
| AUD_MICCM0         | Input       | Audio Left Channel Microphone Negative Input  | A5            |
| AUD_MICCM1         | Input       | Audio Right Channel Microphone Negative Input | A4            |

## 10/100 Ethernet Interface

| Signal Name | Signal Type | Function                                     | Ball Location |
|-------------|-------------|----------------------------------------------|---------------|
| ETH_RN      | Input       | 10/100 Ethernet Negative Receiving Input     | U13           |
| ETH_RP      | Input       | 10/100 Ethernet Positive Receiving Input     | T13           |
| ETH_TN      | Output      | 10/100 Ethernet Negative Transmitting Output | U14           |
| ETH_TP      | Output      | 10/100 Ethernet Positive Transmitting Output | V14           |



| Signal Name | Signal Type | Function                      | Ball Location |
|-------------|-------------|-------------------------------|---------------|
| ETH_LED0    | Output      | 10/100 Ethernet LED 0 Control | N13           |
| ETH_LED1    | Output      | 10/100 Ethernet LED 1 Control | N12           |

## **NAND Flash Interface**

| Signal Name | Signal Type  | Function                                   | Ball Location |
|-------------|--------------|--------------------------------------------|---------------|
| NAND_ALE    | Output       | NAND Flash Address Latch Enable            | C18           |
| NAND_CLE    | Output       | NAND Flash Command Latch Enable            | C17           |
| NAND_CEZ    | Output       | NAND Flash Chip 0 Enable (active low)      | B18           |
| NAND_WEZ    | Output       | NAND Flash Write Enable (active low)       | D16           |
| NAND_WPZ    | Output       | NAND Flash Write Protect (active low)      | D17           |
| NAND_REZ    | Output       | NAND Flash Read Enable (active low)        | B17           |
| NAND_RBZ    | Input        | NAND Flash Status (high: ready, low: busy) | C16           |
| NAND_DA[0]  | Input/Output | NAND Flash Data Bus                        | A17           |
| NAND_DA[1]  | Input/Output | NAND Flash Data Bus                        | B16           |
| NAND_DA[2]  | Input/Output | NAND Flash Data Bus                        | A16           |
| NAND_DA[3]  | Input/Output | NAND Flash Data Bus                        | C15           |
| NAND_DA[4]  | Input/Output | NAND Flash Data Bus                        | B15           |
| NAND_DA[5]  | Input/Output | NAND Flash Data Bus                        | C14           |
| NAND_DA[6]  | Input/Output | NAND Flash Data Bus                        | B14           |
| NAND_DA[7]  | Input/Output | NAND Flash Data Bus                        | A14           |

## **SD Card Interface**

| Signal Name | Signal Type  | Function         | Ball Location |
|-------------|--------------|------------------|---------------|
| SD_CLK      | Output       | SD Card Clock    | C17           |
| SD_CMD      | Output       | SD Card Command  | B18           |
| SD_D[0]     | Input/Output | SD Card Data Bus | D16           |
| SD_D[1]     | Input/Output | SD Card Data Bus | D17           |
| SD_D[2]     | Input/Output | SD Card Data Bus | B17           |
| SD_D[3]     | Input/Output | SD Card Data Bus | C16           |



## SDIO 2.0 Interface

| Signal Name | Signal Type  | Function                    | Ball Location |
|-------------|--------------|-----------------------------|---------------|
| SDIO_CLK    | Output       | SDIO 2.0 Clock              | B11           |
| SDIO_CMD    | Output       | SDIO 2.0 Command            | C10           |
| SDIO_D[0]   | Input/Output | SDIO 2.0 Data Bus           | C11           |
| SDIO_D[1]   | Input/Output | SDIO 2.0 Data Bus           | B12           |
| SDIO_D[2]   | Input/Output | SDIO 2.0 Data Bus           | A10           |
| SDIO_D[3]   | Input/Output | SDIO 2.0 Data Bus           | B10           |
| SD_CDZ      | Input        | SD Card Detect (active low) | V3            |

## SPI Flash Interface

| Signal Name | Signal Type | Function                                     | Ball Location |
|-------------|-------------|----------------------------------------------|---------------|
| SPI_CK      | Output      | SPI Flash Clock                              | N10           |
| SPI_CZ1     | Output      | SPI Flash Chip Select 1 (active low)         | Т9            |
| SPI_CZ2     | Output      | SPI Flash Chip Select 2 (active low)         | V8            |
| SPI_DI      | Output      | SPI Flash Serial DataTo Device               | V10           |
| SPI_DO      | Input       | SPI Flash Serial Data From Device            | U10           |
| SPI_WPZ     | Output      | SPI Flash Write Protect Control (active low) | N9            |
| SPI_HLDZ    | Output      | SPI Flash Hold Control (active low)          | P10           |

## USB 2.0 Interface

| Signal Name | Signal Type  | Function                                        | Ball Location |
|-------------|--------------|-------------------------------------------------|---------------|
| USB_CID     | Input        | USB 2.0 OTG ID (high slave mode, low host mode) | D10           |
| USB_VBUS    | Input        | USB 2.0 VBUS Power                              | D7            |
| USB_DM      | Input/Output | USB 2.0 Inverting Data                          | A9            |
| USB_DP      | Input/Output | USB 2.0 Non-inverting Data                      | В9            |
| DM_P1       | Input/Output | USB 2.0 Inverting Data1                         | A8            |
| DP_P1       | Input/Output | USB 2.0 Non-inverting Data0                     | B8            |



### Master SPI Interface

| Signal Name | Signal Type | Function                              | Ball Location      |
|-------------|-------------|---------------------------------------|--------------------|
| SPI0_CZ     | Output      | Master SPI 0 Chip Select (active low) | D15, U16, T18      |
| SPI0_CK     | Output      | Master SPI 0 Serial Clock             | D14, V16, R18      |
| SPI0_DI     | Output      | Master SPI 0 Serial Data In           | E13, T16, R17      |
| SPI0_DO     | Input       | Master SPI 0 Serial Data Out          | E14, V17, P17      |
| SPI1_CZ     | Output      | Master SPI 1 Chip Select (active low) | D11, U17, C11, R14 |
| SPI1_CK     | Output      | Master SPI 1 Serial Clock             | E12, T17, B12, R15 |
| SPI1_DI     | Output      | Master SPI 1 Serial Data In           | E11, U18, A10, P16 |
| SPI1_DO     | Input       | Master SPI 1 Serial Data Out          | E10, R16, B10, P15 |

## Master I2C Interface

| Signal Name | Signal Type  | Function                  | Ball Location |
|-------------|--------------|---------------------------|---------------|
| I2C0_SCL    | Output       | Master I2C 0 Serial Clock | N14, D12, N17 |
| I2C0_SDA    | Input/Output | Master I2C 0 Serial Data  | P14, D13, M16 |
| I2C1_SCL    | Output       | Master I2C 1 Serial Clock | P18, D12, N17 |
| I2C1_SDA    | Input/Output | Master I2C 1 Serial Data  | N16, D13, M16 |

## **UART Interface**

| Signal Name | Signal Type | Function           | Ball Location |
|-------------|-------------|--------------------|---------------|
| UART_RX0    | Input       | UART 0 Receiver    | C13, T18, N15 |
| UART_TX0    | Output      | UART 0 Transmitter | A13, R18, M15 |
| UART_RX1    | Input       | UART 1 Receiver    | B13, R17, U15 |
| UART_TX1    | Output      | UART 1 Transmitter | C12, P17, T15 |

## Fast UART Interface

| Signal Name | Signal Type | Function                 | Ball Location |
|-------------|-------------|--------------------------|---------------|
| FUART_RX    | Input       | Fast UART Receiver       | T18, R14      |
| FUART_TX    | Output      | Fast UART Transmitter    | R18, R15      |
| FUART_CTS   | Input       | Fast UART Clear to Set   | R17, P16      |
| FUART_RTS   | Output      | Fast UART Request to Set | P17, P15      |



## **DDR3** Interface

| Signal Name    | Signal Type  | Function                                | Ball Location |
|----------------|--------------|-----------------------------------------|---------------|
| A_DDR3_A[0]    | Output       | DRAM Memory Address [0]                 | B1            |
| A_DDR3_A[1]    | Output       | DRAM Memory Address [1]                 | G3            |
| A_DDR3_A[2]    | Output       | DRAM Memory Address [2]                 | C2            |
| A_DDR3_A[3]    | Output       | DRAM Memory Address [3]                 | F1            |
| A_DDR3_A[4]    | Output       | DRAM Memory Address [4]                 | F4            |
| A_DDR3_A[5]    | Output       | DRAM Memory Address [5]                 | F2            |
| A_DDR3_A[6]    | Output       | DRAM Memory Address [6]                 | F3            |
| A_DDR3_A[7]    | Output       | DRAM Memory Address [7]                 | D1            |
| A_DDR3_A[8]    | Output       | DRAM Memory Address [8]                 | E4            |
| A_DDR3_A[9]    | Output       | DRAM Memory Address [9]                 | C1            |
| A_DDR3_A[10]   | Output       | DRAM Memory Address [10]                | K3            |
| A_DDR3_A[11]   | Output       | DRAM Memory Address [11]                | E3            |
| A_DDR3_A[12]   | Output       | DRAM Memory Address [12]                | G4            |
| A_DDR3_A[13]   | Output       | DRAM Memory Address [13]                | D2            |
| A_DDR3_A[14]   | Output       | DRAM Memory Address [14]                | D4            |
| A_DDR3_A[15]   | Output       | DRAM Memory Address [15]                | H3            |
| A_DDR3_BA[0]   | Output       | DRAM Memory Bank Address [0]            | G1            |
| A_DDR3_BA[1]   | Output       | DRAM Memory Bank Address [1]            | J4            |
| A_DDR3_BA[2]   | Output       | DRAM Memory Bank Address [2]            | G2            |
| A_DDR3_CKE     | Output       | DRAM Clock Enable Output                | D3            |
| A_DDR3_ODT     | Input/Output | Reserved for future On-Die Termination  | H4            |
| A_DDR3_WEZ     | Output       | Write Enable; active low                | H2            |
| A_DDR3_RASZ    | Output       | Row Address Strobe; active low          | J3            |
| A_DDR3_CASZ    | Output       | Column Address Strobe; active low       | K4            |
| A_DDR3_RST     | Output       | DRAM Memory Reset; active low           | E2            |
| A_DDR3_CSB[0]  | Output       | DRAM Chip Select                        | J2            |
| A_DDR3_MCLK    | Output       | DRAM Memory Positive Differential Clock | K1            |
| A_DDR3_MCLKZ   | Output       | DRAM Memory Negative Differential Clock | K2            |
| A_DDR3_DQM[0]  | Output       | Data Mask for Low Byte; active high [0] | U2            |
| A_DDR3_DQM[1]  | Output       | Data Mask for Low Byte; active high [1] | M4            |
| A_DDR3_DQS[0]  | Input/Output | Data Strobe [0]                         | P2            |
| A_DDR3_DQS[1]  | Input/Output | Data Strobe [1]                         | N4            |
| A_DDR3_DQSB[0] | Input/Output | Data Strobe Inverse [0]                 | P1            |



| Signal Name    | Signal Type  | Function                  | Ball Location |
|----------------|--------------|---------------------------|---------------|
| A_DDR3_DQSB[1] | Input/Output | Data Strobe Inverse [1]   | P4            |
| A_DDR3_DQ[0]   | Input/Output | DRAM Memory Data Bus [0]  | N2            |
| A_DDR3_DQ[1]   | Input/Output | DRAM Memory Data Bus [1]  | T2            |
| A_DDR3_DQ[2]   | Input/Output | DRAM Memory Data Bus [2]  | M1            |
| A_DDR3_DQ[3]   | Input/Output | DRAM Memory Data Bus [3]  | T1            |
| A_DDR3_DQ[4]   | Input/Output | DRAM Memory Data Bus [4]  | L1            |
| A_DDR3_DQ[5]   | Input/Output | DRAM Memory Data Bus [5]  | R1            |
| A_DDR3_DQ[6]   | Input/Output | DRAM Memory Data Bus [6]  | M2            |
| A_DDR3_DQ[7]   | Input/Output | DRAM Memory Data Bus [7]  | R2            |
| A_DDR3_DQ[8]   | Input/Output | DRAM Memory Data Bus [8]  | C4            |
| A_DDR3_DQ[9]   | Input/Output | DRAM Memory Data Bus [9]  | M3            |
| A_DDR3_DQ[10]  | Input/Output | DRAM Memory Data Bus [10] | N3            |
| A_DDR3_DQ[11]  | Input/Output | DRAM Memory Data Bus [11] | L3            |
| A_DDR3_DQ[12]  | Input/Output | DRAM Memory Data Bus [12] | R3            |
| A_DDR3_DQ[13]  | Input/Output | DRAM Memory Data Bus [13] | R4            |
| A_DDR3_DQ[14]  | Input/Output | DRAM Memory Data Bus [14] | T3            |
| A_DDR3_DQ[15]  | Input/Output | DRAM Memory Data Bus [15] | T4            |

### **PWM Interface**

| Signal Name | Signal Type | Function     | Ball Location    |
|-------------|-------------|--------------|------------------|
| PWM0        | Output      | PWM 0 Output | D12, U17, N8, T7 |
| PWM1        | Output      | PWM 1 Output | D13, T17, P8, U7 |
| PWM2        | Output      | PWM 2 Output | U18, R9, U9      |
| PWM3        | Output      | PWM 3 Output | R16, P9, U8      |
| PWM4        | Output      | PWM 4 Output | B15, D15         |
| PWM5        | Output      | PWM 5 Output | C14, D14         |
| PWM6        | Output      | PWM 6 Output | B14, E13         |
| PWM7        | Output      | PWM 7 Output | A14, E14         |

## **IR Interface**

| Signal Name | Signal Type | Function    | Ball Location |
|-------------|-------------|-------------|---------------|
| IRIN        | Input       | IR Receiver | V2            |



## **SAR Interface**

| Signal Name | Signal Type | Function                    | Ball Location |
|-------------|-------------|-----------------------------|---------------|
| SAR_ASI0    | Input       | SAR Analog Signal Channel 0 | R7            |
| SAR_ASI1    | Input       | SAR Analog Signal Channel 1 | R6            |
| SAR_ASI2    | Input       | SAR Analog Signal Channel 2 | P7            |
| SAR_ASI3    | Input       | SAR Analog Signal Channel 3 | N7            |

## System Interface

| Signal Name | Signal Type | Function                                                    | Ball Location |
|-------------|-------------|-------------------------------------------------------------|---------------|
| XTAL_IN     | Input       | 24MHz Crystal Output                                        | V11           |
| XTAL_OUT    | Output      | 24MHz Crystal Input                                         | U11           |
| SE_XTAL_OUT | Output      | 24MHz Clock Output                                          | R12           |
| HW_RESET    | Input       | Chip Reset (active high)                                    | U3            |
| RTC_OUT     | Output      | 32KHz Crystal Output                                        | U4            |
| RTC_IN      | Input       | 32KHz Crystal Input                                         | V5            |
| UART_RX     | Input       | Debug Port for UART Receiver or Slave I2C Serial Clock      | U6            |
| UART_TX     | Output      | Debug Port for UART Transmitter or Slave I2C<br>Serial Data | T5            |
| GND_EFUSE   | Input       | Power Source if eFuse Burning (connect to ground)           | L5            |

## **GPIO** Interface

| Signal Name | Signal Type  | Function                     | Ball Location |
|-------------|--------------|------------------------------|---------------|
| GPIO[0]     | Input/Output | General Purpose Input/Output | R14           |
| GPIO[1]     | Input/Output | General Purpose Input/Output | R15           |
| GPIO[2]     | Input/Output | General Purpose Input/Output | P16           |
| GPIO[3]     | Input/Output | General Purpose Input/Output | P15           |
| GPIO[4]     | Input/Output | General Purpose Input/Output | N15           |
| GPIO[5]     | Input/Output | General Purpose Input/Output | M15           |
| GPIO[6]     | Input/Output | General Purpose Input/Output | U15           |
| GPIO[7]     | Input/Output | General Purpose Input/Output | T15           |
| GPIO[8]     | Input/Output | General Purpose Input/Output | U16           |
| GPIO[9]     | Input/Output | General Purpose Input/Output | V16           |
| GPIO[10]    | Input/Output | General Purpose Input/Output | T16           |



| Cignal Name   | Ciamal Tuna  | Function                     | Dell Leastion |
|---------------|--------------|------------------------------|---------------|
| Signal Name   | Signal Type  |                              | Ball Location |
|               |              | General Purpose Input/Output | V17           |
|               |              | General Purpose Input/Output | U17           |
|               |              | General Purpose Input/Output | T17           |
|               |              | General Purpose Input/Output | U18           |
|               |              | General Purpose Input/Output | R16           |
| FUART_GPIO[0] | Input/Output | General Purpose Input/Output | T18           |
| FUART_GPIO[1] | Input/Output | General Purpose Input/Output | R18           |
| FUART_GPIO[2] | Input/Output | General Purpose Input/Output | R17           |
| FUART_GPIO[3] | Input/Output | General Purpose Input/Output | P17           |
| UART0_GPIO[0] | Input/Output | General Purpose Input/Output | C13           |
| UARTO_GPIO[1] | Input/Output | General Purpose Input/Output | A13           |
| UART1_GPIO[0] | Input/Output | General Purpose Input/Output | B13           |
| UART1_GPIO[1] | Input/Output | General Purpose Input/Output | C12           |
| I2C0_GPIO[0]  | Input/Output | General Purpose Input/Output | N14           |
| I2C0_GPIO[1]  | Input/Output | General Purpose Input/Output | P14           |
| I2C1_GPIO[0]  | Input/Output | General Purpose Input/Output | P18           |
| I2C1_GPIO[1]  | Input/Output | General Purpose Input/Output | N16           |
| SPI0_GPIO[0]  | Input/Output | General Purpose Input/Output | D15           |
| SPI0_GPIO[1]  | Input/Output | General Purpose Input/Output | D14           |
| SPI0_GPIO[2]  | Input/Output | General Purpose Input/Output | E13           |
| SPI0_GPIO[3]  | Input/Output | General Purpose Input/Output | E14           |
| SPI1_GPIO[0]  | Input/Output | General Purpose Input/Output | D11           |
| SPI1_GPIO[1]  | Input/Output | General Purpose Input/Output | E12           |
| SPI1_GPIO[2]  | Input/Output | General Purpose Input/Output | E11           |
| SPI1_GPIO[3]  | Input/Output | General Purpose Input/Output | E10           |
| PWM_GPIO[0]   | Input/Output | General Purpose Input/Output | D12           |
| PWM_GPIO[1]   | Input/Output | General Purpose Input/Output | D13           |
| NAND_GPIO[0]  | Input/Output | General Purpose Input/Output | B18           |
|               |              | General Purpose Input/Output | C18           |
|               |              | General Purpose Input/Output | C15           |
|               |              | General Purpose Input/Output | B15           |
|               |              | General Purpose Input/Output | C14           |
|               |              | General Purpose Input/Output | B14           |



| Signal Name   | Signal Type  | Function                     | Ball Location |
|---------------|--------------|------------------------------|---------------|
| NAND_GPIO[14] | Input/Output | General Purpose Input/Output | A14           |
| NAND_GPIO[2]  | Input/Output | General Purpose Input/Output | C17           |
| NAND_GPIO[3]  | Input/Output | General Purpose Input/Output | D16           |
| NAND_GPIO[4]  | Input/Output | General Purpose Input/Output | D17           |
| NAND_GPIO[5]  | Input/Output | General Purpose Input/Output | B17           |
| NAND_GPIO[6]  | Input/Output | General Purpose Input/Output | C16           |
| NAND_GPIO[7]  | Input/Output | General Purpose Input/Output | A17           |
| NAND_GPIO[8]  | Input/Output | General Purpose Input/Output | B16           |
| NAND_GPIO[9]  | Input/Output | General Purpose Input/Output | A16           |
| SD_GPIO[0]    | Input/Output | General Purpose Input/Output | B11           |
| SD_GPIO[1]    | Input/Output | General Purpose Input/Output | C10           |
| SD_GPIO[2]    | Input/Output | General Purpose Input/Output | C11           |
| SD_GPIO[3]    | Input/Output | General Purpose Input/Output | B12           |
| SD_GPIO[4]    | Input/Output | General Purpose Input/Output | A10           |
| SD_GPIO[5]    | Input/Output | General Purpose Input/Output | B10           |
| SR_GPIO[0]    | Input/Output | General Purpose Input/Output | N17           |
| SR_GPIO[1]    | Input/Output | General Purpose Input/Output | M16           |
| SR_GPIO[2]    | Input/Output | General Purpose Input/Output | M17           |
| SR_GPIO[3]    | Input/Output | General Purpose Input/Output | L18           |
| SR_GPIO[4]    | Input/Output | General Purpose Input/Output | L17           |
| SR_GPIO[5]    | Input/Output | General Purpose Input/Output | K18           |
| SR_GPIO[6]    | Input/Output | General Purpose Input/Output | K17           |
| SR_GPIO[7]    | Input/Output | General Purpose Input/Output | J18           |
| SR_GPIO[8]    | Input/Output | General Purpose Input/Output | J17           |
| SR_GPIO[9]    | Input/Output | General Purpose Input/Output | H18           |
| SR_GPIO[10]   | Input/Output | General Purpose Input/Output | G16           |
| SR_GPIO[11]   | Input/Output | General Purpose Input/Output | G18           |
| SR_GPIO[12]   | Input/Output | General Purpose Input/Output | F15           |
| SR_GPIO[13]   | Input/Output | General Purpose Input/Output | E18           |
| SR_GPIO[14]   | Input/Output | General Purpose Input/Output | F17           |
| SR_GPIO[15]   | Input/Output | General Purpose Input/Output | E17           |
| SR_GPIO[16]   | Input/Output | General Purpose Input/Output | F16           |
| SR_GPIO[17]   | Input/Output | General Purpose Input/Output | G17           |



| Signal Name | Signal Type  | Function                     | Ball Location |
|-------------|--------------|------------------------------|---------------|
| USB_GPIO[0] | Input/Output | General Purpose Input/Output | A9            |
| USB_GPIO[1] | Input/Output | General Purpose Input/Output | B9            |
| PM_GPIO[0]  | Input/Output | General Purpose Input/Output | N8            |
| PM_GPIO[1]  | Input/Output | General Purpose Input/Output | P8            |
| PM_GPIO[2]  | Input/Output | General Purpose Input/Output | R9            |
| PM_GPIO[3]  | Input/Output | General Purpose Input/Output | P9            |
| PM_GPIO[4]  | Input/Output | General Purpose Input/Output | T6            |
| PM_GPIO[5]  | Input/Output | General Purpose Input/Output | U7            |
| PM_GPIO[6]  | Input/Output | General Purpose Input/Output | T7            |
| PM_GPIO[7]  | Input/Output | General Purpose Input/Output | T8            |
| PM_GPIO[8]  | Input/Output | General Purpose Input/Output | V8            |
| PM_GPIO[9]  | Input/Output | General Purpose Input/Output | U9            |
| PM_GPIO[10] | Input/Output | General Purpose Input/Output | U8            |
| SD_CDZ_GPIO | Input/Output | General Purpose Input/Output | V3            |
| IRIN_GPIO   | Input/Output | General Purpose Input/Output | V2            |
| SPI_GPIO[0] | Input/Output | General Purpose Input/Output | Т9            |
| SPI_GPIO[1] | Input/Output | General Purpose Input/Output | N10           |
| SPI_GPIO[2] | Input/Output | General Purpose Input/Output | V10           |
| SPI_GPIO[3] | Input/Output | General Purpose Input/Output | U10           |
| SPI_GPIO[4] | Input/Output | General Purpose Input/Output | N9            |
| SPI_GPIO[5] | Input/Output | General Purpose Input/Output | P10           |
| SAR_GPIO[0] | Input/Output | General Purpose Input/Output | R7            |
| SAR_GPIO[1] | Input/Output | General Purpose Input/Output | R6            |
| SAR_GPIO[2] | Input/Output | General Purpose Input/Output | P7            |
| SAR_GPIO[3] | Input/Output | General Purpose Input/Output | N7            |
| ETH_GPIO[0] | Input/Output | General Purpose Input/Output | U13           |
| ETH_GPIO[1] | Input/Output | General Purpose Input/Output | T13           |
| ETH_GPIO[2] | Input/Output | General Purpose Input/Output | U14           |
| ETH_GPIO[3] | Input/Output | General Purpose Input/Output | V14           |
| LED_GPIO[0] | Input/Output | General Purpose Input/Output | N13           |
| LED_GPIO[1] | Input/Output | General Purpose Input/Output | N12           |



### Cortex-A7 JTAG

| Signal Name | Signal Type | Function             | Ball Location |
|-------------|-------------|----------------------|---------------|
| EJ_TCK      | Input       | CA7 JTAG Clock       | T18, D15      |
| EJ_TMS      | Intpu       | CA7 JTAG Mode Select | R18, D14      |
| EJ_TDO      | Output      | CA7 JTAG Data Out    | R17, E13      |
| EJ_TDI      | Input       | CA7 JTAG Data In     | P17, E14      |

## **Power Interface**

| Signal Name     | Signal Type | Function                  | Ball Location                                                                   |
|-----------------|-------------|---------------------------|---------------------------------------------------------------------------------|
| VDD             | Input       | Digital Power             | G11, G12, H11, H12, H13,<br>H14, J12, J13, J14, K12, K13,<br>K14, L12, L13, L14 |
| DVDD_DDR        | Input       | Digital Power for DDR     | K10                                                                             |
| DVDD_DDR_R<br>X | Input       | Digital Power for DDR     | J10                                                                             |
| DVDD_NODIE      | Output      | PM LDO Output             | M8                                                                              |
| AVDD_AUD        | Input       | Analog Power for Audio    | D6                                                                              |
| AVDD_ETH        | Input       | Analog Power for Ethernet | P13                                                                             |
| AVDD_NODIE      | Input       | Analog Power for PM       | M9                                                                              |
| AVDD_PLL        | Input       | Analog Power for PLL      | K8                                                                              |
| AVDD_USB        | Input       | Analog Power for USB      | D8                                                                              |
| AVDD_XTAL       | Input       | Analog Power for XTAL     | R11                                                                             |
| VDDIO_CMD       | Input       | Analog Power for DDR      | F7, G7, G8                                                                      |
| VDDIO_DATA      | Input       | Analog Power for DDR      | H7, H8, J7, J8, K7                                                              |
| VDDP_1          | Input       | Pad Power                 | J15                                                                             |
| VDDP_2          | Input       | Pad Power                 | H15                                                                             |
| VDDP_3          | Input       | Pad Power                 | G15                                                                             |

## Gound

| Signal Name | Signal Type | Function                                | Ball Location                                             |
|-------------|-------------|-----------------------------------------|-----------------------------------------------------------|
| VSS         | Input       | Digital Ground                          | B2, B7, C3, C4, C5, C7, C8, C9,                           |
| DVSS_DDR    | Input       | I DIGITAL GLOUITA TOLDOR                | D5, D9, E1, E5, E8, E9, E15,                              |
| AVSS_AUD    | Input       |                                         | F5, F6, F8, F9, F10, F11, F12, F13, G5, G6, G9, G10, G14, |
| AVSS_ETH    | Input       | 1 1 3 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | H1, H6, H10, H17, J1, J6, J11,                            |
| AVSS_NODIE  | Input       | Analog Ground for PM                    | J16, K6, K11, K15, L2, L5, L6,                            |



| Signal Name | Signal Type | Function                     | Ball Location                                            |
|-------------|-------------|------------------------------|----------------------------------------------------------|
| AVSS_PLL    | Input       | Analog Ground for PLL        | L7, L8, L10, L11, L15, L16, M5,                          |
| AVSS_RTC    | Input       | Analog Ground for 32KHz XTAL | M6, M11, M12, M13, M14,<br>M18, N1, N5, N11, P3, P5, P6, |
| AVSS_USB    | Input       | Analog Ground for USB        | R5, R10, R13, T10, T11, T12,                             |
| AVSS_XTAL   | Input       | Analog Ground for 24MHz XTAL | T14, U1, U5, V4                                          |
| VSSIO_CMD   | Input       | Analog Ground for DDR        |                                                          |
| VSSIO_CMD2  | Input       | Analog Ground for DDR        |                                                          |
| VSSIO_DATA  | Input       | Analog Ground for DDR        |                                                          |
| VSSIO_MCLK  | Input       | Analog Ground for DDR        |                                                          |



### **MECHANICAL DIMENSIONS**







| _ |    |       | ••  |     |
|---|----|-------|-----|-----|
| _ | a  | ۱ ( د | 'ie | ı۸. |
|   | uc | - v   |     | ٧V  |



| Complete I | Millimeter |       |      | Inch  |       |       |  |
|------------|------------|-------|------|-------|-------|-------|--|
| Symbol     | Min.       | Nom.  | Max. | Min.  | Nom.  | Max.  |  |
| Α          | -          | -     | 1.6  | ı     | -     | 0.063 |  |
| A1         | 0.2        | ı     | 0.3  | 0.08  | -     | 0.012 |  |
| D          | 11.9       | 12    | 12.1 | 0.469 | 0.472 | 0.476 |  |
| E          | 11.9       | 12    | 12.1 | 0.469 | 0.472 | 0.476 |  |
| D1         | 11         | 11.05 | 11.1 | 0.433 | 0.435 | 0.437 |  |
| E1         | 11         | 11.05 | 11.1 | 0.433 | 0.435 | 0.437 |  |
| е          | 0.6        | 0.65  | 0.7  | 0.024 | 0.026 | 0.028 |  |
| b          | 0.3        | 0.35  | 0.4  | 0.012 | 0.014 | 0.016 |  |



## **ELECTRICAL SPECIFICATIONS**

### **Interface Characteristics**

| Parameter            | Symbol            | Min.         | Тур. | Max.          | Unit |
|----------------------|-------------------|--------------|------|---------------|------|
| DIGITAL INPUTS       |                   |              |      |               |      |
| Input Voltage, High  | $V_{\mathrm{IH}}$ | 2.5          |      |               | V    |
| Input Voltage, Low   | $V_{IL}$          |              |      | 0.8           | V    |
| Input Current, High  | $ m I_{IH}$       |              |      | -1.0          | uA   |
| Input Current, Low   | ${ m I}_{ m IL}$  |              |      | 1.0           | uA   |
| Input Capacitance    |                   |              | 5    |               | pF   |
| DIGITAL OUTPUTS      |                   |              |      |               |      |
| Output Voltage, High | $V_{OH}$          | VDDP-0.1Note |      |               | V    |
| Output Voltage, Low  | $V_{OL}$          |              |      | 0.1           | V    |
| SAR ADC Input        |                   | 0            |      | $V_{VDD\_33}$ | V    |
| AUDIO OUTPUTS        |                   |              |      |               |      |
| Line-Out             |                   |              | 2.54 |               | Vp-p |

Note: 1. VDDP can be V<sub>VDD\_33</sub>, V<sub>VDD\_15</sub>

2. 0.9Vrms @10Kohm load

## **Recommended Operating Conditions**

| Parameter                        | Symbol              | Min  | Тур. | Max. | Unit |
|----------------------------------|---------------------|------|------|------|------|
| 3.3V Supply Voltage              | $V_{VDD\_33}$       |      | 3.3  |      | ٧    |
| 1.5V Supply Voltage (DDR III)    | V <sub>VDD 15</sub> |      | 1.5  |      | V    |
| Core Power Supply Voltage (Core) | $V_{VDD\_core}$     | 0.87 | 0.9  |      | V    |
| Ambient Operation Temperature    | T <sub>A</sub>      | -40  |      | 85   | °C   |
| Junction Temperature             | T <sub>J</sub>      |      |      | 125  | °C   |

## **Absolute Maximum Ratings**

| Parameter                        | Symbol           | Min | Тур. | Max. | Unit |
|----------------------------------|------------------|-----|------|------|------|
| 3.3V Supply Voltage              | $V_{VDD\_33}$    |     |      | 3.63 | V    |
| 1.5V Supply Voltage (DDR III)    | $V_{VDD\_15}$    |     |      | 1.65 | V    |
| Core Power Supply Voltage (Core) | $V_{VDD\_core}$  |     |      | 1.26 | V    |
| Storage Temperature              | T <sub>STG</sub> | -40 |      | 150  | °C   |

Note: Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and does not imply functional operation of device. Exposure to absolute maximum ratings for extended periods may affect device reliability.



### HARDWARE POWER SEQUENCE PROCEDURE

The timing requirements of the hardware reset signal are shown as below:

### Hardware Reset

HWRESET: Chip Reset; High Reset (Level)

The HWRESET pin is suggested to connect with 3.3V standby as shown in Figure 1. The VIH is 2V (Typ) +/- 10% (2.2V $\sim$ 1.8V); the VIL is 1.2V (Typ) +/- 10% (1.08V $\sim$ 1.32V). The power sequence is as shown in Figure 2.



Figure 1: Reset Application Circuit



### External Reset IC with External LDO

The timing is shown as Figure 2. The RST and power waveform must satisfy Figure 2 with parameters listed in Table 1.



### Note:

- \*3.3V standby power (AVDD\_NODIE, AVDD\_XTAL, AVDD\_ETH)
- \*1.0V/0.9V (VDD, DVDD\_DDR, DVDD\_DDR\_RX)
- \*1.5V (VDDIO\_DATA, VDDIO\_CMD)
- \*1.8V (VDDP\_2)
- \*3.3V normal power (AVDD\_AUD, AVDD\_PLL, AVDD\_USB, VDDP\_1, VDDP\_3)

Figure 2: Power on Sequence

Table 1: Power Requirements

| Time           | Description                                                  | Min | Typ. | Max | Unit |
|----------------|--------------------------------------------------------------|-----|------|-----|------|
| $t_1$          | XTAL stable to Reset falling                                 | 5   | ı    | _   | ms   |
| $t_2$          | Reset pulse width                                            | 5   | ı    | _   | ms   |
| t <sub>3</sub> | Normal 3.3V, 1.8V, 1.5V, VDDC power rising time (0% to 100%) | I   | I    | 20  | ms   |
| t <sub>4</sub> | Normal 3.3V, 1.8V, 1.5V to VDDC lead time                    | 1   | _    | _   | ms   |



### Without external Reset IC with External LDO

The timing is shown as Figure 3. The power waveform must satisfy Figure 3 with parameters listed in Table 1.



### Note:

- \*3.3V standby power (AVDD\_NODIE, AVDD\_XTAL, AVDD\_ETH)
- \*1.0V/0.9V (VDD, DVDD\_DDR, DVDD\_DDR\_RX)
- \*1.5V (VDDIO\_DATA, VDDIO\_CMD)
- \*1.8V (VDDP\_2)
- \*3.3V normal power (AVDD\_AUD, AVDD\_PLL, AVDD\_USB, VDDP\_1, VDDP\_3)

Figure 3: Power on Sequence

Table 2: Power Requirements

| Time           | Description                                                  | Min | Typ. | Max | Unit |
|----------------|--------------------------------------------------------------|-----|------|-----|------|
| t <sub>1</sub> | Normal 3.3V, 1.8V, 1.5V, VDDC power rising time (0% to 100%) | _   | _    | 20  | ms   |
| t <sub>2</sub> | Normal 3.3V, 1.8V, 1.5V to VDDC lead time                    | 1   | _    | _   | ms   |



### ORDERING GUIDE

| Part   | •              | Package     | Package  |
|--------|----------------|-------------|----------|
| Number |                | Description | Option   |
| MSC318 | -40°C to +85°C | BGA         | 286-ball |

### MARKING INFORMATION



### **DISCLAIMER**

MSTAR SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. NO RESPONSIBILITY IS ASSUMED BY MSTAR SEMICONDUCTOR ARISING OUT OF THE APPLICATION OR USER OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.



Electrostatic charges accumulate on both test equipment and human body and can discharge without detection. MSC318 comes with ESD protection circuitry, however, the device may be permanently damaged when subjected to high energy discharges. The device should be handled with proper ESD precautions to prevent malfunction and performance degradation.