RESEARCH ARTICLE | SEPTEMBER 16 2013

## Observation of trap-assisted space charge limited conductivity in short channel MoS₂ transistor *⊗*

Subhamoy Ghatak; Arindam Ghosh



Appl. Phys. Lett. 103, 122103 (2013) https://doi.org/10.1063/1.4821185











## Observation of trap-assisted space charge limited conductivity in short channel MoS<sub>2</sub> transistor

Subhamoy Ghatak<sup>a)</sup> and Arindam Ghosh Department of Physics, Indian Institute of Science, Bangalore 560 012, India

(Received 10 July 2013; accepted 27 August 2013; published online 16 September 2013)

We present temperature dependent I–V measurements of short channel MoS<sub>2</sub> field effect devices at high source-drain bias. We find that, although the I–V characteristics are ohmic at low bias, the conduction becomes space charge limited at high  $V_{DS}$ , and existence of an exponential distribution of trap states was observed. The temperature independent critical drain-source voltage ( $V_e$ ) was also determined. The density of trap states was quantitatively calculated from  $V_c$ . The possible origin of exponential trap distribution in these devices is also discussed. © 2013 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4821185]

The MoS<sub>2</sub>-based transistors have drawn a considerable interest in recent years because of their wide variety of applications like high on/off ratio transistor, phototransistor, non-volatile memory device,<sup>3</sup> tunnel barrier transistor,<sup>4,5</sup> photodetector, 6 etc. Although the device architectures with MoS<sub>2</sub> have been well-explored, there are only few studies on the fundamental aspects of these devices like low mobility, localized electronic states, and strongly disordered electronic landscape. The localized nature of electronic states has been reported by different groups and was explained either by variable range hopping (VRH)<sup>7,8</sup> or temperature dependent activated behavior<sup>9,10</sup> but the origin of such strong disorder remained unaddressed. It was suggested that the substrate trap charges might be responsible for the localization<sup>7</sup> because ultrathin flakes are often found to be influenced more by substrate induced external potentials. On the other hand, many similar low mobility systems such as organic semiconductors<sup>11,12</sup> and reduced graphene oxide transistors<sup>13</sup> have been investigated, where traps were found to originate from bulk due to structural inhomogeneity inside the materials. The present work was motivated to find whether the manifestation of strong localization in MoS<sub>2</sub> is substrate effect or there is some generic source of disorder in the bulk of MoS<sub>2</sub>.

It is well-known that distribution of trap states can be addressed by measuring I-V characteristics at high source-drain bias when device characteristics are determined by space charge limited conductivity (SCLC). The SCLC occurs when the injected carrier density( $n_0$ ) at high  $V_{DS}$  exceeds the intrinsic carrier density( $n_0$ ) of the material at that temperature (T). For a trap free solid, the SCLC theory predicts that although the I-V characteristic is ohmic at low  $V_{DS}$ , it changes to  $I_{MG} = \frac{9}{8} \mu \epsilon_0 \epsilon_p \frac{V^2}{L^3}$ , which is known as Mott-Gurney relation (I) is current density, whereas I, I, and I are mobility, relative permittivity, and length of the solid between two electrodes). In the presence of exponential trap charge distribution I has I the presence of exponential trap charge distribution I the solid, the current-voltage relation becomes

$$J_T = \frac{\mu N_c}{q^{m-2}} \left(\frac{2m-1}{m}\right)^m \left(\frac{\varepsilon_0 \varepsilon_r(m-1)}{N_t m}\right)^l \frac{V^m}{L^{2m-1}},\tag{1}$$

where  $N_t$  and  $T_c$  are the total trap density and characteristic temperature of the trap distribution,  $N_c$  is the effective density of states in conduction band,  $m = \frac{T_c}{T} + 1$ . When the measurements are done at  $T \leq T_c$ ,  $m \geq 2$ . Therefore, the exponent becomes 2 at  $T_c$  and monotonically increases as T decreases below  $T_c$ . This technique has already been widely used to explore the nature of trap states in past, particularly, for low mobility devices. <sup>13,15,16</sup> In this study, we perform output characteristics (I-V) of short channel MoS<sub>2</sub> transistors at high source drain bias, i.e., longitudinal electric field. We find that at low  $V_{DS}$ , the I-V characteristics are ohmic, i.e.,  $I_{DS} \propto V_{DS}^m$ , where m = 1 but as the electric field increases m increases from one and reaches  $m \approx 2$  at room temperature. The exponent m further increases monotonically as temperature decreases, indicating a trap dominated SCLC.

Single layer of MoS<sub>2</sub> sheets was exfoliated using bulk MoS<sub>2</sub> crystals (SPI supplies) on 285 nm degenerately doped Si/SiO<sub>2</sub> wafers by micromechanical cleavage technique using scotch tape. Before exfoliation, the Si/SiO<sub>2</sub> wafers were thoroughly cleaned by RCA1 (5:1:1 of H<sub>2</sub>O:NH<sub>4</sub>OH:H<sub>2</sub>O<sub>2</sub>) solution for 15 min and then in acetone and isopropyl alcohol in a ultrasonic bath. The layer number was identified using optical microscope color contrast<sup>17</sup> and Raman spectroscopy. <sup>18</sup> The devices were prepared by ebeam lithography, metallization of 50 nm Au, and liftoff in hot acetone. The channel lengths were kept smaller (typically from 80 to 200 nm) to achieve high longitudinal electric field at relatively lower  $V_{DS}$ . A schematic of the 2-probe device is shown in Figure 1(a), whereas the inset of Figure 1(b) shows the **SEM** image of Dev1 (see Table I). The transfer characteristic  $(I - V_{BG}, \text{ shown in }$ Figure 1(b)) was measured using lockin technique. From the transfer characteristics, all the devices were found to be highly n-doped even at  $V_{BG} = 0 V$  and the pinch-off voltage  $(V_{ON})$  was below  $V_{BG} = -40 V$  in most of the devices (see supplementary<sup>19</sup> Figure S1 and Table 1). The field effect mobility  $(\mu_{FE})$  was calculated from the slope of  $I - V_{BG}$  graph (Figure 1(b)) for all the devices which came out to be about  $0.3-2 \text{ cm}^2/\text{Vs}$  (see Table I).

a)Electronic address: subhamoyghatak@gmail.com



FIG. 1. (a) Schematic of a 2-probe single layer  $MoS_2$  device on  $Si/SiO_2$  wafer. (b) Transfer characteristic of Dev 2 at room temperature and  $V_{DS}=10\,\mathrm{mV}$ . Field effect mobility was calculated from the slope of the curve as shown with the black line. Inset shows the SEM image of Dev 1 with scale bar 150 nm. (c) I-V characteristics of Dev 6 at room temperature and  $V_{BG}$  from  $50\,\mathrm{V}$  to  $-20\,\mathrm{V}$  with  $10\,\mathrm{V}$  gap. (d) I-V characteristics of Dev 4 at  $V_{BG}=0\,\mathrm{V}$  at  $80, 160, 200, 240, and 297\,\mathrm{K}$ .

The output characteristics (I-V) were measured at various temperatures using two DC voltage sources (Keithley 2400) acting as  $V_{DS}$  and  $V_{BG}$ . Figure 1(c) shows the I-V characteristics near room temperature at different  $V_{BG}$ . It is clear from the graph that the I-V characteristics are highly symmetric and linear for  $V_{DS} \leq 100 \,\mathrm{mV}$  (see supplementary material for details). This can be attributed to the quasi-ohmic nature of the contacts between MoS2 and Au, already discussed in literature. 20 It has also been recently reported from a density functional theory (DFT) calculation that the interface of MoS<sub>2</sub>-Au contact becomes metallic which can give rise to ohmic contact.<sup>21</sup> Moreover, experimental determination of work function reveals that for single layer MoS2, its work function reaches 5.1 eV from the bulk value 4.5 eV, which is similar to the work function of Au, 22 indicating a high possibility of ohmic contact at the interface. In our experiment, we see that the I-V characteristics slowly become non-linear as  $V_{DS}$  increases but always remain symmetric indicating absence of dominant Schottky barrier at the junction. Although many experimental studies have recently reported current saturation at high  $V_{DS}$  in the presence of high gate electric field, <sup>23–25</sup> we saw a strong increase in current after the ohmic regime till breakdown (see supplementary material). Figure 1(d) represents output characteristics

TABLE I. Details of the devices.

| Device | Dimension $(L \times W)^a$ | $V_{ON}^{^{^{}}}$ | $\mu_{FE}^{^{^{}}}$ | $V_c(V)$ | $N_t(10^{17} \text{cm}^{-3})$ |
|--------|----------------------------|-------------------|---------------------|----------|-------------------------------|
| Dev 1  | $0.08 \times 1.6$          | ≫-40              | 0.7                 | 3        | 1.6                           |
| Dev 2  | $0.09 \times 1.7$          | $\gg -40$         | 1.4                 | 3.2      | 1.7                           |
| Dev 3  | $0.17 \times 1.9$          | $\sim$ $-15$      | 0.4                 |          |                               |
| Dev 4  | $0.16 \times 1.9$          | >-40              | 0.5                 | 3        | 1.6                           |
| Dev 5  | $0.22 \times 2.0$          | $\sim$ $-40$      | 0.8                 | 4.3      | 2.3                           |
| Dev 6  | $0.16 \times 1.3$          | $\sim$ -70        | 0.7                 | 2.8      | 1.5                           |

<sup>&</sup>lt;sup>a</sup>Both dimensions in  $\mu$ m.

till  $V_{DS} = 2 \, \text{V}$  at  $V_{BG} = 0 \, \text{V}$  at different T. Two important things to note are as follows: (i) the I-V characteristics are symmetric with a non-linearity which increases as T decreases and (ii) strongly T dependent in the experimental temperature range. These observations effectively eliminate any significant effect of Schottky barrier or field induced tunneling (direct or Fowler-Nordheim tunneling) in the conduction process.

The room temperature I-V characteristics of three different devices are plotted in Figure 2(a) in log-log scale. We found that for  $V_{DS} \leq 500 \,\mathrm{mV}$ ,  $I_{DS} \propto V_{DS}^m$  with m = 1, indicating ohmic conduction in the sample. With further increase of  $V_{DS}$ , the curves deviated from linearity and became  $I_{DS} \propto V_{DS}^m$  with  $m \approx 2$ . This suggests an initiation of trap-free space charge limited conductivity regime. Although space charge limited conductivity may originate from drain induced barrier lowering (DIBL) in short channel devices, we exclude their dominance owing to the recent report,<sup>20</sup> showing extreme robustness of MoS<sub>2</sub> devices against short channel effects. The temperature dependent of I-V characteristics for Dev 5 is shown in Figure 2(b). We found the slope of the curve at T = 285 K to be 1.7, which is little less than theoretically predicted value m=2. We also saw the exponent m to be little lower than 2 in few other devices near room temperature. Probably, this happens because room temperature is greater than  $T_c$  for these devices, i.e., the devices have higher free electron concentration than the trapped ones. We see that as temperature goes down to 205 K, the exponent m reaches 2 and monotonically decreases with further lowering of temperature and reaches 3 at 105 K (Figure 2(c)). These observations clearly reveal existence of exponentially distributed trap states in the ultrathin MoS<sub>2</sub> devices.

One of the key aspects of trap limited space charge conductivity is that the density of the trap states  $(N_t)$  can be quantitatively determined from the experimentally measured I-V characteristics. It is believed that as  $V_{DS}$  increases the trap states slowly get filled up by injected charge carriers. At

<sup>&</sup>lt;sup>b</sup>In V (approx.).

<sup>&</sup>lt;sup>c</sup>In cm<sup>2</sup>/Vs at 295 K (approx.).



FIG. 2. (a) I–V characteristics of three different devices at room temperature and  $V_{BG}=0$  V. (b) I–V characteristics of Dev 5 at different temperatures at  $V_{BG}=10$  V. (c) Extrapolation of 105, 124, 163, and 205 K data derived from Figure 2(b) to extract  $V_c$ .

a critical  $V_{DS}$ , conductivity of the sample becomes independent of T, i.e., the I–V characteristics of different temperatures intersect each other. This critical voltage is called  $V_c$  and given by  $^{15}$ 

$$V_c = \frac{qN_tL^2}{2\varepsilon_0\varepsilon_r}. (2)$$

Therefore,  $V_c$  can be obtained by extrapolating the I-V curves at different T. This has been illustrated in Figure 2(c), where we extrapolate the I-V characteristics at T=205, 163, 124, and 105 K. The extrapolated lines intersect each other at a critical  $V_{DS}=4.3$  V and trap density can be estimated to be  $\sim 2.3 \times 10^{17}$  cm<sup>-3</sup> for Dev 5 (see the table for other devices). We believe that these traps originate from the bulk of the crystal and they are not interface trap states as discussed in a previous study. Therefore, the trap density is given in cm<sup>-3</sup>.

We additionally study how the I-V characteristics change with increasing free carrier density in the channel using the backgate. It is obvious that as the free carrier density increases more and more trap states will be filled at  $V_{DS} = 0 \text{ V}$ . As a result, the effective density of trap states will reduce. Therefore,  $V_c$  will decrease with increasing  $V_{BG}$ owing to Eq. (2). This has been illustrated in Figure 3, where we plot the I-V characteristics of the same device at  $V_{BG} = 0$ , 20, and 40 V. The critical source-drain voltage  $V_c$ was calculated for  $V_{BG} = 0$  and 20 V by extrapolating the *I–V* curves at 80, 110, 140, and 175 K yielding  $V_c = 2.8$  and 2.2 V, respectively (Figures 3(a) and 3(b)). With further increase of  $V_{BG}$  to 40 V, the I-V curves intersect each other at 1.4 V(Figure 3(c)). We did not include the 230 and 262 K data because we believe that at these elevated T (typically  $T > 200 \,\mathrm{K}$ ), the free carrier density slowly exceeds the trapped ones and calculation of  $V_c$  from Eq. (1) is not appropriate anymore. This can be easily understood from Figure 3(c), where I-V characteristics at T=80, 110, 140, and 175 K intersect each other, the graphs at 230 and 262 K show no signature of intersection till  $V_{DS} = 2 \text{ V}$ .

The origin of trap states in ultra-thin  $MoS_2$  transistor remains controversial till date. Experimentally, it was found that the charge transport is governed by charged impurity scattering<sup>7</sup> and presence of a high- k dielectric environment can improve the mobility by orders of magnitude, <sup>1,26</sup> which leads to a prediction that the uncompensated dangling bonds at  $SiO_2$  surface act as trap states and strongly affect the carrier conduction in  $MoS_2$ . However, our present measurement confirms that apart from the substrate, there is an exponentially distributed trap state in  $MoS_2$ , which might be more influential for carrier localization. To explore this quantitatively, we use the value of  $N_t$  and calculate the



FIG. 3. Determination of  $V_c$  from the temperature dependent I–V characteristics for Dev 4 at (a)  $V_{BG} = 0 \, \text{V}$ , (b) 20 V, and (c) 40 V. The characteristics were taken at 80, 110, 140, 175, 230, and 262 K.

correlation energy  $(T_0)$  of variable range hopping, known to be the transport mechanism in ultrathin MoS<sub>2</sub> devices.<sup>7</sup> Assuming that the trap charges are distributed in an energy bandwidth of  $eV_c$ , we find  $T_0 = \frac{1}{k_B \xi^3 (N_t/eV_c)}$  to be  $2 \times 10^5$  -

 $2 \times 10^4$  K using typical localization length  $\xi \approx 10-20$  nm, which agrees well with experimentally observed  $T_0$  values. It is believed that exponential trap distribution arises due to surface defect or structural disorder in the bulk of the sample. Similarly, inhomogeneity in MoS<sub>2</sub> may arise from external doping entity or point defects such as sulphur vacancies (responsible for *n*-type doping) in crystal lattice. Moreover, it has also been predicted that the presence of atmospheric oxygen can lead to a minute oxidation of MoS<sub>2</sub> to form MoO<sub>3</sub> at the surface, which can lead to structural disorder giving rise to trap states as found in case of reduced graphene oxide transistors.

In conclusion, we study temperature dependent I-V characteristics in short channel  ${\rm MoS}_2$  transistors at high  $V_{DS}$ , i.e., longitudinal electric field. We find that the conduction is space charge limited at high  $V_{DS}$  with an exponentially distributed trap states. The trap density was qualitatively calculated measuring the temperature independent critical voltage  $V_c$ . We also discuss possible origin of such exponential trap distribution.

We acknowledge the Department of Science and Technology (DST) for a funded project. S.G. thanks CSIR for financial support.

- <sup>5</sup>L. Britnell, R. V. Gorbachev, R. Jalil, B. D. Belle, F. Schedin, A. Mishchenko, T. Georgiou, M. I. Katsnelson, L. Eaves, S. V. Morozov et al., Science 335, 947 (2012).
- <sup>6</sup>O. Lopez-Sanchez, D. Lembke, M. Kayci, A. Radenovic, and A. Kis, Nat. Nanotechnol. 8, 497 (2013).
- <sup>7</sup>S. Ghatak, A. N. Pal, and A. Ghosh, ACS Nano 5, 7707 (2011).
- <sup>8</sup>D. Jariwala, V. K. Sangwan, D. J. Late, J. E. Johns, V. P. Dravid, T. J. Marks, L. J. Lauhon, and M. C. Hersam, Appl. Phys. Lett. **102**, 173107 (2013).
- <sup>9</sup>A. Ayari, E. Cobas, O. Ogundadegbe, and M. S. Fuhrer, J. Appl. Phys. 101, 014507 (2007).
- <sup>10</sup>B. Radisavljevic and A. Kis, Nat. Mater. **12**, 815–820 (2013).
- <sup>11</sup>P. W. M. Blom, M. J. M. de Jong, and J. J. M. Vleggaar, Appl. Phys. Lett. 68, 3308 (1996).
- <sup>12</sup>S. Berleb, A. G. Muckl, W. Brutting, and M. Schwoerer, Synth. Met. 111–112, 341 (2000).
- <sup>13</sup>D. Joung, A. Chunder, L. Zhai, and S. I. Khondaker, Appl. Phys. Lett. **97**, 093105 (2010).
- <sup>14</sup>P. Mark and W. Helfrich, J. Appl. Phys. 33, 205 (1962).
- <sup>15</sup>V. Kumar, S. C. Jain, A. K. Kapoor, J. Poortmans, and R. Mertens, J. Appl. Phys. **94**, 1283 (2003).
- <sup>16</sup>R. W. I. de Boer, M. E. Gershenson, A. F. Morpurgo, and V. Podzorov, Phys. Status Solidi A 201, 1302 (2004).
- <sup>17</sup>A. Castellanos-Gomez, N. Agrait, and G. Rubio-Bollinger, Appl. Phys. Lett. 96, 213116 (2010).
- <sup>18</sup>C. Lee, H. Yan, L. E. Brus, T. F. Heinz, J. Hone, and S. Ryu, ACS Nano 4, 2695 (2010).
- <sup>19</sup>See supplementary material at http://dx.doi.org/10.1063/1.4821185 for transfer characteristics of all the devices, linear output characteristics at low drain-source voltage and breakdown of channel at high drain-source voltage.
- <sup>20</sup>H. Liu, A. T. Neal, and P. D. Ye, ACS Nano 6, 8563 (2012).
- <sup>21</sup>I. Popov, G. Seifert, and D. Tománek, Phys. Rev. Lett. **108**, 156802 (2012).
- <sup>22</sup>L. Britnell, R. M. Ribeiro, A. Eckmann, R. Jalil, B. D. Belle, A. Mishchenko, Y.-J. Kim, R. V. Gorbachev, T. Georgiou, S. V. Morozov et al., Science 340, 1311 (2013).
- <sup>23</sup>H. Wang, L. Yu, Y.-H. Lee, Y. Shi, A. Hsu, M. L. Chin, L.-J. Li, M. Dubey, J. Kong, and T. Palacios, Nano Lett. 12, 4674 (2012).
- <sup>24</sup>H. Qiu, L. Pan, Z. Yao, J. Li, Y. Shi, and X. Wang, Appl. Phys. Lett. 100, 123104 (2012).
- <sup>25</sup>S. Kim, A. Konar, W.-S. Hwang, J. H. Lee, J. Lee, J. Yang, C. Jung, H. Kim, J.-B. Yoo, J.-Y. Choi *et al.*, Nature Commun. 3, 1011 (2012).
- <sup>26</sup>H. Liu and P. Ye, IEEE Electron Device Lett. 33, 546 (2012).
- <sup>27</sup>S. Baidyaroy and P. Mark, Surf. Sci. **30**, 53 (1972).
- <sup>28</sup>J. T. Ye, Y. J. Zhang, R. Akashi, M. S. Bahramy, R. Arita, and Y. Iwasa, Science 338, 1193 (2012).
- <sup>29</sup>B. Windom, W. Sawyer, and D. Hahn, Tribol. Lett. **42**, 301 (2011).

<sup>&</sup>lt;sup>1</sup>B. Radisavljevic, A. Radenovic, J. Brivio, V. Giacometti, and A. Kis, Nat. Nanotechnol. **6**, 147 (2011).

<sup>&</sup>lt;sup>2</sup>Z. Yin, H. Li, H. Li, L. Jiang, Y. Shi, Y. Sun, G. Lu, Q. Zhang, X. Chen, and H. Zhang, ACS Nano 6, 74 (2012).

<sup>&</sup>lt;sup>3</sup>S. Bertolazzi, D. Krasnozhon, and A. Kis, ACS Nano 7, 3246 (2013).

<sup>&</sup>lt;sup>4</sup>T. Georgiou, R. Jalil, B. D. Belle, L. Britnell, R. V. Gorbachev, S. V. Morozov, Y.-J. Kim, A. Gholinia, S. J. Haigh, O. Makarovsky *et al.*, Nat. Nanotechnol. **8**, 100 (2013).