# CSNP1GCR01-BOW

Version: V1.1

JAN20, 2021



# **Revision History**

| Version | Date       | Description                   |
|---------|------------|-------------------------------|
| V1.0    | 16/03/2020 | Origin Draft                  |
| V1.1    | 20/01/2021 | Updated operating temperature |
|         |            |                               |
|         |            |                               |
|         |            |                               |



# Contents

| REVISION HISTORY                 |   |
|----------------------------------|---|
| 1. INTRODUCTION                  |   |
|                                  |   |
| 1.1 Overview                     | 1 |
| 1.2 Features                     |   |
| 1.3 Block Diagram                | 1 |
| 2. PRODUCT SPECIFICATIONS        | 2 |
|                                  |   |
| 2.1 Pin Assignments (Top View)   | 2 |
| Z.Z PACKAGE DIMENSIONS           | ∠ |
| 3. PERFORMANCE                   | 4 |
| 4. DC CHARACTERISTICS            | 5 |
| 5. AC CHARACTERISTICS            | 6 |
|                                  |   |
| 5.1 Bus Timing (Default Mode)    | 6 |
| 5.2 Bus Timing (High-speed Mode) | 6 |
| 6. REFERENCE DESIGN              | 8 |



#### 1. Introduction

#### 1.1 Overview

CSNP1GCR01-BOW is an 1Gb density of embedded storage based on NAND Flash and SD controller. This product has many advantages comparing to raw NAND, it has embedded bad block management, and stronger embedded ECC.

CSNP1GCR01-BOW is LGA-8 package. The size is 8mm x 6mm x0.75mm.

#### 1.2 Features

- Interface: Standard SD Specification Version 2.0 with 1-I/O and 4-I/O.
- Power supply: Vcc = 2.7V 3.6V
- Default mode: Variable clock rate 0 25 MHz, up to 12.5 MB/sec interface speed (using 4 parallel data lines)
- High-Speed mode: Variable clock rate 0 50 MHz, up to 25 MB/sec interface speed (using 4 parallel data lines)
- Operating Temperature: -30°C to +85°C
- Storage Temperature: -40°C to +85°C
- Standby Current: < 200uA

#### 1.3 Block Diagram





#### 2. Product Specifications

#### 2.1 Pin Assignments (Top View)



| PIN# | IN# SD MODE          |                     |                       | SPI MODE |                                     |                       |  |
|------|----------------------|---------------------|-----------------------|----------|-------------------------------------|-----------------------|--|
|      | NAME                 | TYPE <sup>1</sup>   | DESCRIPTION           | NAME     | TYPE                                | DESCRIPTION           |  |
| 1    | SDD2                 | I/O/PP              | Data Line [Bit2]      | RSV      |                                     | Reserved              |  |
| 2    | CD/SDD3 <sup>2</sup> | I/O/PP <sup>3</sup> | SDNAND Detect/        | CS       | I <sup>3</sup> Chip Select (Neg Tru |                       |  |
|      |                      |                     | Data Line [Bit3]      |          |                                     |                       |  |
| 3    | SCLK                 | I                   | Clock                 | SCLK     | I                                   | Clock                 |  |
| 4    | VSS                  | S                   | Supply Voltage Ground | VSS      | S                                   | Supply Voltage Ground |  |
| 5    | CMD                  | PP                  | Command/Response      | DI       | I                                   | Data In               |  |
| 6    | SDD0                 | I/O/PP              | Data Line [Bit0]      | DO       | DO O/PP Data Out                    |                       |  |
| 7    | SDD1                 | I/O/PP              | Data Line [Bit1]      | RSV      |                                     | Reserved              |  |
| 8    | VCC                  | S                   | Supply Voltage        | VCC      | S                                   | Supply Voltage        |  |

<sup>1)</sup> S: power supply; I: input; O: output using push-pull drivers; PP: I/O using push-pull drivers;

#### 2.2 Package Dimensions



<sup>2)</sup> The extended SDD lines (SDD1-SDD3) are input on power up. They start to operate as SDD lines after SET\_BUS\_WIDTH command. The Host shall keep its own SDD1-SDD3 lines in input mode, as well, while they are not used. It is defined so, in order to keep compatibility to SDNAND.



|        | Common Dimensions |      |      |      |
|--------|-------------------|------|------|------|
| Symbol | Min               | Nom  | Max  | Note |
| А      | 0.65              | 0.75 | 0.85 |      |
| В      | 1.17              | 1.27 | 1.37 |      |
| С      | 6.90              | 7    | 7.10 |      |
| D      | 7.90              | 8    | 8.10 |      |
| E      | 5.90              | 6    | 6.10 |      |
| F      | 10.90             | 11   | 11.1 |      |
| Н      | 0.75              | 0.85 | 0.95 |      |

SDNAND Package Dimensions (unit: mm)



# 3. Performance

| Parameter   | Range         |                           |  |  |
|-------------|---------------|---------------------------|--|--|
| Temperature | Work Model    | -30° ~85℃                 |  |  |
| , provide   | Storage Model | - 40° ~ 85℃               |  |  |
| Humidity    | Work Model    | 8% to 95%, Non-condensing |  |  |
|             | Storage Model | 8% to 95%, Non-condensing |  |  |



# 4. DC Characteristics

| Symbol            | PARAMETER                        | CONDITIONS            | MIN      | TYP  | MAX      | UNITS |
|-------------------|----------------------------------|-----------------------|----------|------|----------|-------|
| V <sub>IL</sub>   | Input low voltage                |                       | VSS-0.3  |      | 0.25VCC  | V     |
| V <sub>IH</sub>   | Input high voltage               |                       | 0.625VCC |      | VCC+0.3  | V     |
| V <sub>OL</sub>   | Output low voltage               | IOL=100µA<br>@VCC_min |          |      | 0.125VCC | V     |
| V <sub>OH</sub>   | Output high voltage              | IOH=100µA<br>@VCC_min | 0.75VCC  |      |          | V     |
| I <sub>IN</sub>   | Input leakage current            | VIN=VCC or 0          | -10      | +/-1 | 10       | μA    |
| I <sub>OUT</sub>  | Tri-state output leakage current |                       | -10      | +/-1 | 10       | μА    |
| I <sub>STBY</sub> | Standby current                  | 3.3V@clock<br>stop    |          | 150  | 200      | μA    |
| I <sub>OP</sub>   | Operation current                | 3.3v@50MHz<br>(Write) |          | 15   | 25       | mA    |
|                   |                                  | 3.3v@50MHz<br>(Read)  |          | 15   | 25       | mA    |



# 5. AC Characteristics

# 5.1 Bus Timing (Default Mode)



| SYMBOL            | PARAMETER          | MIN | MAX | UNIT | NOTE |
|-------------------|--------------------|-----|-----|------|------|
| F <sub>SD</sub>   | SD clock frequency | 0   | 25  | MHz  |      |
| $T_WL$            | Clock low time     | 10  |     | ns   |      |
| T <sub>WH</sub>   | Clock high time    | 10  |     | ns   |      |
| T <sub>TLH</sub>  | Clock rise time    |     | 10  | ns   |      |
| T <sub>THL</sub>  | Clock fall time    |     | 10  | ns   |      |
| T <sub>ISU</sub>  | Input setup time   | 5   |     | ns   |      |
| T <sub>IH</sub>   | Input hold time    | 5   |     | ns   |      |
| T <sub>ODLY</sub> | Output delay time  | 0   | 14  | ns   |      |

# 5.2 Bus Timing (High-speed Mode)







| SYMBOL            | PARAMETER          | MIN | MAX | UNIT | NOTE |
|-------------------|--------------------|-----|-----|------|------|
| F <sub>SD</sub>   | SD clock frequency | 0   | 25  | MHz  |      |
| T <sub>WL</sub>   | Clock low time     | 10  |     | ns   |      |
| T <sub>WH</sub>   | Clock high time    | 10  |     | ns   |      |
| T <sub>TLH</sub>  | Clock rise time    |     | 10  | ns   |      |
| T <sub>THL</sub>  | Clock fall time    |     | 10  | ns   |      |
| T <sub>ISU</sub>  | Input setup time   | 5   |     | ns   |      |
| Тін               | Input hold time    | 5   |     | ns   |      |
| T <sub>ODLY</sub> | Output delay time  | 0   | 14  | ns   |      |
| Тон               | Output hold time   | 2.5 |     | ns   |      |



#### 6. Reference Design



#### Note:

 $R_{DAT}$  and  $R_{CMD}$  (10K~100 k $\Omega$ ) are pull-up resistors protecting the CMD and the DAT lines against bus floating when SDNAND is in a high-impedance mode.

The host shall pull-up all DAT0-3 lines by  $R_{\text{DAT}}$ , even if the host uses the SDNAND as 1-bit mode only in SD mode. It is recommended to have 2.2uF capacitance on VCC.

 $R_{CLK}$  reference 0~120  $\Omega$ .