# Assembly: functions

COSC 208, Introduction to Computer Systems, 2021-10-18

#### **Announcements**

• Project 2 Part 1 due this Thursday at 11pm

#### Warm-up

• Q1: The following C code was compiled into assembly. Label each line of assembly code with the line number of the line of C code from which the assembly instruction was derived.

```
1 int multiply(int a, int b) {
2    int c = a * b;
3    return c;
4 }
5 int volume(int x, int y, int z) {
6    int w = multiply(x, y);
7    w = multiply(w, z);
8    return w;
9 }
```

```
0000000000000071c <multiply>:
   71c: d10083ff sub sp, sp, #0x20
           b9000fe0 str w0, [sp, #12]
   720:
   724: b9000be1 str w1, [sp, #8]
   728: b9400fe1 ldr w1, [sp, #12]
   72c: b9400be0 ldr w0, [sp, #8]
   730:
          1b007c20 mul w0, w1, w0
           b9001fe0 str w0, [sp, #28]
   734:
           b9401fe0 ldr w0, [sp, #28]
910083ff add sp, sp, #0x20
d65f03c0 ret
   738:
   73c:
   740:
0000000000000744 <volume>:
   744:
           a9bd7bfd stp x29, x30, [sp, #-48]!
   748:
           910003fd mov x29, sp
           b9001fe0 str w0, [sp, #28]
   74c:
                     str w1, [sp, #24]
str w2, [sp, #20]
   750:
           b9001be1
   754:
           b90017e2
   758:
           b9401be1 ldr w1, [sp, #24]
           b9401fe0 ldr w0, [sp, #28]
   75c:
   760:
           97ffffef bl 71c <multiply>
           b9002fe0 str w0, [sp, #44]
   764:
           b94017e1 ldr w1, [sp, #20]
   768:
                     ldr w0, [sp, #44]
   76c:
           b9402fe0
                     bl 71c <multiply>
   770:
           97ffffeb
   774:
           b9002fe0
                     str w0, [sp, #44]
   778:
           b9402fe0
                       ldr w0, [sp, #44]
   77c:
           a8c37bfd
                       ldp x29, x30, [sp], #48
    780:
           d65f03c0
                       ret
```

#### **Functions**

- · Noteworthy instructions
  - stp --- update sp, then store values at sp and sp+8
  - ldp --- load values at sp and sp+8, then update sp
  - bl --- "branch with link"; store pc+4 in x30, then update pc to specified code address
- Q2: Translate each assembly instruction into semantically equivalent C code. For example stp x29, x30, [sp, #-48]! translates to:

```
sp = sp - 48;

*sp = x29;

*(sp + 8) = x30;
```

```
00000000000000744 <volume>:
    744: a9bd7bfd stp x29, x30, [sp, #-48]!

748: 910003fd mov x29, sp
74c: b9001fe0 str w0, [sp, #28]
750: b9001be1 str w1, [sp, #24]
754: b90017e2 str w2, [sp, #20]
758: b9401be1 ldr w1, [sp, #24]
75c: b9401fe0 ldr w0, [sp, #28]
760: 97ffffef bl 71c <multiply>
764: b9002fe0 str w0, [sp, #44]
768: b94017e1 ldr w1, [sp, #20]
76c: b9402fe0 ldr w0, [sp, #44]
770: 97ffffeb bl 71c <multiply>
774: b9002fe0 str w0, [sp, #44]
778: b9402fe0 ldr w0, [sp, #44]
778: b9402fe0 ldr w0, [sp, #44]
770: a8c37bfd ldp x29, x30, [sp], #48
```

## Calling conventions

- · By convention the following is respected when functions are called and executed
  - In which registers are parameters stored? x0/w0, x1/w1, x2/w2, ...
  - ∘ In which register is the return value stored? x0/w0
  - Return address stored in x30
  - Caller's stack pointer stored in x29
  - o Caller's stack pointer stored at the top of callee's stack frame
  - Caller's return address stored 8 bytes below the top of callee's stack frame
- Q3: Trace the assembly code above to relate it to its C counterpart.

### Extra practice

• Q4: The following C code was compiled into assembly. Label each line of assembly code with the line number of the line of C code from which the assembly instruction was derived.

```
1 int three(int x) {
2    return x + 3;
3 }
4 int two(int y) {
5    return three(y) + 2;
6 }
7 int one(int z) {
8    return two(z) + 1;
9 }
```

```
0000000000000071c <three>:
          d10043ff sub sp, sp, #0x10
   71c:
   720:
           b9000fe0 str w0, [sp, #12]
                    ldr w0, [sp, #12]
   724:
           b9400fe0
                    add w0, w0, #0x3
   728:
           11000c00
   72c:
           910043ff
                     add sp, sp, #0x10
           d65f03c0
   730:
                     ret
00000000000000734 <two>:
   734:
          a9be7bfd stp x29, x30, [sp, #-32]!
           910003fd mov x29, sp
   738:
         b9001fe0 str w0, [sp, #28]
b9401fe0 ldr w0, [sp, #28]
   73c:
   740:
           97fffff6 bl 71c <three>
   744:
   748:
          11000800 add w0, w0, #0x2
   74c:
           a8c27bfd ldp x29, x30, [sp], #32
   750:
           d65f03c0
                    ret
00000000000000754 <one>:
                     stp x29, x30, [sp, #-32]!
   754:
           a9be7bfd
                     mov x29, sp
   758:
           910003fd
                    str w0, [sp, #28]
   75c:
           b9001fe0
                    ldr w0, [sp, #28]
   760:
           b9401fe0
          97fffff4
                    bl 734 <two>
   764:
   768:
          11000400
                    add w0, w0, #0x1
   76c:
           a8c27bfd
                    ldp x29, x30, [sp], #32
   770:
           d65f03c0
                      ret
```

• Q5: Translate each assembly instruction into semantically equivalent C code.

```
0000000000000071c <three>:
    71c: d10043ff sub sp, sp, #0x10
    720:
            b9000fe0 str w0, [sp, #12]
    724: b9400fe0 ldr w0, [sp, #12]
    728: 11000c00 add w0, w0, #0x3
    72c: 910043ff add sp, sp, #0x10
730: d65f03c0 ret
00000000000000734 <two>:
                           stp x29, x30, [sp, #-32]!
    734:
             a9be7bfd
    738: 910003fd mov x29, sp
73c: b9001fe0 str w0, [sp, #28]
740: b9401fe0 ldr w0, [sp, #28]
    744: 97fffff6 bl 71c <three>
    748: 11000800 add w0, w0, #0x2
74c: a8c27bfd ldp x29, x30, [sp], #32
    750:
            d65f03c0
                           ret
00000000000000754 <one>:
    754: a9be7bfd stp x29, x30, [sp, #-32]!
    758: 910003fd mov x29, sp
    75c: b9001fe0 str w0, [sp, #28]
760: b9401fe0 ldr w0, [sp, #28]
764: 97fffff4 bl 734 <two>
    768: 11000400 add w0, w0, #0x1
76c: a8c27bfd ldp x29, x30, [sp], #32
    770:
            d65f03c0
                            ret
```

• Q6: Draw the contents of the registers and stack immediately before executing the instruction at address 72c.

Assume registers have the following initial values: sp=0xFD0, pc=0x754, w0=0, x29=0xFF0, x30=0x784