# Project Report of RISC-V CPU

(Course Project of Computer Architecture)

Zhou Fan (范舟) ACM Class, Shanghai Jiao Tong University

#### 1 Introduction

GitHub repository of my CPU project: https://github.com/Evensgn/RISC-V-CPU This project is a RISC-V CPU with five-stage pipeline, implemented in Verilog HDL.

### 2 Design

| Feature         | RISC-V CPU                              |
|-----------------|-----------------------------------------|
| ISA             | RISC-V (RV32I subset)                   |
| Pipelining      | 5 stages                                |
| Data forwarding | complete forwarding path                |
| Cache           | N-way set associate I-cache and D-cache |

#### 3 Discusstion

### 4 Acknowledgements

Special thanks would go to Zhanghao Wu (吴章昊) for his instructive discusstions and useful suggestions on this project. I would like to express my gratitude to TA Zhekai Zhang (张哲恺) as well, for his MIPS CPU project (especially the code of cache and UART module) and much work for this assignment. I am also indebted to many other classmates for their direct and indirect help to me.

## References

- [1] 雷思磊. 自己动手写 CPU, 电子工业出版社, 2014.
- [2] John L. Hennessy, David A. Patterson, et al. Computer Architecture: A Quantitative Approach, Fifth Edition, 2012.
- [3] David A. Patterson. PPT of CS252 Graduate Computer Architecture, 2001.
- [4] Zhekai Zhang's (张哲恺) MIPS CPU project. https://github.com/sxtyzhangzk/mips-cpu
- [5] Chris Fletcher. Verilog: always @ Blocks https://github.com/Evensgn/RISC-V-CPU/blob/dev/doc/Always@.pdf