

# GigaDevice Semiconductor Inc.

# GD32E503xx Arm® Cortex®-M33 32-bit MCU

**Datasheet** 



## **Table of Contents**

| Ta | able c | of Contents                                                     | 1  |
|----|--------|-----------------------------------------------------------------|----|
| Li | ist of | Figures                                                         | 4  |
| Li | st of  | Tables                                                          | 5  |
| 1. | Ge     | neral description                                               | 7  |
| 2. | Dev    | vice overview                                                   | 8  |
|    | 2.1.   | Device information                                              |    |
|    | 2.2.   | Block diagram                                                   | 9  |
|    | 2.3.   | Pinouts and pin assignment                                      |    |
|    | 2.4.   | Memory map                                                      |    |
|    |        |                                                                 |    |
|    | 2.5.   | Clock tree                                                      |    |
|    | 2.6.   | Pin definitions                                                 |    |
|    | 2.6.   | •                                                               |    |
|    | 2.6.   |                                                                 |    |
|    | 2.6.3  | ·                                                               |    |
|    | 2.6.   |                                                                 |    |
| 3. | Fur    | nctional description                                            | 44 |
|    | 3.1.   | Arm® Cortex®-M33 core                                           | 44 |
|    | 3.2.   | Embedded memory                                                 | 44 |
|    | 3.3.   | Clock, reset and supply management                              | 45 |
|    | 3.4.   | Boot modes                                                      | 45 |
|    | 3.5.   | Power saving modes                                              | 46 |
|    | 3.6.   | Analog to digital converter (ADC)                               | 47 |
|    | 3.7.   | Digital to analog converter (DAC)                               | 47 |
|    | 3.8.   | DMA                                                             |    |
|    | 3.9.   | General-purpose inputs/outputs (GPIOs)                          |    |
|    | 3.10.  | Timers and PWM generation                                       |    |
|    | 3.11.  | Real time clock (RTC)                                           |    |
|    | 3.12.  | Inter-integrated circuit (I2C)                                  |    |
|    | 3.13.  | Serial peripheral interface (SPI)                               |    |
|    |        |                                                                 |    |
|    | 3.14.  | Universal synchronous asynchronous receiver transmitter (USART) | 51 |



|   | -     | 020220000000000000000000000000000000000                 |    |
|---|-------|---------------------------------------------------------|----|
|   | 3.15. | Inter-IC sound (I2S)                                    | 51 |
|   | 3.16. | Universal Serial Bus full-speed device interface (USBD) | 51 |
|   | 3.17. | Controller area network (CAN)                           | 52 |
|   | 3.18. | External memory controller (EXMC)                       | 52 |
|   | 3.19. | Secure digital input/output interface (SDIO)            | 52 |
|   | 3.20. | Super High-Resolution Timer (SHRTIMER)                  | 52 |
|   | 3.21. | Serial/Quad Parallel Interface (SQPI)                   | 53 |
|   | 3.22. | Debug mode                                              | 53 |
|   | 3.23. | Package and operation temperature                       | 53 |
| 4 | . Ele | ctrical characteristics                                 | 54 |
|   | 4.1.  | Absolute maximum ratings                                | 54 |
|   | 4.2.  | Operating conditions characteristics                    | 54 |
|   | 4.3.  | Power consumption                                       | 56 |
|   | 4.4.  | EMC characteristics                                     | 63 |
|   | 4.5.  | Power supply supervisor characteristics                 | 63 |
|   | 4.6.  | Electrical sensitivity                                  | 64 |
|   | 4.7.  | External clock characteristics                          | 65 |
|   | 4.8.  | Internal clock characteristics                          | 67 |
|   | 4.9.  | PLL characteristics                                     | 68 |
|   | 4.10. | Memory characteristics                                  | 70 |
|   | 4.11. | NRST pin characteristics                                | 70 |
|   | 4.12. | GPIO characteristics                                    | 71 |
|   | 4.13. | Temperature sensor characteristics                      | 72 |
|   | 4.14. | ADC characteristics                                     | 73 |
|   | 4.15. | DAC characteristics                                     | 76 |
|   | 4.16. | I2C characteristics                                     | 77 |
|   | 4.17. | SPI characteristics                                     | 78 |
|   | 4.18. | I2S characteristics                                     | 80 |
|   | 4.19. | USART characteristics                                   | 82 |
|   | 4.20. | CAN characteristics                                     | 82 |
|   | 4.21. | USBD characteristics                                    | 82 |
|   | 4.22. | SDIO characteristics                                    | 84 |





| aigabe | OD02                                                     | LJUJAA Dalasi leel |
|--------|----------------------------------------------------------|--------------------|
| 4.23   |                                                          | 84                 |
| 4.24   | Serial/Quad Parallel Interface (SQPI) characteristics    | 88                 |
| 4.25   | 5. Super High-Resolution Timer (SHRTIMER) characteristic | s 88               |
| 4.26   | S. TIMER characteristics                                 | 90                 |
| 4.27   | . WDGT characteristics                                   | 91                 |
| 4.28   | B. Parameter condition                                   | 91                 |
| 5. Pa  | ackage information                                       | 92                 |
| 5.1.   | LQFP144 package outline dimensions                       | 92                 |
| 5.2.   | LQFP100 package outline dimensions                       | 93                 |
| 5.3.   | LQFP64 package outline dimensions                        | 94                 |
| 5.4.   | LQFP48 package outline dimensions                        | 95                 |
| 6. O   | rdering information                                      | 96                 |
| 7. R   | evision history                                          | 97                 |



## **List of Figures**

| Figure 2-1. GD32E503xx block diagram                                    | 9  |
|-------------------------------------------------------------------------|----|
| Figure 2-2. GD32E503Zx LQFP144 pinouts                                  | 10 |
| Figure 2-3. GD32E503Vx LQFP100 pinouts                                  | 11 |
| Figure 2-4. GD32E503Rx LQFP64 pinouts                                   | 12 |
| Figure 2-5. GD32E503Cx LQFP48 pinouts                                   | 12 |
| Figure 2-6. GD32E503xx clock tree                                       | 17 |
| Figure 4-1. Recommended power supply decoupling capacitors (1)(2)       | 55 |
| Figure 4-2. Typical supply current consumption in Run mode              | 62 |
| Figure 4-3. Typical supply current consumption in Sleep mode            | 62 |
| Figure 4-4. Recommended external NRST pin circuit                       | 71 |
| Figure 4-5. I/O port AC characteristics definition                      | 72 |
| Figure 4-6. I2C bus timing diagram                                      | 78 |
| Figure 4-7. SPI timing diagram - master mode                            | 79 |
| Figure 4-8. SPI timing diagram - slave mode                             | 79 |
| Figure 4-9. I2S timing diagram - master mode                            | 81 |
| Figure 4-10. I2S timing diagram - slave mode                            | 81 |
| Figure 4-11. USBD timings: definition of data signal rise and fall time | 83 |
| Figure 5-1. LQFP144 package outline                                     | 92 |
| Figure 5-2. LQFP100 package outline                                     | 93 |
| Figure 5-3. LQFP64 package outline                                      | 94 |
| Figure 5-4. LQFP48 package outline                                      | 95 |



## **List of Tables**

| Table 2-1. GD32E503xx devices features and peripheral list                                            | 8          |
|-------------------------------------------------------------------------------------------------------|------------|
| Table 2-2. GD32E503xx memory map                                                                      | . 13       |
| Table 2-3. GD32E503Zx LQFP144 pin definitions                                                         | . 18       |
| Table 2-4. GD32E503Vx LQFP100 pin definitions                                                         | . 28       |
| Table 2-5. GD32E503Rx LQFP64 pin definitions                                                          | . 35       |
| Table 2-6. GD32E503Cx LQFP48 pin definitions                                                          | . 40       |
| Table 4-1. Absolute maximum ratings (1)(4)                                                            | . 54       |
| Table 4-2. DC operating conditions                                                                    | . 54       |
| Table 4-3. Clock frequency (1)                                                                        |            |
| Table 4-4. Operating conditions at Power up/ Power down (1)                                           | . 55       |
| Table 4-5. Start-up timings of Operating conditions (1)(2)(3)                                         | . 55       |
| Table 4-6. Power saving mode wakeup timings characteristics (1)(2)                                    | . 56       |
| Table 4-7. Power consumption characteristics (2)(3)(4)(5)                                             | . 56       |
| Table 4-8. EMS characteristics <sup>(1)</sup>                                                         | . 63       |
| Table 4-9. Power supply supervisor characteristics                                                    |            |
| Table 4-10. ESD characteristics <sup>(1)</sup>                                                        |            |
| Table 4-11. Static latch-up characteristics (1)                                                       | . 64       |
| Table 4-12. High speed external clock (HXTAL) generated from a crystal/ceramic characteristics        | <b>6</b> 5 |
| Table 4-13. High speed external clock characteristics (HXTAL in bypass mode)                          | . 65       |
| Table 4-14. Low speed external clock (LXTAL) generated from a crystal/ceramic characteristics         |            |
| Table 4-15. Low speed external user clock characteristics (LXTAL in bypass mode)                      |            |
| Table 4-16. High speed internal clock (IRC8M) characteristics                                         |            |
| Table 4-17. Low speed internal clock (IRC40K) characteristics                                         |            |
| Table 4-18. High speed internal clock (IRC48M) characteristics                                        |            |
| Table 4-19. PLL characteristics                                                                       |            |
| Table 4-20. PLL1 characteristics                                                                      |            |
| Table 4-21. PLL2 characteristics                                                                      |            |
| Table 4-22. PLLUSB characteristics                                                                    |            |
| Table 4-23. PLL spread spectrum clock generation (SSCG) characteristics (1)                           |            |
| Table 4-23. Flash memory characteristics                                                              |            |
| Table 4-24. NRST pin characteristics                                                                  |            |
| Table 4-25. I/O port DC characteristics (1)(3)                                                        |            |
| Table 4-26. I/O port AC characteristics (1)(2)                                                        |            |
| Table 4-27. Temperature sensor characteristics (1)                                                    |            |
| Table 4-28. ADC characteristics                                                                       |            |
| Table 4-29. ADC R <sub>AIN</sub> max for f <sub>ADC</sub> = 35 MHz                                    |            |
| Table 4-30. ADC dynamic accuracy at f <sub>ADC</sub> = 14 MHz V <sub>DDA</sub> = 1.8 V <sup>(1)</sup> |            |
| Table 4-31. ADC dynamic accuracy at f <sub>ADC</sub> = 35 MHz V <sub>DDA</sub> = 3.3 V <sup>(1)</sup> |            |
| Table 4-32. ADC dynamic accuracy at f <sub>ADC</sub> = 35 MHz V <sub>DDA</sub> = 2.4 V <sup>(1)</sup> |            |
| Table 4-33. ADC static accuracy at f <sub>ADC</sub> = 14 MHz V <sub>DDA</sub> = 1.8 V <sup>(1)</sup>  | . 75       |





| Table 4-34. ADC static accuracy at $f_{ADC} = 35$ MHz $V_{DDA} = 3.3$ V $^{(1)}$ | 75 |
|----------------------------------------------------------------------------------|----|
| Table 4-35. ADC static accuracy at $f_{ADC}$ = 35 MHz $V_{DDA}$ = 2.4 V $^{(1)}$ | 75 |
| Table 4-36. DAC characteristics                                                  |    |
| Table 4-37. I2C characteristics (1)(2)(3)                                        | 77 |
| Table 4-38. Standard SPI characteristics (1)                                     | 78 |
| Table 4-39. I2S characteristics (1)(2)                                           | 80 |
| Table 4-40. USART characteristics (1)                                            | 82 |
| Table 4-41. USBD start up time                                                   |    |
| Table 4-42. USBD DC electrical characteristics                                   | 82 |
| Table 4-43. USBD full speed-electrical characteristics (1)                       |    |
| Table 4-44. SDIO characteristics (1)(2)                                          |    |
| Table 4-45. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings (1)(2)(3)   | 84 |
| Table 4-46. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings (1)(2)(3)  |    |
| Table 4-47. Asynchronous multiplexed PSRAM/NOR read timings (1)(2)(3)            |    |
| Table 4-48. Asynchronous multiplexed PSRAM/NOR write timings (1)(2)(3)           | 85 |
| Table 4-49. Synchronous multiplexed PSRAM/NOR read timings (1)(2)(3)             | 86 |
| Table 4-50. Synchronous multiplexed PSRAM write timings (1)(2)(3)                |    |
| Table 4-51. Synchronous non-multiplexed PSRAM/NOR read timings (1)(2)(3)         |    |
| Table 4-52. Synchronous non-multiplexed PSRAM write timings (1)(2)(3)            | 87 |
| Table 4-53.SQPI characteristics                                                  |    |
| Table 4-54. SHRTIMER characteristics (1)                                         |    |
| Table 4-55. SHRTIMER output response to fault protection (1)                     | 89 |
| Table 4-56. SHRTIMER output response to external 1 to 10(Synchronous mode (1))   | 89 |
| Table 4-57. SHRTIMER synchronization input / output (1)                          | 90 |
| Table 4-62. TIMER characteristics (1)                                            |    |
| Table 4-59. FWDGT min/max timeout period at 40 kHz (IRC40K) (1)                  | 91 |
| Table 4-60. WWDGT min-max timeout value at 90 MHz (f <sub>PCLK1</sub> ) (1)      | 91 |
| Table 5-1. LQFP144 package dimensions                                            |    |
| Table 5-2. LQFP100 package dimensions                                            |    |
| Table 5-3. LQFP64 package dimensions                                             | 94 |
| Table 5-4. LQFP48 package dimensions                                             |    |
| Table 6-1. Part ordering code for GD32E503xx devices                             | 96 |
| Table 7-1. Revision history                                                      | 97 |



### 1. General description

The GD32E503xx device belongs to the high performance line of GD32 MCU family. It is a new 32-bit general-purpose microcontroller based on the Arm® Cortex®-M33 core. The Cortex®-M33 processor is a 32-bit processor that possesses low interrupt latency and low-cost debug. The characteristics of integrated and advanced make the Cortex®-M33 processor suitable for market products that require microcontrollers with high performance and low power consumption. The processor is based on the ARMv8 architecture and supports a powerful and scalable instruction set including general data processing I/O control tasks, advanced data processing bit field manipulations and DSP.

The GD32E503xx device incorporates the Arm® Cortex®-M33 32-bit processor core operating at up to 180 MHz frequency with Flash accesses 0~4 waiting time to obtain maximum efficiency. It provides up to 512 KB embedded Flash memory and up to 128 KB SRAM memory. An extensive range of enhanced I/Os and peripherals connected to two APB buses. The devices offer three 12-bit ADCs, two DACs, up to nine general 16-bit timers, a general 32-bit timer, two basic timers, two PWM advanced timers, as well as standard and advanced communication interfaces: up to three SPIs, three I2Cs, six USARTs, two I2Ss, a SDIO, an USBD and two CANs. Additional peripherals as super high-resolution Timer (SHRTIMER), EXMC interface, Serial/Quad Parallel Interface (SQPI) are included.

The device operates from a 1.62 to 3.6 V power supply and available in –40 to +85 °C temperature range. Several power saving modes provide the flexibility for maximum optimization between wakeup latency and power consumption, an especially important consideration in low power applications.

The above features make the GD32E503xx devices suitable for a wide range of applications, especially in areas such as industrial control, motor drives, user interface, power monitor and alarm systems, consumer and handheld equipment, gaming and GPS, E-bike, optical module and so on.





## 2. Device overview

## 2.1. Device information

Table 2-1. GD32E503xx devices features and peripheral list

| Dout Name has |                        | GD32E503xx  |             |             |             |             |             |             |             |
|---------------|------------------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| P             | Part Number            | СС          | CE          | RC          | RE          | VC          | VE          | ZC          | ZE          |
| F             | FLASH (KB)             | 256         | 512         | 256         | 512         | 256         | 512         | 256         | 512         |
| ;             | SRAM (KB)              | 96          | 128         | 96          | 128         | 96          | 128         | 96          | 128         |
|               | General                | 3           | 9           | 3           | 9           | 3           | 9           | 3           | 9           |
|               | timer(16-bit)          | (2-4)       | (2-4,8-13)  | (2-4)       | (2-4,8-13)  | (2-4)       | (2-4,8-13)  | (2-4)       | (2-4,8-13)  |
|               | General                | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           |
|               | timer(32-bit)          | (1)         | (1)         | (1)         | (1)         | (1)         | (1)         | (1)         | (1)         |
|               | Advanced               | 1           | 1           | 2           | 2           | 2           | 2           | 2           | 2           |
| ers           | timer(16-bit)          | (0)         | (0)         | (0,7)       | (0,7)       | (0,7)       | (0,7)       | (0,7)       | (0,7)       |
| Timers        | SysTick                | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           |
|               | Basic                  | 2           | 2           | 2           | 2           | 2           | 2           | 2           | 2           |
|               | timer(16-bit)          | (5-6)       | (5-6)       | (5-6)       | (5-6)       | (5-6)       | (5-6)       | (5-6)       | (5-6)       |
|               | SHRTIMER               | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           |
|               | Watchdog               | 2           | 2           | 2           | 2           | 2           | 2           | 2           | 2           |
|               | RTC                    | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           |
|               | USART                  | 3           | 3           | 4           | 4           | 4           | 4           | 4           | 4           |
|               |                        | (0-2)       | (0-2)       | (0-2,5)     | (0-2,5)     | (0-2,5)     | (0-2,5)     | (0-2,5)     | (0-2,5)     |
|               | UART<br>I2C<br>SPI/I2S | 0           | 0           | 2           | 2           | 2           | 2           | 2           | 2           |
|               |                        | O           | O           | (3-4)       | (3-4)       | (3-4)       | (3-4)       | (3-4)       | (3-4)       |
| <u>i</u>      |                        | 3           | 3           | 3           | 3           | 3           | 3           | 3           | 3           |
| cţi           |                        | (0-2)       | (0-2)       | (0-2)       | (0-2)       | (0-2)       | (0-2)       | (0-2)       | (0-2)       |
| nne           |                        | 3/2         | 3/2         | 3/2         | 3/2         | 3/2         | 3/2         | 3/2         | 3/2         |
| ပိ            |                        | (0-2)/(1-2) | (0-2)/(1-2) | (0-2)/(1-2) | (0-2)/(1-2) | (0-2)/(1-2) | (0-2)/(1-2) | (0-2)/(1-2) | (0-2)/(1-2) |
|               | SDIO                   | 0           | 0           | 1           | 1           | 1           | 1           | 1           | 1           |
|               | CAN                    | 2           | 2           | 2           | 2           | 2           | 2           | 2           | 2           |
|               | CAN                    | (0-1)       | (0-1)       | (0-1)       | (0-1)       | (0-1)       | (0-1)       | (0-1)       | (0-1)       |
|               | USBD                   | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           |
|               | GPIO                   | 37          | 37          | 51          | 51          | 80          | 80          | 112         | 112         |
|               | EXMC                   | 0           | 0           | 0           | 0           | 1           | 1           | 1           | 1           |
|               | DAC                    | 2           | 2           | 2           | 2           | 2           | 2           | 2           | 2           |
| ပ္            | Units                  | 3           | 3           | 3           | 3           | 3           | 3           | 3           | 3           |
| ADC           | Channels               | 10          | 10          | 16          | 16          | 16          | 16          | 21          | 21          |
|               | Package                | LQF         | P48         | LQF         | P64         | LQFI        | P100        | LQF         | P144        |



### 2.2. Block diagram

SW/JTAG TPIU POR/PDR Code Flash ARM Cortex-M33 Memory Controller Memory Processor Fmax:180MHz PLL Fmax:180MHz System NVIC LDO FMC SQPI CRC RCU SDIO 1.1V GP DMA 12 chs AHB Peripherals IRC 8MHz AHB Matrix SRAM Controller SRAM EXMC HXTAL 4-32MHz AHB to APB AHB to APB Bridge2 Bridge1 LVD Interrput request Powered By VDDA USART0 USBD USART5 Slave CAN0 SPI0 WWDGT 12-bit SAR ADC ADC0~2 TIMER1~3 Powered By VDD EXTI I2S1~2 GPIOA USART1~2 **GPIOB** I2C0~2 GPIOC 12C2 GPIOD FWDGT **GPIOE** RTC **GPIOF** DAC GPIOG TIMER4~6 TIMER0 UART3~4 TIMER7 CAN1 TIMER8~10 TIMER 11~13 SHRTIMER ( СТС

Figure 2-1. GD32E503xx block diagram



#### 2.3. Pinouts and pin assignment

Figure 2-2. GD32E503Zx LQFP144 pinouts





Figure 2-3. GD32E503Vx LQFP100 pinouts





Figure 2-4. GD32E503Rx LQFP64 pinouts



Figure 2-5. GD32E503Cx LQFP48 pinouts





## 2.4. Memory map

Table 2-2. GD32E503xx memory map

|              |      | t memory map              |                       |
|--------------|------|---------------------------|-----------------------|
| Pre-defined  | Bus  | Address                   | Peripherals           |
| Regions      |      | 00000 0000 0DEFE FFF      | December              |
|              |      | 0xC000 0000 - 0xDFFF FFFF | Reserved              |
| External     |      | 0xB000 0000 - 0xBFFF FFFF | SQPI_PSRAM(MEM)       |
| device       |      | 0xA000 1400 - 0xAFFF FFFF | Reserved              |
|              |      | 0xA000 1000 - 0xA000 13FF | SQPI_PSRAM(REG)       |
|              | AHB3 | 0xA000 0000 - 0xA000 0FFF | EXMC - SWREG          |
|              |      | 0x9000 0000 - 0x9FFF FFFF | EXMC - PC CARD        |
| External RAM |      | 0x7000 0000 - 0x8FFF FFFF | EXMC - NAND           |
|              |      | 0x6000 0000 - 0x6FFF FFFF | EXMC - NOR/PSRAM/SRAM |
|              |      | 0x5000 0000 - 0x5003 FFFF | Reserved              |
|              |      | 0x4008 0400 - 0x4FFF FFFF | Reserved              |
|              |      |                           |                       |
|              |      | 0x4008 0000 - 0x4008 03FF | Reserved              |
|              |      | 0x4004 0000 - 0x4007 FFFF | Reserved              |
|              |      | 0x4002 BC00 - 0x4003 FFFF | Reserved              |
|              |      | 0x4002 B000 - 0x4002 BBFF | Reserved              |
|              | AHB1 | 0x4002 A000 - 0x4002 AFFF | Reserved              |
|              |      | 0x4002 8000 - 0x4002 9FFF | Reserved              |
|              |      | 0x4002 6800 - 0x4002 7FFF | Reserved              |
|              |      | 0x4002 6400 - 0x4002 67FF | Reserved              |
|              |      | 0x4002 6000 - 0x4002 63FF | Reserved              |
|              |      | 0x4002 5000 - 0x4002 5FFF | Reserved              |
|              |      | 0x4002 4000 - 0x4002 4FFF | Reserved              |
| Peripheral   |      | 0x4002 3C00 - 0x4002 3FFF | Reserved              |
| . onprioral  |      | 0x4002 3800 - 0x4002 3BFF | Reserved              |
|              |      | 0x4002 3400 - 0x4002 37FF | Reserved              |
|              |      | 0x4002 3000 - 0x4002 33FF | CRC                   |
|              |      | 0x4002 2C00 - 0x4002 2FFF | Reserved              |
|              |      | 0x4002 2800 - 0x4002 2BFF | Reserved              |
|              |      | 0x4002 2400 - 0x4002 27FF | Reserved              |
|              |      | 0x4002 2000 - 0x4002 23FF | FMC                   |
|              |      | 0x4002 1C00 - 0x4002 1FFF | Reserved              |
|              |      | 0x4002 1800 - 0x4002 1BFF | Reserved              |
|              |      | 0x4002 1400 - 0x4002 17FF | Reserved              |
|              |      | 0x4002 1000 - 0x4002 13FF | RCU                   |
|              |      | 0x4002 0C00 - 0x4002 0FFF | Reserved              |
|              |      | 0x4002 0800 - 0x4002 0BFF | Reserved              |
|              |      | 0x4002 0400 - 0x4002 07FF | DMA1                  |



| Pre-defined |      |                           |             |
|-------------|------|---------------------------|-------------|
| Regions     | Bus  | Address                   | Peripherals |
|             |      | 0x4002 0000 - 0x4002 03FF | DMA0        |
|             |      | 0x4001 8400 - 0x4001 FFFF | Reserved    |
|             |      | 0x4001 8000 - 0x4001 83FF | SDIO        |
|             |      | 0x4001 7C00 - 0x4001 7FFF | Reserved    |
|             |      | 0x4001 7800 - 0x4001 7BFF | Reserved    |
|             |      | 0x4001 7400 - 0x4001 77FF | SHRTIMER    |
|             |      | 0x4001 7000 - 0x4001 73FF | USART5      |
|             |      | 0x4001 6C00 - 0x4001 6FFF | Reserved    |
|             |      | 0x4001 6800 - 0x4001 6BFF | Reserved    |
|             |      | 0x4001 5C00 - 0x4001 67FF | Reserved    |
|             |      | 0x4001 5800 - 0x4001 5BFF | Reserved    |
|             |      | 0x4001 5400 - 0x4001 57FF | TIMER10     |
|             |      | 0x4001 5000 - 0x4001 53FF | TIMER9      |
|             |      | 0x4001 4C00 - 0x4001 4FFF | TIMER8      |
|             |      | 0x4001 4800 - 0x4001 4BFF | Reserved    |
|             |      | 0x4001 4400 - 0x4001 47FF | Reserved    |
|             |      | 0x4001 4000 - 0x4001 43FF | Reserved    |
|             | APB2 | 0x4001 3C00 - 0x4001 3FFF | ADC2        |
|             | APD2 | 0x4001 3800 - 0x4001 3BFF | USART0      |
|             |      | 0x4001 3400 - 0x4001 37FF | TIMER7      |
|             |      | 0x4001 3000 - 0x4001 33FF | SPI0        |
|             |      | 0x4001 2C00 - 0x4001 2FFF | TIMER0      |
|             |      | 0x4001 2800 - 0x4001 2BFF | ADC1        |
|             |      | 0x4001 2400 - 0x4001 27FF | ADC0        |
|             |      | 0x4001 2000 - 0x4001 23FF | GPIOG       |
|             |      | 0x4001 1C00 - 0x4001 1FFF | GPIOF       |
|             |      | 0x4001 1800 - 0x4001 1BFF | GPIOE       |
|             |      | 0x4001 1400 - 0x4001 17FF | GPIOD       |
|             |      | 0x4001 1000 - 0x4001 13FF | GPIOC       |
|             |      | 0x4001 0C00 - 0x4001 0FFF | GPIOB       |
|             |      | 0x4001 0800 - 0x4001 0BFF | GPIOA       |
|             |      | 0x4001 0400 - 0x4001 07FF | EXTI        |
|             |      | 0x4001 0000 - 0x4001 03FF | AFIO        |
|             |      | 0x4000 CC00 - 0x4000 FFFF | Reserved    |
|             |      | 0x4000 CC00 - 0x4000 CFFF | Reserved    |
|             |      | 0x4000 C800 - 0x4000 CBFF | CTC         |
|             | APB1 | 0x4000 C400 - 0x4000 C7FF | Reserved    |
|             |      | 0x4000 C000 - 0x4000 C3FF | I2C2        |
|             |      | 0x4000 8C00 - 0x4000 BFFF | Reserved    |
|             |      | 0x4000 8800 - 0x4000 8BFF | Reserved    |



| Pre-defined |     |                           | DOZEGOOAK D                       |
|-------------|-----|---------------------------|-----------------------------------|
| Regions     | Bus | Address                   | Peripherals                       |
|             |     | 0x4000 8400 - 0x4000 87FF | USBSRAM_B                         |
|             |     | 0x4000 8000 - 0x4000 BFFF | Reserved                          |
|             |     | 0x4000 7C00 - 0x4000 7FFF | Reserved                          |
|             |     | 0x4000 7800 - 0x4000 7BFF | Reserved                          |
|             |     | 0x4000 7400 - 0x4000 77FF | DAC                               |
|             |     | 0x4000 7000 - 0x4000 73FF | PMU                               |
|             |     | 0x4000 6C00 - 0x4000 6FFF | BKP                               |
|             |     | 0x4000 6800 - 0x4000 6BFF | CAN1                              |
|             |     | 0x4000 6400 - 0x4000 67FF | CAN0                              |
|             |     | 0x4000 6000 - 0x4000 63FF | Shared USBD/CAN<br>SRAM 512 bytes |
|             |     | 0x4000 5C00 - 0x4000 5FFF | USBD                              |
|             |     | 0x4000 5800 - 0x4000 5BFF | I2C1                              |
|             |     | 0x4000 5400 - 0x4000 57FF | I2C0                              |
|             |     | 0x4000 5000 - 0x4000 53FF | UART4                             |
|             |     | 0x4000 4C00 - 0x4000 4FFF | UART3                             |
|             |     | 0x4000 4800 - 0x4000 4BFF | USART2                            |
|             |     | 0x4000 4400 - 0x4000 47FF | USART1                            |
|             |     | 0x4000 4000 - 0x4000 43FF | I2S2_add                          |
|             |     | 0x4000 3C00 - 0x4000 3FFF | SPI2/I2S2                         |
|             |     | 0x4000 3800 - 0x4000 3BFF | SPI1/I2S1                         |
|             |     | 0x4000 3400 - 0x4000 37FF | I2S1_add                          |
|             |     | 0x4000 3000 - 0x4000 33FF | FWDGT                             |
|             |     | 0x4000 2C00 - 0x4000 2FFF | WWDGT                             |
|             |     | 0x4000 2800 - 0x4000 2BFF | RTC                               |
|             |     | 0x4000 2400 - 0x4000 27FF | Reserved                          |
|             |     | 0x4000 2000 - 0x4000 23FF | TIMER13                           |
|             |     | 0x4000 1C00 - 0x4000 1FFF | TIMER12                           |
|             |     | 0x4000 1800 - 0x4000 1BFF | TIMER11                           |
|             |     | 0x4000 1400 - 0x4000 17FF | TIMER6                            |
|             |     | 0x4000 1000 - 0x4000 13FF | TIMER5                            |
|             |     | 0x4000 0C00 - 0x4000 0FFF | TIMER4                            |
|             |     | 0x4000 0800 - 0x4000 0BFF | TIMER3                            |
|             |     | 0x4000 0400 - 0x4000 07FF | TIMER2                            |
|             |     | 0x4000 0000 - 0x4000 03FF | TIMER1                            |
|             |     | 0x2007 0000 - 0x3FFF FFFF | Reserved                          |
|             |     | 0x2006 0000 - 0x2006 FFFF | Reserved                          |
| SRAM        | AHB | 0x2003 0000 - 0x2005 FFFF | Reserved                          |
|             |     | 0x2002 0000 - 0x2002 FFFF | Reserved                          |
|             |     | 0x2000 0000 - 0x2001 FFFF | SRAM                              |





| Pre-defined<br>Regions | Bus   | Address                   | Peripherals               |                           |
|------------------------|-------|---------------------------|---------------------------|---------------------------|
|                        |       | 0x1FFF F810 - 0x1FFF FFFF | Reserved                  |                           |
|                        |       | 0x1FFF F800 - 0x1FFF F80F | Option Bytes              |                           |
|                        |       | 0x1FFF E000 - 0x1FFF F7FF | Boot loader               |                           |
|                        |       | 0x1FFF 7800 - 0x1FFF DFFF | Reserved                  |                           |
|                        |       | 0x1FFF 7000 - 0x1FFF 77FF | OTP                       |                           |
|                        |       | 0x1FFF 0000 - 0x1FFF 6FFF | Reserved                  |                           |
|                        |       | 0x1FFE C010 - 0x1FFE FFFF | Reserved                  |                           |
|                        | е АНВ | 0x1FFE C000 - 0x1FFE C00F | Reserved                  |                           |
|                        |       | AHB                       | 0x1001 0000 - 0x1FFE BFFF | Reserved                  |
| Code                   |       |                           | AHB                       | 0x1000 0000 - 0x1000 FFFF |
|                        |       | 0x083C 0000 - 0x0FFF FFFF | Reserved                  |                           |
|                        |       | 0x0830 0000 - 0x083B FFFF | Reserved                  |                           |
|                        |       | 0x0808 0000 - 0x082F FFFF | Reserved                  |                           |
|                        |       | 0x0800 0000 - 0x0807 FFFF | Main Flash                |                           |
|                        |       | 0x0030 0000 - 0x07FF FFFF | Reserved                  |                           |
|                        |       |                           | 0x0010 0000 - 0x002F FFFF | Reserved                  |
|                        |       | 0x0008 0000 - 0x000F FFFF | Reserved                  |                           |
|                        |       | 0x0002 0000 - 0x0007 FFFF | Aliased to Main Flash     |                           |
|                        |       | 0x0000 0000 - 0x0001 FFFF | or Boot loader            |                           |



#### 2.5. Clock tree

Figure 2-6. GD32E503xx clock tree



#### Note:

The TIMERs are clocked by the clock divided from CK\_APB2 and CK\_APB1. The frequency of TIMERs clock is equal to CK\_APBx(APB prescaler is 1), twice the CK\_APBx(APB prescaler is not 1).

#### Legend:

HXTAL: High speed crystal oscillator LXTAL: Low speed crystal oscillator IRC8M: Internal 8M RC oscillator IRC40K: Internal 40K RC oscillator IRC48M: Internal 48M RC oscillator



## 2.6. Pin definitions

### 2.6.1. GD32E503Zx LQFP144 pin definitions

Table 2-3. GD32E503Zx LQFP144 pin definitions

| Table 2-3. GD32E503ZX LQFP144 pin definitions |      |                            |                             | pin deminions                                                                      |
|-----------------------------------------------|------|----------------------------|-----------------------------|------------------------------------------------------------------------------------|
| Pin Name                                      | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                               |
| PE2                                           | 1    | I/O                        | 5VT                         | Default: PE2 Alternate2: TRACECK, EXMC_A23                                         |
| PE3                                           | 2    | I/O                        | 5VT                         | Default: PE3 Alternate2: TRACED0, EXMC_A19                                         |
| PE4                                           | 3    | I/O                        | 5VT                         | Default: PE4 Alternate2: TRACED1, EXMC_A20                                         |
| PE5                                           | 4    | I/O                        | 5VT                         | Default: PE5 Alternate2: TRACED2, EXMC_A21 Remap: TIMER8_CH0 <sup>(4)</sup>        |
| PE6                                           | 5    | I/O                        | 5VT                         | Default: PE6 Alternate2: TRACED3, EXMC_A22, WKUP2 Remap: TIMER8_CH1 <sup>(4)</sup> |
| V <sub>BAT</sub>                              | 6    | Р                          |                             | Default: V <sub>BAT</sub>                                                          |
| PC13-<br>TAMPER-<br>RTC                       | 7    | I/O                        |                             | Default: PC13<br>Alternate2: TAMPER-RTC, WKUP1                                     |
| PC14-<br>OSC32IN                              | 8    | I/O                        |                             | Default: PC14<br>Alternate2: OSC32IN                                               |
| PC15-<br>OSC32OUT                             | 9    | I/O                        |                             | Default: PC15<br>Alternate2: OSC32OUT                                              |
| PF0                                           | 10   | I/O                        | 5VT                         | Default: PF0 Alternate2: EXMC_A0, SQPI_D0 Remap: CTC_SYNC                          |
| PF1                                           | 11   | I/O                        | 5VT                         | Default: PF1 Alternate2: EXMC_A1                                                   |
| PF2                                           | 12   | I/O                        | 5VT                         | Default: PF2 Alternate2: EXMC_A2, SQPI_D2                                          |
| PF3                                           | 13   | I/O                        | 5VT                         | Default: PF3 Alternate2: EXMC_A3                                                   |
| PF4                                           | 14   | I/O                        | 5VT                         | Default: PF4 Alternate2: EXMC_A4, SQPI_D1                                          |
| PF5                                           | 15   | I/O                        | 5VT                         | Default: PF5 Alternate2: EXMC_A5                                                   |
| V <sub>SS_5</sub>                             | 16   | Р                          |                             | Default: Vss_5                                                                     |
| $V_{DD_5}$                                    | 17   | Р                          |                             | Default: V <sub>DD_5</sub>                                                         |



|                    |      |                            |                             | ODOZEGONA Datasriev                                         |   |                         |              |                         |  |  |  |  |  |  |  |
|--------------------|------|----------------------------|-----------------------------|-------------------------------------------------------------|---|-------------------------|--------------|-------------------------|--|--|--|--|--|--|--|
| Pin Name           | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                        |   |                         |              |                         |  |  |  |  |  |  |  |
|                    |      |                            |                             | Default: PF6                                                |   |                         |              |                         |  |  |  |  |  |  |  |
| PF6                | 18   | I/O                        |                             | Alternate2: ADC2_IN4, EXMC_NIORD, SQPI_CSN                  |   |                         |              |                         |  |  |  |  |  |  |  |
|                    |      |                            |                             | Remap: TIMER9_CH0 <sup>(4)</sup>                            |   |                         |              |                         |  |  |  |  |  |  |  |
| PF7                | 19   | I/O                        |                             | Default: PF7 Alternate2: ADC2_IN5, EXMC_NREG                |   |                         |              |                         |  |  |  |  |  |  |  |
| FF7                | 19   | 1/0                        |                             | Remap: TIMER10_CH0 <sup>(4)</sup>                           |   |                         |              |                         |  |  |  |  |  |  |  |
|                    |      |                            |                             | Default: PF8                                                |   |                         |              |                         |  |  |  |  |  |  |  |
| PF8                | 20   | I/O                        |                             | Alternate2: ADC2_IN6, EXMC_NIOWR, WKUP7,                    |   |                         |              |                         |  |  |  |  |  |  |  |
| 110                | 20   | 1/0                        |                             | SQPI_CLK                                                    |   |                         |              |                         |  |  |  |  |  |  |  |
|                    |      |                            |                             | Remap: TIMER12_CH0 <sup>(4)</sup>                           |   |                         |              |                         |  |  |  |  |  |  |  |
| PF9                | 24   | I/O                        |                             | Default: PF9 Alternate2: ADC2_IN7, EXMC_CD                  |   |                         |              |                         |  |  |  |  |  |  |  |
| PF9                | 21   | 1/0                        |                             | Remap: TIMER13_CH0 <sup>(4)</sup>                           |   |                         |              |                         |  |  |  |  |  |  |  |
|                    |      |                            |                             | Default: PF10                                               |   |                         |              |                         |  |  |  |  |  |  |  |
| PF10               | 22   | I/O                        |                             | Alternate2: ADC2_IN8, EXMC_INTR, SQPI_D3                    |   |                         |              |                         |  |  |  |  |  |  |  |
| 000111             | 00   | ,                          |                             | Default: OSCIN                                              |   |                         |              |                         |  |  |  |  |  |  |  |
| OSCIN              | 23   | l                          |                             | Remap: PD0                                                  |   |                         |              |                         |  |  |  |  |  |  |  |
| OSCOUT             | 24   | 0                          |                             | Default: OSCOUT                                             |   |                         |              |                         |  |  |  |  |  |  |  |
| 000001             |      | _                          |                             | Remap: PD1                                                  |   |                         |              |                         |  |  |  |  |  |  |  |
| NRST               | 25   | I/O                        |                             | Default: NRST                                               |   |                         |              |                         |  |  |  |  |  |  |  |
| PC0                | 26   | I/O                        |                             | Default: PC0                                                |   |                         |              |                         |  |  |  |  |  |  |  |
|                    |      |                            |                             |                                                             |   |                         |              | Alternate2: ADC012_IN10 |  |  |  |  |  |  |  |
| PC1                | 27   | I/O                        |                             | Default: PC1 Alternate2: ADC012_IN11                        |   |                         |              |                         |  |  |  |  |  |  |  |
|                    |      |                            |                             |                                                             |   |                         | Default: PC2 |                         |  |  |  |  |  |  |  |
| PC2                | 28   | I/O                        | I/O                         | I/O                                                         | 0 | Alternate1: I2S1_ADD_SD |              |                         |  |  |  |  |  |  |  |
|                    |      |                            |                             |                                                             |   |                         |              |                         |  |  |  |  |  |  |  |
| PC3                | 29   | I/O                        |                             | Default: PC3                                                |   |                         |              |                         |  |  |  |  |  |  |  |
| F C 3              | 29   | 1/0                        |                             | Alternate2: ADC012_IN13                                     |   |                         |              |                         |  |  |  |  |  |  |  |
| Vssa               | 30   | Р                          |                             | Default: V <sub>SSA</sub>                                   |   |                         |              |                         |  |  |  |  |  |  |  |
| V <sub>REF</sub> - | 31   | Р                          |                             | Default: V <sub>REF</sub> -                                 |   |                         |              |                         |  |  |  |  |  |  |  |
| V <sub>REF+</sub>  | 32   | Р                          |                             | Default: V <sub>REF+</sub>                                  |   |                         |              |                         |  |  |  |  |  |  |  |
| V <sub>DDA</sub>   | 33   | Р                          |                             | Default: V <sub>DDA</sub>                                   |   |                         |              |                         |  |  |  |  |  |  |  |
|                    |      |                            |                             | Default: PA0                                                |   |                         |              |                         |  |  |  |  |  |  |  |
| PA0-WKUP0          | 34   | I/O                        |                             | Alternate2: WKUP0, USART1_CTS, ADC012_IN0,                  |   |                         |              |                         |  |  |  |  |  |  |  |
|                    |      |                            |                             | TIMER1_CH0, TIMER1_ETI, TIMER4_CH0, TIMER7_ETI Default: PA1 |   |                         |              |                         |  |  |  |  |  |  |  |
| PA1                | 35   | I/O                        |                             | Alternate2: USART1_RTS, ADC012_IN1, TIMER4_CH1,             |   |                         |              |                         |  |  |  |  |  |  |  |
|                    | 33   | ","                        |                             | TIMER1_CH1                                                  |   |                         |              |                         |  |  |  |  |  |  |  |
|                    |      |                            |                             | Default: PA2                                                |   |                         |              |                         |  |  |  |  |  |  |  |
| PA2                | 36   | I/O                        |                             | Alternate2: USART1_TX, TIMER4_CH2, ADC012_IN2,              |   |                         |              |                         |  |  |  |  |  |  |  |
|                    |      |                            |                             | TIMER8_CH0 <sup>(4)</sup> , TIMER1_CH2, SPI0_IO2, WKUP3     |   |                         |              |                         |  |  |  |  |  |  |  |



|                   |          |                            |                             | ODOZEOOXX Datasrict                                                                                                       |
|-------------------|----------|----------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Pin Name          | Pins     | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                      |
|                   |          |                            |                             | Default: PA3                                                                                                              |
| PA3               | 37       | I/O                        |                             | Alternate2: USART1_RX, TIMER4_CH3, ADC012_IN3, TIMER1_CH3, TIMER8_CH1 <sup>(4)</sup> , SPI0_IO3                           |
| \/aa .            | 38       | Р                          |                             | Default: Vss 4                                                                                                            |
| V <sub>SS_4</sub> | <b>†</b> | P                          |                             |                                                                                                                           |
| V DD_4            | 39       | Р                          |                             | Default: V <sub>DD_4</sub>                                                                                                |
| PA4               | 40       | I/O                        |                             | Default: PA4 Alternate2: SPI0_NSS, USART1_CK, DAC_OUT0, ADC01_IN4 Remap: SPI2_NSS, I2S2_WS                                |
| DAG               | 44       | 1/0                        |                             | Default: PA5                                                                                                              |
| PA5               | 41       | I/O                        |                             | Alternate2: SPI0_SCK, ADC01_IN5, DAC_OUT1                                                                                 |
| PA6               | 42       | I/O                        |                             | Default: PA6 Alternate2: SPI0_MISO, TIMER7_BRKIN, ADC01_IN6, TIMER2_CH0, TIMER12_CH0 <sup>(4)</sup> Remap: TIMER0_BRKIN   |
| PA7               | 43       | I/O                        |                             | Default: PA7 Alternate2: SPI0_MOSI, TIMER7_CH0_ON, ADC01_IN7, TIMER2_CH1, TIMER13_CH0 <sup>(4)</sup> Remap: TIMER0_CH0_ON |
| PC4               | 44       | I/O                        |                             | Default: PC4 Alternate2: ADC01_IN14                                                                                       |
| PC5               | 45       | I/O                        |                             | Default: PC5 Alternate2: ADC01_IN15, WKUP4                                                                                |
| PB0               | 46       | I/O                        |                             | Default: PB0 Alternate2: ADC01_IN8, TIMER2_CH2, TIMER7_CH1_ON Remap: TIMER0_CH1_ON                                        |
| PB1               | 47       | I/O                        |                             | Default: PB1 Alternate1: SHRTIMER_SCOUT Alternate2: ADC01_IN9, TIMER2_CH3, TIMER7_CH2_ON Remap: TIMER0_CH2_ON             |
| PB2               | 48       | I/O                        | 5VT                         | Default: PB2, BOOT1<br>Alternate1: SHRTIMER_SCIN                                                                          |
| PF11              | 49       | I/O                        | 5VT                         | Default: PF11 Alternate2: EXMC_NIOS16                                                                                     |
| PF12              | 50       | I/O                        | 5VT                         | Default: PF12 Alternate2: EXMC_A6                                                                                         |
| V <sub>SS_6</sub> | 51       | Р                          |                             | Default: V <sub>SS_6</sub>                                                                                                |
| V <sub>DD_6</sub> | 52       | P                          |                             | Default: V <sub>DD_6</sub>                                                                                                |
| PF13              | 53       | I/O                        | 5VT                         | Default: PF13 Alternate2: EXMC_A7                                                                                         |
| PF14              | 54       | I/O                        | 5VT                         | Default: PF14 Alternate2: EXMC_A8                                                                                         |



|                   |      |                            |                             | GD3ZE3U3XX Datasnet                                                                       |
|-------------------|------|----------------------------|-----------------------------|-------------------------------------------------------------------------------------------|
| Pin Name          | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                      |
| PF15              | 55   | I/O                        | 5VT                         | Default: PF15 Alternate2: EXMC_A9                                                         |
| PG0               | 56   | I/O                        | 5VT                         | Default: PG0 Alternate2: EXMC_A10                                                         |
| PG1               | 57   | I/O                        | 5VT                         | Default: PG1 Alternate2: EXMC_A11                                                         |
| PE7               | 58   | I/O                        | 5VT                         | Default: PE7 Alternate2: EXMC_D4 Remap: TIMER0_ETI                                        |
| PE8               | 59   | I/O                        | 5VT                         | Default: PE8 Alternate2: EXMC_D5 Remap: TIMER0_CH0_ON                                     |
| PE9               | 60   | I/O                        | 5VT                         | Default: PE9 Alternate2: EXMC_D6 Remap: TIMER0_CH0                                        |
| Vss_7             | 61   | Р                          |                             | Default: Vss 7                                                                            |
| V <sub>DD_7</sub> | 62   | Р                          |                             | Default: V <sub>DD 7</sub>                                                                |
| PE10              | 63   | I/O                        | 5VT                         | Default: PE10 Alternate2: EXMC_D7 Remap: TIMER0_CH1_ON                                    |
| PE11              | 64   | I/O                        | 5VT                         | Default: PE11 Alternate2: EXMC_D8 Remap: TIMER0_CH1                                       |
| PE12              | 65   | I/O                        | 5VT                         | Default: PE12 Alternate2: EXMC_D9 Remap: TIMER0_CH2_ON                                    |
| PE13              | 66   | I/O                        | 5VT                         | Default: PE13 Alternate2: EXMC_D10 Remap: TIMER0_CH2                                      |
| PE14              | 67   | I/O                        | 5VT                         | Default: PE14 Alternate2: EXMC_D11 Remap: TIMER0_CH3                                      |
| PE15              | 68   | I/O                        | 5VT                         | Default: PE15 Alternate2: EXMC_D12 Remap: TIMER0_BRKIN                                    |
| PB10              | 69   | I/O                        | 5VT                         | Default: PB10 Alternate1: SHRTIMER_FLT2 Alternate2: I2C1_SCL, USART2_TX Remap: TIMER1_CH2 |
| PB11              | 70   | I/O                        | 5VT                         | Default: PB11 Alternate1: SHRTIMER_FLT3 Alternate2: I2C1_SDA, USART2_RX Remap: TIMER1_CH3 |



|                   |      |                            |                             | GD3ZE3U3XX Datasnet                                                                                                                 |
|-------------------|------|----------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name          | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                                |
| V <sub>SS_1</sub> | 71   | Р                          |                             | Default: V <sub>SS_1</sub>                                                                                                          |
| V <sub>DD_1</sub> | 72   | Р                          |                             | Default: V <sub>DD 1</sub>                                                                                                          |
| PB12              | 73   | I/O                        | 5VT                         | Default: PB12 Alternate1: SHRTIMER_ST2CH0 Alternate2: SPI1_NSS, I2S1_WS, I2C1_SMBA, USART2_CK, TIMER0_BRKIN, CAN1_RX                |
| PB13              | 74   | I/O                        | 5VT                         | Default: PB13 Alternate1: SHRTIMER_ST2CH1 Alternate2: SPI1_SCK, I2S1_CK, USART2_CTS, TIMER0_CH0_ON, CAN1_TX, I2C1_TXFRAME           |
| PB14              | 75   | I/O                        | 5VT                         | Default: PB14 Alternate1: SHRTIMER_ST3CH0, I2S1_ADD_SD Alternate2: SPI1_MISO, USART2_RTS, TIMER0_CH1_ON, TIMER11_CH0 <sup>(4)</sup> |
| PB15              | 76   | I/O                        | 5VT                         | Default: PB15 Alternate1: SHRTIMER_ST3CH1 Alternate2: SPI1_MOSI, TIMER0_CH2_ON, I2S1_SD, TIMER11_CH1 <sup>(4)</sup> , WKUP6         |
| PD8               | 77   | I/O                        | 5VT                         | Default: PD8 Alternate2: EXMC_D13 Remap: USART2_TX                                                                                  |
| PD9               | 78   | I/O                        | 5VT                         | Default: PD9 Alternate2: EXMC_D14 Remap: USART2_RX                                                                                  |
| PD10              | 79   | I/O                        | 5VT                         | Default: PD10 Alternate2: EXMC_D15 Remap: USART2_CK                                                                                 |
| PD11              | 80   | I/O                        | 5VT                         | Default: PD11 Alternate2: EXMC_A16 Remap: USART2_CTS                                                                                |
| PD12              | 81   | I/O                        | 5VT                         | Default: PD12<br>Alternate2: EXMC_A17<br>Remap: TIMER3_CH0, USART2_RTS                                                              |
| PD13              | 82   | I/O                        | 5VT                         | Default: PD13<br>Alternate2: EXMC_A18<br>Remap: TIMER3_CH1                                                                          |
| Vss_8             | 83   | Р                          |                             | Default: Vss_8                                                                                                                      |
| $V_{DD_8}$        | 84   | Р                          |                             | Default: V <sub>DD_8</sub>                                                                                                          |
| PD14              | 85   | I/O                        | 5VT                         | Default: PD14 Alternate2: EXMC_D0 Remap: TIMER3_CH2                                                                                 |
| PD15              | 86   | I/O                        | 5VT                         | Default: PD15 Alternate2: EXMC_D1                                                                                                   |



| Pin Name          | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                           |
|-------------------|------|----------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------|
|                   |      |                            |                             | Remap: TIMER3_CH3, CTC_SYNC                                                                                    |
| PG2               | 87   | I/O                        | 5VT                         | Default: PG2<br>Alternate2: EXMC_A12                                                                           |
| PG3               | 88   | I/O                        | 5VT                         | Default: PG3<br>Alternate2: EXMC_A13                                                                           |
| PG4               | 89   | I/O                        | 5VT                         | Default: PG4 Alternate2: EXMC_A14, SQPI_CSN                                                                    |
| PG5               | 90   | I/O                        | 5VT                         | Default: PG5 Alternate2: EXMC_A15                                                                              |
| PG6               | 91   | I/O                        | 5VT                         | Default: PG6 Alternate1: SHRTIMER_ST4CH0 Alternate2: EXMC_INT1, SQPI_D1                                        |
| PG7               | 92   | I/O                        | 5VT                         | Default: PG7 Alternate1: SHRTIMER_ST4CH1, USART5_CK Alternate2: EXMC_INT2                                      |
| PG8               | 93   | I/O                        | 5VT                         | Default: PG8 Alternate2: SQPI_D2                                                                               |
| V <sub>SS_9</sub> | 94   | Р                          |                             | Default: V <sub>SS_9</sub>                                                                                     |
| V <sub>DD_9</sub> | 95   | Р                          |                             | Default: V <sub>DD_9</sub>                                                                                     |
| PC6               | 96   | I/O                        | 5VT                         | Default: PC6 Alternate1: SHRTIMER_EXEV9, USART5_TX Alternate2: I2S1_MCK, TIMER7_CH0, SDIO_D6 Remap: TIMER2_CH0 |
| PC7               | 97   | I/O                        | 5VT                         | Default: PC7 Alternate1: SHRTIMER_FLT4, USART5_RX Alternate2: I2S2_MCK, TIMER7_CH1, SDIO_D7 Remap: TIMER2_CH1  |
| PC8               | 98   | I/O                        | 5VT                         | Default: PC8 Alternate1: SHRTIMER_ST4CH0, USART5_CK Alternate2: TIMER7_CH2, SDIO_D0 Remap: TIMER2_CH2          |
| PC9               | 99   | I/O                        | 5VT                         | Default: PC9 Alternate1: SHRTIMER_ST4CH1, I2C2_SDA Alternate2: TIMER7_CH3, SDIO_D1 Remap: TIMER2_CH3           |
| PA8               | 100  | I/O                        | 5VT                         | Default: PA8 Alternate1: SHRTIMER_ST0CH0, I2C2_SCL Alternate2: USART0_CK, TIMER0_CH0, CK_OUT, CTC_SYNC         |
| PA9               | 101  | I/O                        | 5VT                         | Default: PA9 Alternate1: SHRTIMER_ST0CH1, I2C2_SMBA Alternate2: USART0_TX, TIMER0_CH1                          |
| PA10              | 102  | I/O                        | 5VT                         | Default: PA10                                                                                                  |



|                   |      |                            |                             | GD3ZL303XX DataSHet                                                                                                 |
|-------------------|------|----------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------|
| Pin Name          | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                |
|                   |      |                            |                             | Alternate1: SHRTIMER_ST1CH0                                                                                         |
|                   |      |                            |                             | Alternate2: USART0_RX, TIMER0_CH2                                                                                   |
| PA11              | 103  | I/O                        | 5VT                         | Default: PA11 Alternate1: SHRTIMER_ST1CH1, USART5_TX Alternate2: USART0_CTS, CAN0_RX,USBDM, TIMER0_CH3              |
| PA12              | 104  | I/O                        | 5VT                         | Default: PA12 Alternate1: SHRTIMER_FLT0, USART5_RX Alternate2: USART0_RTS, CAN0_TX, USBDP, TIMER0_ETI               |
| PA13              | 105  | I/O                        | 5VT                         | Default: JTMS, SWDIO<br>Remap: PA13                                                                                 |
| NC                | 106  |                            |                             | -                                                                                                                   |
| Vss_2             | 107  | Р                          |                             | Default: Vss_2                                                                                                      |
| V <sub>DD_2</sub> | 108  | Р                          |                             | Default: V <sub>DD_2</sub>                                                                                          |
| PA14              | 109  | I/O                        | 5VT                         | Default: JTCK, SWCLK<br>Remap: PA14                                                                                 |
| PA15              | 110  | I/O                        | 5VT                         | Default: JTDI Alternate1: SHRTIMER_FLT1 Alternate2: SPI2_NSS, I2S2_WS Remap: TIMER1_CH0, TIMER1_ETI, PA15, SPI0_NSS |
| PC10              | 111  | I/O                        | 5VT                         | Default: PC10 Alternate1: I2C2_SCL Alternate2: UART3_TX, SDIO_D2 Remap: USART2_TX, SPI2_SCK, I2S2_CK                |
| PC11              | 112  | I/O                        | 5VT                         | Default: PC11 Alternate1: SHRTIMER_EXEV1, I2S2_ADD_SD Alternate2: UART3_RX, SDIO_D3 Remap: USART2_RX, SPI2_MISO     |
| PC12              | 113  | I/O                        | 5VT                         | Default: PC12 Alternate1: SHRTIMER_EXEV0 Alternate2: UART4_TX, SDIO_CK Remap: USART2_CK, SPI2_MOSI, I2S2_SD         |
| PD0               | 114  | I/O                        | 5VT                         | Default: PD0 Alternate2: EXMC_D2 Remap: OSCIN, CAN0_RX                                                              |
| PD1               | 115  | I/O                        | 5VT                         | Default: PD1 Alternate2: EXMC_D3 Remap: OSCOUT, CAN0_TX                                                             |
| PD2               | 116  | I/O                        | 5VT                         | Default: PD2 Alternate2: TIMER2_ETI, UART4_RX, SDIO_CMD                                                             |
| PD3               | 117  | I/O                        | 5VT                         | Default: PD3 Alternate2: EXMC_CLK                                                                                   |



|                    |      |                            |                             | GD3ZL303XX Datashet                                                                                                               |
|--------------------|------|----------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Pin Name           | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                              |
|                    |      |                            |                             | Remap: USART1_CTS                                                                                                                 |
| PD4                | 118  | I/O                        | 5VT                         | Default: PD4 Alternate1: SHRTIMER_FLT2 Alternate2: EXMC_NOE Remap: USART1_RTS                                                     |
| PD5                | 119  | I/O                        | 5VT                         | Default: PD5 Alternate1: SHRTIMER_EXEV2 Alternate2: EXMC_NWE Remap: USART1_TX                                                     |
| Vss_ <sub>10</sub> | 120  |                            |                             | Default: Vss_10                                                                                                                   |
| V <sub>DD_10</sub> | 121  |                            |                             | Default: V <sub>DD 10</sub>                                                                                                       |
| PD6                | 122  | I/O                        | 5VT                         | Default: PD6 Alternate2: EXMC_NWAIT Remap: USART1_RX                                                                              |
| PD7                | 123  | I/O                        | 5VT                         | Default: PD7 Alternate2: EXMC_NE0, EXMC_NCE1 Remap: USART1_CK                                                                     |
| PG9                | 124  | I/O                        | 5VT                         | Default: PG9 Alternate1: USART5_RX Alternate2: EXMC_NE1, EXMC_NCE2                                                                |
| PG10               | 125  | I/O                        | 5VT                         | Default: PG10 Alternate1: SHRTIMER_FLT4 Alternate2: EXMC_NCE3_0, EXMC_NE2                                                         |
| PG11               | 126  | I/O                        | 5VT                         | Default: PG11 Alternate1: SHRTIMER_EXEV3 Alternate2: EXMC_NCE3_1                                                                  |
| PG12               | 127  | I/O                        | 5VT                         | Default: PG12 Alternate1: SHRTIMER_EXEV4 Alternate2: EXMC_NE3                                                                     |
| PG13               | 128  | I/O                        | 5VT                         | Default: PG13 Alternate1: SHRTIMER_EXEV9 Alternate2: EXMC_A24                                                                     |
| PG14               | 129  | I/O                        | 5VT                         | Default: PG14 Alternate1: USART5_TX Alternate2: EXMC_A25                                                                          |
| Vss_11             | 130  | Р                          |                             | Default: Vss_11                                                                                                                   |
| V <sub>DD_11</sub> | 131  | Р                          |                             | Default: V <sub>DD_11</sub>                                                                                                       |
| PG15               | 132  | I/O                        | 5VT                         | Default: PG15                                                                                                                     |
| PB3                | 133  | I/O                        | 5VT                         | Default: JTDO Alternate1: SHRTIMER_SCOUT, SHRTIMER_EXEV8 Alternate2: SPI2_SCK, I2S2_CK Remap: TIMER1_CH1, PB3, TRACESWO, SPI0_SCK |



| Pin Name          | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                                     |
|-------------------|------|----------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| PB4               | 134  | I/O                        | 5VT                         | Default: NJTRST Alternate1: SHRTIMER_EXEV6, I2C2_SDA, I2S2_ADD_SD Alternate2: SPI2_MISO, I2C0_TXFRAME Remap: TIMER2_CH0, PB4, SPI0_MISO  |
| PB5               | 135  | I/O                        |                             | Default: PB5 Alternate1: SHRTIMER_EXEV5, I2C2_SCL Alternate2: I2C0_SMBA, SPI2_MOSI, I2S2_SD, WKUP5 Remap: TIMER2_CH1, SPI0_MOSI, CAN1_RX |
| PB6               | 136  | I/O                        | 5VT                         | Default: PB6 Alternate1: SHRTIMER_SCIN, SHRTIMER_EXEV3 Alternate2: I2C0_SCL, TIMER3_CH0 Remap: USART0_TX, CAN1_TX, SPI0_IO2              |
| PB7               | 137  | I/O                        | 5VT                         | Default: PB7 Alternate1: SHRTIMER_EXEV2 Alternate2: I2C0_SDA , TIMER3_CH1, EXMC_NADV Remap: USART0_RX, SPI0_IO3                          |
| воото             | 138  | I                          |                             | Default: BOOT0                                                                                                                           |
| PB8               | 139  | I/O                        | 5VT                         | Default: PB8 Alternate1: SHRTIMER_EXEV7, I2C2_SDA Alternate2: TIMER3_CH2, SDIO_D4, TIMER9_CH0 <sup>(4)</sup> Remap: I2C0_SCL, CAN0_RX    |
| PB9               | 140  | I/O                        | 5VT                         | Default: PB9 Alternate1: SHRTIMER_EXEV4 Alternate2: TIMER3_CH3, SDIO_D5, TIMER10_CH0 <sup>(4)</sup> Remap: I2C0_SDA, CAN0_TX             |
| PE0               | 141  | I/O                        | 5VT                         | Default: PE0 Alternate1: SHRTIMER_SCIN Alternate2: TIMER3_ETI, EXMC_NBL0                                                                 |
| PE1               | 142  | I/O                        | 5VT                         | Default: PE1 Alternate1: SHRTIMER_SCOUT Alternate2: EXMC_NBL1                                                                            |
| V <sub>SS_3</sub> | 143  | Р                          |                             | Default: Vss_3                                                                                                                           |
| $V_{DD_3}$        | 144  | Р                          |                             | Default: V <sub>DD_3</sub>                                                                                                               |

#### Notes:

- (1) Type: I = input, O = output, P = power.
- (2) I/O Level: 5VT = 5 V tolerant.
- (3) Alternate1: The specified function can be mapped to the specific pin by configuring AFIO\_PCFA ~ AFIO\_PCFG registers.

Alternate2: These functions can be enabled with correct GPIO and function module mode configurations.

Remap: A group of the specified module functions can be mapped to the specified pins



by configuring AFIO\_PCF0 ~ AFIO\_PCF1 registers.

(4) Functions are available in GD32E503xE devices.



## 2.6.2. GD32E503Vx LQFP100 pin definitions

Table 2-4. GD32E503Vx LQFP100 pin definitions

| Pin Name                | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                               |
|-------------------------|------|----------------------------|-----------------------------|------------------------------------------------------------------------------------|
| PE2                     | 1    | I/O                        | 5VT                         | Default: PE2<br>Alternate2: TRACECK, EXMC_A23                                      |
| PE3                     | 2    | I/O                        | 5VT                         | Default: PE3 Alternate2: TRACED0, EXMC_A19                                         |
| PE4                     | 3    | I/O                        | 5VT                         | Default: PE4 Alternate2: TRACED1, EXMC_A20                                         |
| PE5                     | 4    | I/O                        | 5VT                         | Default: PE5 Alternate2: TRACED2, EXMC_A21 Remap: TIMER8_CH0 <sup>(4)</sup>        |
| PE6                     | 5    | I/O                        | 5VT                         | Default: PE6 Alternate2: TRACED3, EXMC_A22, WKUP2 Remap: TIMER8_CH1 <sup>(4)</sup> |
| V <sub>BAT</sub>        | 6    | Р                          |                             | Default: V <sub>BAT</sub>                                                          |
| PC13-<br>TAMPER-<br>RTC | 7    | I/O                        |                             | Default: PC13<br>Alternate2: TAMPER-RTC, WKUP1                                     |
| PC14-<br>OSC32IN        | 8    | I/O                        |                             | Default: PC14<br>Alternate2: OSC32IN                                               |
| PC15-<br>OSC32OUT       | 9    | I/O                        |                             | Default: PC15 Alternate2: OSC32OUT                                                 |
| V <sub>SS_5</sub>       | 10   | Р                          |                             | Default: V <sub>SS_5</sub>                                                         |
| V <sub>DD_5</sub>       | 11   | Р                          |                             | Default: V <sub>DD_5</sub>                                                         |
| OSCIN                   | 12   | I                          |                             | Default: OSCIN<br>Remap: PD0                                                       |
| OSCOUT                  | 13   | 0                          |                             | Default: OSCOUT<br>Remap: PD1                                                      |
| NRST                    | 14   | I/O                        |                             | Default: NRST                                                                      |
| PC0                     | 15   | I/O                        |                             | Default: PC0 Alternate2: ADC012_IN10                                               |
| PC1                     | 16   | I/O                        |                             | Default: PC1 Alternate2: ADC012_IN11                                               |
| PC2                     | 17   | I/O                        |                             | Default: PC2 Alternate1: I2S1_ADD_SD Alternate2: ADC012_IN12                       |
| PC3                     | 18   | I/O                        |                             | Default: PC3 Alternate2: ADC012_IN13                                               |
| V <sub>SSA</sub>        | 19   | Р                          |                             | Default: V <sub>SSA</sub>                                                          |
| V <sub>REF</sub> -      | 20   | Р                          |                             | Default: V <sub>REF</sub> -                                                        |



| Pin Name          | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                      |
|-------------------|------|----------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------|
| V <sub>REF+</sub> | 21   | Р                          |                             | Default: V <sub>REF+</sub>                                                                                                |
| V <sub>DDA</sub>  | 22   | Р                          |                             | Default: V <sub>DDA</sub>                                                                                                 |
| PA0-WKUP0         | 23   | I/O                        |                             | Default: PA0 Alternate2: WKUP0, USART1_CTS, ADC012_IN0, TIMER1_CH0, TIMER1_ETI, TIMER4_CH0, TIMER7_ETI                    |
| PA1               | 24   | I/O                        |                             | Default: PA1 Alternate2: USART1_RTS, ADC012_IN1, TIMER4_CH1, TIMER1_CH1                                                   |
| PA2               | 25   | I/O                        |                             | Default: PA2 Alternate2: USART1_TX, TIMER4_CH2, ADC012_IN2, TIMER8_CH0 <sup>(4)</sup> , TIMER1_CH2, SPI0_IO2, WKUP3       |
| PA3               | 26   | I/O                        |                             | Default: PA3 Alternate2: USART1_RX, TIMER4_CH3, ADC012_IN3, TIMER1_CH3, TIMER8_CH1(4), SPI0_IO3                           |
| V <sub>SS_4</sub> | 27   | Р                          |                             | Default: V <sub>SS_4</sub>                                                                                                |
| V <sub>DD_4</sub> | 28   | Р                          |                             | Default: V <sub>DD_4</sub>                                                                                                |
| PA4               | 29   | I/O                        |                             | Default: PA4 Alternate2: SPI0_NSS, USART1_CK, DAC_OUT0, ADC01_IN4 Remap: SPI2_NSS, I2S2_WS                                |
| PA5               | 30   | I/O                        |                             | Default: PA5 Alternate2: SPI0_SCK, ADC01_IN5, DAC_OUT1                                                                    |
| PA6               | 31   | I/O                        |                             | Default: PA6 Alternate2: SPI0_MISO, TIMER7_BRKIN, ADC01_IN6, TIMER2_CH0, TIMER12_CH0 <sup>(4)</sup> Remap: TIMER0_BRKIN   |
| PA7               | 32   | I/O                        |                             | Default: PA7 Alternate2: SPI0_MOSI, TIMER7_CH0_ON, ADC01_IN7, TIMER2_CH1, TIMER13_CH0 <sup>(4)</sup> Remap: TIMER0_CH0_ON |
| PC4               | 33   | I/O                        |                             | Default: PC4<br>Alternate2: ADC01_IN14                                                                                    |
| PC5               | 34   | I/O                        |                             | Default: PC5<br>Alternate2: ADC01_IN15, WKUP4                                                                             |
| PB0               | 35   | I/O                        |                             | Default: PB0 Alternate2: ADC01_IN8, TIMER2_CH2, TIMER7_CH1_ON Remap: TIMER0_CH1_ON                                        |
| PB1               | 36   | I/O                        |                             | Default: PB1 Alternate1: SHRTIMER_SCOUT Alternate2: ADC01_IN9, TIMER2_CH3, TIMER7_CH2_ON                                  |



| Pin Name                              | Pins        | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup>     | Functions description <sup>(3)</sup>      |
|---------------------------------------|-------------|----------------------------|---------------------------------|-------------------------------------------|
|                                       |             |                            |                                 | Remap: TIMER0_CH2_ON                      |
| PB2                                   | 37          | I/O                        | 5VT                             | Default: PB2, BOOT1                       |
|                                       |             |                            |                                 | Alternate1: SHRTIMER_SCIN Default: PE7    |
| PE7                                   | 38          | I/O                        | 5VT                             | Alternate2: EXMC_D4                       |
| ' - '                                 | 30          | ","                        | 3 7 1                           | Remap: TIMER0_ETI                         |
|                                       |             |                            |                                 | Default: PE8                              |
| PE8                                   | 39          | I/O                        | 5VT                             | Alternate2: EXMC_D5                       |
| 1 20                                  |             | .,,                        | 011                             | Remap: TIMER0_CH0_ON                      |
|                                       |             |                            |                                 | Default: PE9                              |
| PE9                                   | 40          | I/O                        | 5VT                             | Alternate2: EXMC_D6                       |
|                                       |             | ,, ,                       |                                 | Remap: TIMER0_CH0                         |
|                                       |             |                            |                                 | Default: PE10                             |
| PE10                                  | 41          | I/O                        | 5VT                             | Alternate2: EXMC_D7                       |
|                                       |             |                            |                                 | Remap: TIMER0_CH1_ON                      |
|                                       |             |                            |                                 | Default: PE11                             |
| PE11                                  | 42          | I/O                        | 5VT                             | Alternate2: EXMC_D8                       |
|                                       |             |                            |                                 | Remap: TIMER0_CH1                         |
|                                       |             |                            |                                 | Default: PE12                             |
| PE12                                  | 43          | I/O                        | 5VT                             | Alternate2: EXMC_D9                       |
|                                       |             |                            |                                 | Remap: TIMER0_CH2_ON                      |
|                                       |             |                            |                                 | Default: PE13                             |
| PE13                                  | 44          | I/O                        | 5VT                             | Alternate2: EXMC_D10                      |
|                                       |             |                            |                                 | Remap: TIMER0_CH2                         |
|                                       |             |                            |                                 | Default: PE14                             |
| PE14                                  | 45          | I/O                        | 5VT                             | Alternate2: EXMC_D11                      |
|                                       |             |                            |                                 | Remap: TIMER0_CH3                         |
|                                       |             |                            |                                 | Default: PE15                             |
| PE15                                  | 46          | I/O                        | 5VT                             | Alternate2: EXMC_D12                      |
|                                       |             |                            |                                 | Remap: TIMER0_BRKIN                       |
|                                       |             |                            |                                 | Default: PB10                             |
| PB10                                  | 47          | I/O                        | 5VT                             | Alternate1: SHRTIMER_FLT2                 |
|                                       |             | ,, ,                       |                                 | Alternate2: I2C1_SCL, USART2_TX           |
|                                       |             |                            |                                 | Remap: TIMER1_CH2                         |
|                                       |             |                            |                                 | Default: PB11                             |
| PB11                                  | PB11 48 I/O | I/O                        | 5VT                             | Alternate1: SHRTIMER_FLT3                 |
|                                       |             |                            | Alternate2: I2C1_SDA, USART2_RX |                                           |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 40          | 1                          |                                 | Remap: TIMER1_CH3                         |
| Vss_1                                 | 49          | Р                          |                                 | Default: Vss_1                            |
| V <sub>DD_1</sub>                     | 50          | Р                          |                                 | Default: V <sub>DD_1</sub>                |
| DD40                                  |             | 1/0                        | E\                              | Default: PB12                             |
| PB12                                  | 51          | I/O                        | 5VT                             | Alternate1: SHRTIMER_ST2CH0               |
|                                       | <u> </u>    |                            |                                 | Alternate2: SPI1_NSS, I2S1_WS, I2C1_SMBA, |



| Pin Name | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                                |
|----------|------|----------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
|          |      |                            |                             | USART2_CK, TIMER0_BRKIN, CAN1_RX                                                                                                    |
| PB13     | 52   | I/O                        | 5VT                         | Default: PB13 Alternate1: SHRTIMER_ST2CH1 Alternate2: SPI1_SCK, I2S1_CK, USART2_CTS, TIMER0_CH0_ON, CAN1_TX, I2C1_TXFRAME           |
| PB14     | 53   | I/O                        | 5VT                         | Default: PB14 Alternate1: SHRTIMER_ST3CH0, I2S1_ADD_SD Alternate2: SPI1_MISO, USART2_RTS, TIMER0_CH1_ON, TIMER11_CH0 <sup>(4)</sup> |
| PB15     | 54   | I/O                        | 5VT                         | Default: PB15 Alternate1: SHRTIMER_ST3CH1 Alternate2: SPI1_MOSI, TIMER0_CH2_ON, I2S1_SD, TIMER11_CH1 <sup>(4)</sup> , WKUP6         |
| PD8      | 55   | I/O                        | 5VT                         | Default: PD8 Alternate2: EXMC_D13 Remap: USART2_TX                                                                                  |
| PD9      | 56   | I/O                        | 5VT                         | Default: PD9 Alternate2: EXMC_D14 Remap: USART2_RX                                                                                  |
| PD10     | 57   | I/O                        | 5VT                         | Default: PD10 Alternate2: EXMC_D15 Remap: USART2_CK                                                                                 |
| PD11     | 58   | I/O                        | 5VT                         | Default: PD11 Alternate2: EXMC_A16 Remap: USART2_CTS                                                                                |
| PD12     | 59   | I/O                        | 5VT                         | Default: PD12 Alternate2: EXMC_A17 Remap: TIMER3_CH0, USART2_RTS                                                                    |
| PD13     | 60   | I/O                        | 5VT                         | Default: PD13 Alternate2: EXMC_A18 Remap: TIMER3_CH1                                                                                |
| PD14     | 61   | I/O                        | 5VT                         | Default: PD14 Alternate2: EXMC_D0 Remap: TIMER3_CH2                                                                                 |
| PD15     | 62   | I/O                        | 5VT                         | Default: PD15 Alternate2: EXMC_D1 Remap: TIMER3_CH3, CTC_SYNC                                                                       |
| PC6      | 63   | I/O                        | 5VT                         | Default: PC6 Alternate1: SHRTIMER_EXEV9, USART5_TX Alternate2: I2S1_MCK, TIMER7_CH0, SDIO_D6 Remap: TIMER2_CH0                      |
| PC7      | 64   | I/O                        | 5VT                         | Default: PC7 Alternate1: SHRTIMER_FLT4, USART5_RX                                                                                   |



| Pin Name          | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                |
|-------------------|------|----------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------|
|                   |      |                            |                             | Alternate2: I2S2_MCK, TIMER7_CH1, SDIO_D7 Remap: TIMER2_CH1                                                         |
| PC8               | 65   | I/O                        | 5VT                         | Default: PC8 Alternate1: SHRTIMER_ST4CH0, USART5_CK Alternate2: TIMER7_CH2, SDIO_D0 Remap: TIMER2_CH2               |
| PC9               | 66   | I/O                        | 5VT                         | Default: PC9 Alternate1: SHRTIMER_ST4CH1, I2C2_SDA Alternate2: TIMER7_CH3, SDIO_D1 Remap: TIMER2_CH3                |
| PA8               | 67   | I/O                        | 5VT                         | Default: PA8 Alternate1: SHRTIMER_ST0CH0, I2C2_SCL Alternate2: USART0_CK, TIMER0_CH0, CK_OUT, CTC_SYNC              |
| PA9               | 68   | I/O                        | 5VT                         | Default: PA9 Alternate1: SHRTIMER_ST0CH1, I2C2_SMBA Alternate2: USART0_TX, TIMER0_CH1                               |
| PA10              | 69   | I/O                        | 5VT                         | Default: PA10 Alternate1: SHRTIMER_ST1CH0 Alternate2: USART0_RX, TIMER0_CH2                                         |
| PA11              | 70   | I/O                        | 5VT                         | Default: PA11 Alternate1: SHRTIMER_ST1CH1, USART5_TX Alternate2: USART0_CTS, CAN0_RX, USBDM, TIMER0_CH3             |
| PA12              | 71   | I/O                        | 5VT                         | Default: PA12 Alternate1: SHRTIMER_FLT0, USART5_RX Alternate2: USART0_RTS, CAN0_TX, USBDP, TIMER0_ETI               |
| PA13              | 72   | I/O                        | 5VT                         | Default: JTMS, SWDIO<br>Remap: PA13                                                                                 |
| NC                | 73   |                            |                             | -                                                                                                                   |
| V <sub>SS_2</sub> | 74   | Р                          |                             | Default: Vss_2                                                                                                      |
| V <sub>DD_2</sub> | 75   | Р                          |                             | Default: V <sub>DD_2</sub>                                                                                          |
| PA14              | 76   | I/O                        | 5VT                         | Default: JTCK, SWCLK<br>Remap: PA14                                                                                 |
| PA15              | 77   | I/O                        | 5VT                         | Default: JTDI Alternate1: SHRTIMER_FLT1 Alternate2: SPI2_NSS, I2S2_WS Remap: TIMER1_CH0, TIMER1_ETI, PA15, SPI0_NSS |
| PC10              | 78   | I/O                        | 5VT                         | Default: PC10 Alternate1: I2C2_SCL Alternate2: UART3_TX, SDIO_D2 Remap: USART2_TX, SPI2_SCK, I2S2_CK                |



| Pin Name | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                                    |
|----------|------|----------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| PC11     | 79   | I/O                        | 5VT                         | Default: PC11 Alternate1: SHRTIMER_EXEV1, I2S2_ADD_SD Alternate2: UART3_RX, SDIO_D3 Remap: USART2_RX, SPI2_MISO                         |
| PC12     | 80   | I/O                        | 5VT                         | Default: PC12 Alternate1: SHRTIMER_EXEV0 Alternate2: UART4_TX, SDIO_CK Remap: USART2_CK, SPI2_MOSI, I2S2_SD                             |
| PD0      | 81   | I/O                        | 5VT                         | Default: PD0 Alternate2: EXMC_D2 Remap: OSCIN, CAN0_RX                                                                                  |
| PD1      | 82   | I/O                        | 5VT                         | Default: PD1 Alternate2: EXMC_D3 Remap: OSCOUT, CAN0_TX                                                                                 |
| PD2      | 83   | I/O                        | 5VT                         | Default: PD2 Alternate2: TIMER2_ETI, UART4_RX, SDIO_CMD                                                                                 |
| PD3      | 84   | I/O                        | 5VT                         | Default: PD3 Alternate2: EXMC_CLK Remap: USART1_CTS                                                                                     |
| PD4      | 85   | I/O                        | 5VT                         | Default: PD4 Alternate1: SHRTIMER_FLT2 Alternate2: EXMC_NOE Remap: USART1_RTS                                                           |
| PD5      | 86   | I/O                        | 5VT                         | Default: PD5 Alternate1: SHRTIMER_EXEV2 Alternate2: EXMC_NWE Remap: USART1_TX                                                           |
| PD6      | 87   | I/O                        | 5VT                         | Default: PD6 Alternate2: EXMC_NWAIT Remap: USART1_RX                                                                                    |
| PD7      | 88   | I/O                        | 5VT                         | Default: PD7 Alternate2: EXMC_NE0, EXMC_NCE1 Remap: USART1_CK                                                                           |
| PB3      | 89   | I/O                        | 5VT                         | Default: JTDO Alternate1: SHRTIMER_SCOUT, SHRTIMER_EXEV8 Alternate2: SPI2_SCK, I2S2_CK Remap: TIMER1_CH1, PB3, TRACESWO, SPI0_SCK       |
| PB4      | 90   | I/O                        | 5VT                         | Default: NJTRST Alternate1: SHRTIMER_EXEV6, I2C2_SDA, I2S2_ADD_SD Alternate2: SPI2_MISO, I2C0_TXFRAME Remap: TIMER2_CH0, PB4, SPI0_MISO |
| PB5      | 91   | I/O                        |                             | Default: PB5                                                                                                                            |



| Pin Name          | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                  |
|-------------------|------|----------------------------|-----------------------------|---------------------------------------------------------------------------------------|
|                   |      |                            |                             | Alternate1: SHRTIMER_EXEV5, I2C2_SCL Alternate2: I2C0_SMBA, SPI2_MOSI, I2S2_SD, WKUP5 |
|                   |      |                            |                             | Remap: TIMER2_CH1, SPI0_MOSI, CAN1_RX                                                 |
|                   |      |                            |                             | Default: PB6                                                                          |
| PB6               | 92   | I/O                        | 5VT                         | Alternate1: SHRTIMER_SCIN, SHRTIMER_EXEV3                                             |
| 1 50              | 32   |                            |                             | Alternate2: I2C0_SCL, TIMER3_CH0                                                      |
|                   |      |                            |                             | Remap: USART0_TX, CAN1_TX, SPI0_IO2                                                   |
|                   |      | I/O                        | 5VT                         | Default: PB7                                                                          |
| PB7               | 93   |                            |                             | Alternate1: SHRTIMER_EXEV2 Alternate2: I2C0_SDA , TIMER3_CH1, EXMC_NADV               |
|                   |      |                            |                             | Remap: USART0_RX, SPI0_IO3                                                            |
| воото             | 94   | ı                          |                             | Default: BOOT0                                                                        |
|                   | 95   | I/O                        | 5VT                         | Default: PB8                                                                          |
|                   |      |                            |                             | Alternate1: SHRTIMER_EXEV7, I2C2_SDA                                                  |
| PB8               |      |                            |                             | Alternate2: TIMER3_CH2, SDIO_D4, TIMER9_CH0 <sup>(4)</sup>                            |
|                   |      |                            |                             | Remap: I2C0_SCL, CAN0_RX                                                              |
|                   | 96   | I/O                        | 5VT                         | Default: PB9                                                                          |
| PB9               |      |                            |                             | Alternate1: SHRTIMER_EXEV4                                                            |
| 1 55              |      |                            |                             | Alternate2: TIMER3_CH3, SDIO_D5, TIMER10_CH0 <sup>(4)</sup>                           |
|                   |      |                            |                             | Remap: I2C0_SDA, CAN0_TX                                                              |
|                   |      | I/O                        | 5VT                         | Default: PE0                                                                          |
| PE0               | 97   |                            |                             | Alternate1: SHRTIMER_SCIN                                                             |
|                   |      |                            |                             | Alternate2: TIMER3_ETI, EXMC_NBL0                                                     |
| PE1               | 98   | I/O                        | 5VT                         | Default: PE1 Alternate1: SHRTIMER_SCOUT                                               |
| FEI               | 90   |                            |                             | Alternate2: EXMC_NBL1                                                                 |
| Vss 3             | 99   | Р                          |                             | Default: Vss 3                                                                        |
| V <sub>DD_3</sub> | 100  | Р                          |                             | Default: V <sub>DD_3</sub>                                                            |

#### Notes:

- (1) Type: I = input, O = output, P = power.
- (2) I/O Level: 5VT = 5 V tolerant.
- (3) Alternate1: The specified function can be mapped to the specific pin by configuring AFIO\_PCFA ~ AFIO\_PCFG registers.
  - Alternate2: These functions can be enabled with correct GPIO and function module mode configurations.
  - Remap: A group of the specified module functions can be mapped to the specified pins by configuring AFIO\_PCF0 ~ AFIO\_PCF1 registers.
- (4) Functions are available in GD32E503xE devices.



## 2.6.3. GD32E503Rx LQFP64 pin definitions

Table 2-5. GD32E503Rx LQFP64 pin definitions

| Table 2 0. C            | DOLLO | DOILX E                    | Q 1 1 0 <del>7</del>        | pin definitions                                                                                                     |
|-------------------------|-------|----------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------|
| Pin Name                | Pins  | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                |
| V <sub>BAT</sub>        | 1     | Р                          |                             | Default: V <sub>BAT</sub>                                                                                           |
| PC13-<br>TAMPER-<br>RTC | 2     | I/O                        |                             | Default: PC13<br>Alternate2: TAMPER-RTC, WKUP1                                                                      |
| PC14-<br>OSC32IN        | 3     | I/O                        |                             | Default: PC14<br>Alternate2: OSC32IN                                                                                |
| PC15-<br>OSC32OUT       | 4     | I/O                        |                             | Default: PC15<br>Alternate2: OSC32OUT                                                                               |
| OSCIN                   | 5     | I                          |                             | Default: OSCIN<br>Remap: PD0                                                                                        |
| OSCOUT                  | 6     | 0                          |                             | Default: OSCOUT<br>Remap: PD1                                                                                       |
| NRST                    | 7     | I/O                        |                             | Default: NRST                                                                                                       |
| PC0                     | 8     | I/O                        |                             | Default: PC0<br>Alternate2: ADC012_IN10                                                                             |
| PC1                     | 9     | I/O                        |                             | Default: PC1<br>Alternate2: ADC012_IN11                                                                             |
| PC2                     | 10    | I/O                        |                             | Default: PC2 Alternate1: I2S1_ADD_SD Alternate2: ADC012_IN12                                                        |
| PC3                     | 11    | I/O                        |                             | Default: PC3<br>Alternate2: ADC012_IN13                                                                             |
| V <sub>SSA</sub>        | 12    | Р                          |                             | Default: V <sub>SSA</sub>                                                                                           |
| V <sub>DDA</sub>        | 13    | Р                          |                             | Default: V <sub>DDA</sub>                                                                                           |
| PA0-WKUP0               | 14    | I/O                        |                             | Default: PA0 Alternate2: WKUP0, USART1_CTS, ADC012_IN0, TIMER1_CH0, TIMER1_ETI, TIMER4_CH0, TIMER7_ETI              |
| PA1                     | 15    | I/O                        |                             | Default: PA1 Alternate2: USART1_RTS, ADC012_IN1, TIMER4_CH1, TIMER1_CH1                                             |
| PA2                     | 16    | I/O                        |                             | Default: PA2 Alternate2: USART1_TX, TIMER4_CH2, ADC012_IN2, TIMER8_CH0 <sup>(4)</sup> , TIMER1_CH2, SPI0_IO2, WKUP3 |
| PA3                     | 17    | I/O                        |                             | Default: PA3 Alternate2: USART1_RX, TIMER4_CH3, ADC012_IN3, TIMER1_CH3, TIMER8_CH1 <sup>(4)</sup> , SPI0_IO3        |
| V <sub>SS_4</sub>       | 18    | Р                          |                             | Default: Vss_4                                                                                                      |
| $V_{DD\_4}$             | 19    | Р                          |                             | Default: V <sub>DD_4</sub>                                                                                          |



|                   |      |                            |                             | GD3ZL303XX DataSHet                                                                                                                              |  |  |  |
|-------------------|------|----------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin Name          | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                                             |  |  |  |
| PA4               | 20   | I/O                        |                             | Default: PA4 Alternate2: SPI0_NSS, USART1_CK, DAC_OUT0, ADC01_IN4 Remap: SPI2_NSS, I2S2_WS                                                       |  |  |  |
| PA5               | 21   | I/O                        |                             | Default: PA5 Alternate2: SPI0_SCK, ADC01_IN5, DAC_OUT1                                                                                           |  |  |  |
| PA6               | 22   | I/O                        |                             | Default: PA6 Alternate2: SPI0_MISO, TIMER7_BRKIN, ADC01_IN6, TIMER2_CH0, TIMER12_CH0 <sup>(4)</sup> Remap: TIMER0_BRKIN                          |  |  |  |
| PA7               | 23   | I/O                        |                             | Remap: IIMER0_BRKIN  Default: PA7  Alternate2: SPI0_MOSI, TIMER7_CH0_ON, ADC01_IN7,  TIMER2_CH1, TIMER13_CH0 <sup>(4)</sup> Remap: TIMER0_CH0_ON |  |  |  |
| PC4               | 24   | I/O                        |                             | Default: PC4 Alternate2: ADC01_IN14                                                                                                              |  |  |  |
| PC5               | 25   | I/O                        |                             | Default: PC5                                                                                                                                     |  |  |  |
| PB0               | 26   | I/O                        |                             | Alternate2: ADC01_IN15, WKUP4  Default: PB0  Alternate2: ADC01_IN8, TIMER2_CH2, TIMER7_CH1_ON  Remap: TIMER0_CH1_ON                              |  |  |  |
| PB1               | 27   | I/O                        |                             | Default: PB1 Alternate1: SHRTIMER_SCOUT Alternate2: ADC01_IN9, TIMER2_CH3, TIMER7_CH2_ON Remap: TIMER0_CH2_ON                                    |  |  |  |
| PB2               | 28   | I/O                        | 5VT                         | Default: PB2, BOOT1 Alternate1: SHRTIMER_SCIN                                                                                                    |  |  |  |
| PB10              | 29   | I/O                        | 5VT                         | Default: PB10 Alternate1: SHRTIMER_FLT2 Alternate2: I2C1_SCL, USART2_TX Remap: TIMER1_CH2                                                        |  |  |  |
| PB11              | 30   | I/O                        | 5VT                         | Default: PB11 Alternate1: SHRTIMER_FLT3 Alternate2: I2C1_SDA, USART2_RX Remap: TIMER1_CH3                                                        |  |  |  |
| Vss_1             | 31   | Р                          |                             | Default: Vss_1                                                                                                                                   |  |  |  |
| V <sub>DD_1</sub> | 32   | Р                          |                             | Default: V <sub>DD_1</sub>                                                                                                                       |  |  |  |
| PB12              | 33   | I/O                        | 5VT                         | Default: PB12 Alternate1: SHRTIMER_ST2CH0 Alternate2: SPI1_NSS, I2S1_WS, I2C1_SMBA, USART2_CK, TIMER0_BRKIN, CAN1_RX                             |  |  |  |
| PB13              | 34   | I/O                        | 5VT                         | Default: PB13 Alternate1: SHRTIMER_ST2CH1                                                                                                        |  |  |  |



| Pin Name | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                                |  |  |  |
|----------|------|----------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|          |      |                            |                             | Alternate2: SPI1_SCK, I2S1_CK, USART2_CTS,                                                                                          |  |  |  |
|          |      |                            |                             | TIMER0_CH0_ON, CAN1_TX, I2C1_TXFRAME                                                                                                |  |  |  |
| PB14     | 35   | I/O                        | 5VT                         | Default: PB14 Alternate1: SHRTIMER_ST3CH0, I2S1_ADD_SD Alternate2: SPI1_MISO, USART2_RTS, TIMER0_CH1_ON, TIMER11_CH0 <sup>(4)</sup> |  |  |  |
| PB15     | 36   | I/O                        | 5VT                         | Default: PB15 Alternate1: SHRTIMER_ST3CH1 Alternate2: SPI1_MOSI, TIMER0_CH2_ON, I2S1_SD, TIMER11_CH1 <sup>(4)</sup> , WKUP6         |  |  |  |
| PC6      | 37   | I/O                        | 5VT                         | Default: PC6 Alternate1: SHRTIMER_EXEV9, USART5_TX Alternate2: I2S1_MCK, TIMER7_CH0, SDIO_D6 Remap: TIMER2_CH0                      |  |  |  |
| PC7      | 38   | I/O                        | 5VT                         | Default: PC7 Alternate1: SHRTIMER_FLT4, USART5_RX Alternate2: I2S2_MCK, TIMER7_CH1, SDIO_D7 Remap: TIMER2_CH1                       |  |  |  |
| PC8      | 39   | I/O                        | 5VT                         | Default: PC8 Alternate1: SHRTIMER_ST4CH0, USART5_CK Alternate2: TIMER7_CH2, SDIO_D0 Remap: TIMER2_CH2                               |  |  |  |
| PC9      | 40   | I/O                        | 5VT                         | Default: PC9 Alternate1: SHRTIMER_ST4CH1, I2C2_SDA Alternate2: TIMER7_CH3, SDIO_D1 Remap: TIMER2_CH3                                |  |  |  |
| PA8      | 41   | I/O                        | 5VT                         | Default: PA8 Alternate1: SHRTIMER_ST0CH0, I2C2_SCL Alternate2: USART0_CK, TIMER0_CH0, CK_OUT, CTC_SYNC                              |  |  |  |
| PA9      | 42   | I/O                        | 5VT                         | Default: PA9 Alternate1: SHRTIMER_ST0CH1, I2C2_SMBA Alternate2: USART0_TX, TIMER0_CH1                                               |  |  |  |
| PA10     | 43   | I/O                        | 5VT                         | Default: PA10 Alternate1: SHRTIMER_ST1CH0 Alternate2: USART0_RX, TIMER0_CH2                                                         |  |  |  |
| PA11     | 44   | I/O                        | 5VT                         | Default: PA11 Alternate1: SHRTIMER_ST1CH1, USART5_TX Alternate2: USART0_CTS, CAN0_RX, USBDM, TIMER0_CH3                             |  |  |  |
| PA12     | 45   | I/O                        | 5VT                         | Default: PA12 Alternate1: SHRTIMER_FLT0, USART5_RX Alternate2: USART0_RTS, CAN0_TX, USBDP,                                          |  |  |  |



|                   |      |                            |                             | GD3ZE503XX Datasnet                                                                                                                      |  |  |  |  |
|-------------------|------|----------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin Name          | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                                     |  |  |  |  |
|                   |      |                            |                             | TIMER0_ETI                                                                                                                               |  |  |  |  |
| PA13              | 46   | I/O                        | 5VT                         | Default: JTMS, SWDIO<br>Remap: PA13                                                                                                      |  |  |  |  |
| V <sub>SS_2</sub> | 47   | Р                          |                             | Default: Vss_2                                                                                                                           |  |  |  |  |
| V <sub>DD_2</sub> | 48   | Р                          |                             | Default: V <sub>DD 2</sub>                                                                                                               |  |  |  |  |
| PA14              | 49   | I/O                        | 5VT                         | Default: JTCK, SWCLK<br>Remap: PA14                                                                                                      |  |  |  |  |
| PA15              | 50   | I/O                        | 5VT                         | Default: JTDI Alternate1: SHRTIMER_FLT1 Alternate2: SPI2_NSS, I2S2_WS Remap: TIMER1_CH0, TIMER1_ETI, PA15, SPI0_NSS                      |  |  |  |  |
| PC10              | 51   | I/O                        | 5VT                         | Default: PC10 Alternate1: I2C2_SCL Alternate2: UART3_TX, SDIO_D2 Remap: USART2_TX, SPI2_SCK, I2S2_CK                                     |  |  |  |  |
| PC11              | 52   | I/O                        | 5VT                         | Default: PC11 Alternate1: SHRTIMER_EXEV1, I2S2_ADD_SD Alternate2: UART3_RX, SDIO_D3 Remap: USART2_RX, SPI2_MISO                          |  |  |  |  |
| PC12              | 53   | I/O                        | 5VT                         | Default: PC12 Alternate1: SHRTIMER_EXEV0 Alternate2: UART4_TX, SDIO_CK Remap: USART2_CK, SPI2_MOSI, I2S2_SD                              |  |  |  |  |
| PD2               | 54   | I/O                        | 5VT                         | Default: PD2 Alternate2: TIMER2_ETI, UART4_RX, SDIO_CMD                                                                                  |  |  |  |  |
| PB3               | 55   | I/O                        | 5VT                         | Default: JTDO Alternate1: SHRTIMER_SCOUT, SHRTIMER_EXEV8 Alternate2: SPI2_SCK, I2S2_CK Remap: TIMER1_CH1, PB3, TRACESWO, SPI0_SCK        |  |  |  |  |
| PB4               | 56   | I/O                        | 5VT                         | Default: NJTRST Alternate1: SHRTIMER_EXEV6, I2C2_SDA, I2S2_ADD_SD Alternate2: SPI2_MISO, I2C0_TXFRAME Remap: TIMER2_CH0, PB4, SPI0_MISO  |  |  |  |  |
| PB5               | 57   | I/O                        |                             | Default: PB5 Alternate1: SHRTIMER_EXEV5, I2C2_SCL Alternate2: I2C0_SMBA, SPI2_MOSI, I2S2_SD, WKUP5 Remap: TIMER2_CH1, SPI0_MOSI, CAN1_RX |  |  |  |  |
| PB6               | 58   | I/O                        | 5VT                         | Default: PB6 Alternate1: SHRTIMER_SCIN, SHRTIMER_EXEV3 Alternate2: I2C0_SCL, TIMER3_CH0 Remap: USART0_TX, CAN1_TX, SPI0_IO2              |  |  |  |  |
| PB7               | 59   | I/O                        | 5VT                         | Default: PB7                                                                                                                             |  |  |  |  |



| Pin Name          | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                        |  |  |  |
|-------------------|------|----------------------------|-----------------------------|-------------------------------------------------------------|--|--|--|
|                   |      |                            |                             | Alternate1: SHRTIMER_EXEV2                                  |  |  |  |
|                   |      |                            |                             | Alternate2: I2C0_SDA , TIMER3_CH1                           |  |  |  |
|                   |      |                            |                             | Remap: USART0_RX, SPI0_IO3                                  |  |  |  |
| воото             | 60   | I                          |                             | Default: BOOT0                                              |  |  |  |
|                   |      |                            | 5\/T                        | Default: PB8                                                |  |  |  |
| PB8               | 61   | 1/0                        |                             | Alternate1: SHRTIMER_EXEV7, I2C2_SDA                        |  |  |  |
| PBO               | 01   | I/O                        |                             | Alternate2: TIMER3_CH2, SDIO_D4, TIMER9_CH0 <sup>(4)</sup>  |  |  |  |
|                   |      |                            |                             | Remap: I2C0_SCL, CAN0_RX                                    |  |  |  |
|                   |      |                            |                             | Default: PB9                                                |  |  |  |
| DDO               | 00   | 1/0                        | 5\ /T                       | Alternate1: SHRTIMER_EXEV4                                  |  |  |  |
| PB9               | 62   | I/O                        | 5VT                         | Alternate2: TIMER3_CH3, SDIO_D5, TIMER10_CH0 <sup>(4)</sup> |  |  |  |
|                   |      |                            |                             | Remap: I2C0_SDA, CAN0_TX                                    |  |  |  |
| V <sub>SS_3</sub> | 63   | Р                          |                             | Default: Vss_3                                              |  |  |  |
| $V_{DD_3}$        | 64   | Р                          |                             | Default: V <sub>DD_3</sub>                                  |  |  |  |

#### Notes:

- (1) Type: I = input, O = output, P = power.
- (2) I/O Level: 5VT = 5 V tolerant.
- (3) Alternate1: The specified function can be mapped to the specific pin by configuring AFIO\_PCFA ~ AFIO\_PCFG registers.

Alternate2: These functions can be enabled with correct GPIO and function module mode configurations.

Remap: A group of the specified module functions can be mapped to the specified pins by configuring AFIO\_PCF0 ~ AFIO\_PCF1 registers.

(4) Functions are available in GD32E503xE devices.



# 2.6.4. GD32E503Cx LQFP48 pin definitions

Table 2-6. GD32E503Cx LQFP48 pin definitions

| Pin Name                | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> |                                                                                                                     |  |  |  |  |
|-------------------------|------|----------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| VBAT                    | 1    | Р                          |                             | Default: V <sub>BAT</sub>                                                                                           |  |  |  |  |
| PC13-<br>TAMPER-<br>RTC | 2    | I/O                        |                             | Default: PC13<br>Alternate2: TAMPER-RTC, WKUP1                                                                      |  |  |  |  |
| PC14-<br>OSC32IN        | 3    | I/O                        |                             | Default: PC14<br>Alternate2: OSC32IN                                                                                |  |  |  |  |
| PC15-<br>OSC32OUT       | 4    | I/O                        |                             | Default: PC15<br>Alternate2: OSC32OUT                                                                               |  |  |  |  |
| OSCIN                   | 5    | I                          |                             | Default: OSCIN<br>Remap: PD0                                                                                        |  |  |  |  |
| OSCOUT                  | 6    | 0                          |                             | Default: OSCOUT<br>Remap: PD1                                                                                       |  |  |  |  |
| NRST                    | 7    | I/O                        |                             | Default: NRST                                                                                                       |  |  |  |  |
| Vssa                    | 8    | Р                          |                             | Default: V <sub>SSA</sub>                                                                                           |  |  |  |  |
| $V_{DDA}$               | 9    | Р                          |                             | Default: V <sub>DDA</sub>                                                                                           |  |  |  |  |
| PA0-WKUP0               | 10   | I/O                        |                             | Default: PA0 Alternate2: WKUP0, USART1_CTS, ADC012_IN0, TIMER1_CH0, TIMER1_ETI, TIMER4_CH0                          |  |  |  |  |
| PA1                     | 11   | I/O                        |                             | Default: PA1 Alternate2: USART1_RTS, ADC012_IN1, TIMER4_CH1, TIMER1_CH1                                             |  |  |  |  |
| PA2                     | 12   | I/O                        |                             | Default: PA2 Alternate2: USART1_TX, TIMER4_CH2, ADC012_IN2, TIMER8_CH0 <sup>(4)</sup> , TIMER1_CH2, SPI0_IO2, WKUP3 |  |  |  |  |
| PA3                     | 13   | I/O                        |                             | Default: PA3<br>Alternate2: USART1_RX, TIMER4_CH3, ADC012_IN3,<br>TIMER1_CH3, TIMER8_CH1 <sup>(4)</sup> , SPI0_IO3  |  |  |  |  |
| PA4                     | 14   | I/O                        |                             | Default: PA4 Alternate2: SPI0_NSS, USART1_CK, DAC_OUT0, ADC01_IN4 Remap: SPI2_NSS, I2S2_WS                          |  |  |  |  |
| PA5                     | 15   | I/O                        |                             | Default: PA5 Alternate2: SPI0_SCK, ADC01_IN5, DAC_OUT1                                                              |  |  |  |  |
| PA6                     | 16   | I/O                        |                             | Default: PA6 Alternate2: SPI0_MISO, ADC01_IN6, TIMER2_CH0, TIMER12_CH0 <sup>(4)</sup> Remap: TIMER0_BRKIN           |  |  |  |  |
| PA7                     | 17   | I/O                        |                             | Default: PA7                                                                                                        |  |  |  |  |



|            |             |                            |                             | GD3ZL303XX DataSHet                             |  |  |  |  |
|------------|-------------|----------------------------|-----------------------------|-------------------------------------------------|--|--|--|--|
| Pin Name   | Pins        | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>            |  |  |  |  |
|            |             |                            |                             | Alternate2: SPI0_MOSI, ADC01_IN7, TIMER2_CH1,   |  |  |  |  |
|            |             |                            |                             | TIMER13_CH0 <sup>(4)</sup>                      |  |  |  |  |
|            |             |                            |                             | Remap: TIMER0_CH0_ON                            |  |  |  |  |
|            |             |                            |                             | Default: PB0                                    |  |  |  |  |
| PB0        | 18          | I/O                        |                             | Alternate2: ADC01_IN8, TIMER2_CH2               |  |  |  |  |
|            |             |                            |                             | Remap: TIMER0_CH1_ON                            |  |  |  |  |
|            |             |                            |                             | Default: PB1                                    |  |  |  |  |
| PB1        | 19          | I/O                        |                             | Alternate1: SHRTIMER_SCOUT                      |  |  |  |  |
| FDI        | 19          | 1/0                        |                             | Alternate2: ADC01_IN9, TIMER2_CH3               |  |  |  |  |
|            |             |                            |                             | Remap: TIMER0_CH2_ON                            |  |  |  |  |
| PB2        | 20          | I/O                        | 5VT                         | Default: PB2, BOOT1                             |  |  |  |  |
| T DZ       | 20          | 1/0                        | 3 7 1                       | Alternate1: SHRTIMER_SCIN                       |  |  |  |  |
|            |             |                            |                             | Default: PB10                                   |  |  |  |  |
| PR10       | PB10 21 I/O |                            | 5VT                         | Alternate1: SHRTIMER_FLT2                       |  |  |  |  |
| 1 510      |             |                            |                             | Alternate2: I2C1_SCL, USART2_TX                 |  |  |  |  |
|            |             |                            |                             | Remap: TIMER1_CH2                               |  |  |  |  |
|            |             |                            | 5VT                         | Default: PB11                                   |  |  |  |  |
| PB11       | 22          | I/O                        |                             | Alternate1: SHRTIMER_FLT3                       |  |  |  |  |
|            |             | ., 0                       |                             | Alternate2: I2C1_SDA, USART2_RX                 |  |  |  |  |
|            |             |                            |                             | Remap: TIMER1_CH3                               |  |  |  |  |
| Vss_1      | 23          | Р                          |                             | Default: V <sub>SS_1</sub>                      |  |  |  |  |
| $V_{DD_1}$ | 24          | Р                          |                             | Default: V <sub>DD_1</sub>                      |  |  |  |  |
|            |             |                            |                             | Default: PB12                                   |  |  |  |  |
| PB12       | 25          | I/O                        | 5VT                         | Alternate1: SHRTIMER_ST2CH0                     |  |  |  |  |
|            |             | ., 0                       |                             | Alternate2: SPI1_NSS, I2S1_WS, I2C1_SMBA,       |  |  |  |  |
|            |             |                            |                             | USART2_CK, TIMER0_BRKIN, CAN1_RX                |  |  |  |  |
|            |             |                            |                             | Default: PB13                                   |  |  |  |  |
| PB13       | 26          | I/O                        | 5VT                         | Alternate1: SHRTIMER_ST2CH1                     |  |  |  |  |
|            |             |                            |                             | Alternate2: SPI1_SCK, I2S1_CK, USART2_CTS,      |  |  |  |  |
|            |             |                            |                             | TIMER0_CH0_ON, CAN1_TX, I2C1_TXFRAME            |  |  |  |  |
|            |             |                            |                             | Default: PB14                                   |  |  |  |  |
| PB14       | 27          | I/O                        | 5VT                         | Alternate1: SHRTIMER_ST3CH0, I2S1_ADD_SD        |  |  |  |  |
|            |             |                            |                             | Alternate2: SPI1_MISO, USART2_RTS,              |  |  |  |  |
|            |             |                            |                             | TIMER0_CH1_ON, TIMER11_CH0 <sup>(4)</sup>       |  |  |  |  |
|            |             |                            |                             | Default: PB15 Alternate1: SHRTIMER_ST3CH1       |  |  |  |  |
| PB15       | 28          | I/O                        | 5VT                         | Alternate 2: SPI1_MOSI, TIMER0_CH2_ON, I2S1_SD, |  |  |  |  |
|            |             |                            |                             | TIMER11_CH1 <sup>(4)</sup> , WKUP6              |  |  |  |  |
|            |             |                            |                             | Default: PA8                                    |  |  |  |  |
|            |             |                            |                             | Alternate1: SHRTIMER_ST0CH0, I2C2_SCL           |  |  |  |  |
| PA8        | 29          | I/O                        | 5VT                         | Alternate2: USART0_CK, TIMER0_CH0, CK_OUT,      |  |  |  |  |
|            |             |                            |                             | CTC_SYNC                                        |  |  |  |  |
| PA9        | 30          | I/O                        | 5VT                         | Default: PA9                                    |  |  |  |  |
| . , ,,     |             | ., .                       |                             | w                                               |  |  |  |  |



|  |                |      |                            |                                                  | GD32L303XX DataSHet                                                                          |  |  |
|--|----------------|------|----------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------|--|--|
|  | Pin Name       | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup>                      | Functions description <sup>(3)</sup>                                                         |  |  |
|  |                |      |                            |                                                  | Alternate1: SHRTIMER_ST0CH1, I2C2_SMBA                                                       |  |  |
|  |                |      |                            |                                                  | Alternate2: USART0_TX, TIMER0_CH1                                                            |  |  |
|  |                |      |                            |                                                  | Default: PA10                                                                                |  |  |
|  | PA10           | 31   | I/O                        | 5VT                                              | Alternate1: SHRTIMER_ST1CH0                                                                  |  |  |
|  |                |      |                            |                                                  | Alternate2: USART0_RX, TIMER0_CH2                                                            |  |  |
|  | PA11           | 32   | I/O                        | 5VT                                              | Default: PA11 Alternate1: SHRTIMER_ST1CH1 Alternate2: USART0_CTS, CAN0_RX, USBDM, TIMER0_CH3 |  |  |
|  |                |      |                            |                                                  | Default: PA12                                                                                |  |  |
|  | DA40           | 22   | 1/0                        | 5VT                                              | Alternate1: SHRTIMER_FLT0                                                                    |  |  |
|  | PA12           | 33   | I/O                        | 501                                              | Alternate2: USART0_RTS, CAN0_TX, USBDP,                                                      |  |  |
|  |                |      |                            |                                                  | TIMERO_ETI                                                                                   |  |  |
|  | PA13           | 34   | I/O                        | 5VT                                              | Default: JTMS, SWDIO                                                                         |  |  |
|  | FAIS           | 34   | 1/0                        | 371                                              | Remap: PA13                                                                                  |  |  |
|  | Vss_2          | 35   | Р                          |                                                  | Default: V <sub>SS_2</sub>                                                                   |  |  |
|  | $V_{DD\_2}$    | 36   | Р                          |                                                  | Default: V <sub>DD_2</sub>                                                                   |  |  |
|  | DA44           | 0.7  | 1/0                        | 5) /T                                            | Default: JTCK, SWCLK                                                                         |  |  |
|  | PA14           | 37   | 1/0                        | 5VT                                              | Remap: PA14                                                                                  |  |  |
|  |                |      |                            |                                                  | Default: JTDI                                                                                |  |  |
|  | PA15           | 38   | I/O                        | 5VT                                              | Alternate1: SHRTIMER_FLT1                                                                    |  |  |
|  | PAID           | 30   | 1/0                        | 301                                              | Alternate2: SPI2_NSS, I2S2_WS                                                                |  |  |
|  |                |      |                            |                                                  | Remap: TIMER1_CH0, TIMER1_ETI, PA15, SPI0_NSS                                                |  |  |
|  |                |      |                            |                                                  | Default: JTDO                                                                                |  |  |
|  | PB3            | 39   | I/O                        | 5VT                                              | Alternate1: SHRTIMER_SCOUT, SHRTIMER_EXEV8                                                   |  |  |
|  | 1 00           | 33   | 1/0                        | 1 70                                             | Alternate2: SPI2_SCK, I2S2_CK                                                                |  |  |
|  |                |      |                            |                                                  | Remap: TIMER1_CH1, PB3, TRACESWO, SPI0_SCK                                                   |  |  |
|  |                |      |                            |                                                  | Default: NJTRST                                                                              |  |  |
|  |                |      |                            |                                                  | Alternate1: SHRTIMER_EXEV6, I2C2_SDA,                                                        |  |  |
|  | PB4            | 40   | I/O                        | 5VT                                              | I2S2_ADD_SD                                                                                  |  |  |
|  |                |      |                            |                                                  | Alternate2: SPI2_MISO, I2C0_TXFRAME                                                          |  |  |
|  |                |      |                            |                                                  | Remap: TIMER2_CH0, PB4, SPI0_MISO                                                            |  |  |
|  |                |      |                            |                                                  | Default: PB5                                                                                 |  |  |
|  | PB5            | 41   | I/O                        |                                                  | Alternate1: SHRTIMER_EXEV5, I2C2_SCL                                                         |  |  |
|  |                |      |                            | Alternate2: I2C0_SMBA, SPI2_MOSI, I2S2_SD, WKUP5 |                                                                                              |  |  |
|  |                |      |                            | Remap: TIMER2_CH1, SPI0_MOSI, CAN1_RX            |                                                                                              |  |  |
|  | PB6 42 1/O 5VT |      |                            | Default: PB6                                     |                                                                                              |  |  |
|  |                |      | I/O                        | 5VT                                              | Alternate1: SHRTIMER_SCIN, SHRTIMER_EXEV3                                                    |  |  |
|  |                |      |                            | Alternate2: I2C0_SCL, TIMER3_CH0                 |                                                                                              |  |  |
|  |                |      |                            |                                                  | Remap: USART0_TX, CAN1_TX, SPI0_IO2  Default: PB7                                            |  |  |
|  | PB7            | 43   | I/O                        | 5VT                                              | Alternate1: SHRTIMER_EXEV2                                                                   |  |  |
|  | יט י           | +3   | "/0                        | 3 7 1                                            | Alternate2: I2C0_SDA , TIMER3_CH1                                                            |  |  |
|  |                | l    |                            |                                                  | /                                                                                            |  |  |



| Pin Name          | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description <sup>(3)</sup>                                                                                         |  |  |  |
|-------------------|------|----------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                   |      |                            |                             | Remap: USART0_RX, SPI0_IO3                                                                                                   |  |  |  |
| воото             | 44   | I                          |                             | Default: BOOT0                                                                                                               |  |  |  |
| PB8               | 45   | I/O                        | 5VT                         | Default: PB8 Alternate1: SHRTIMER_EXEV7, I2C2_SDA Alternate2: TIMER3_CH2, TIMER9_CH0 <sup>(4)</sup> Remap: I2C0_SCL, CAN0_RX |  |  |  |
| PB9               | 46   | I/O                        | 5VT                         | Default: PB9 Alternate1: SHRTIMER_EXEV4 Alternate2: TIMER3_CH3, TIMER10_CH0 <sup>(4)</sup> Remap: I2C0_SDA, CAN0_TX          |  |  |  |
| V <sub>SS_3</sub> | 47   | Р                          |                             | Default: V <sub>SS_3</sub>                                                                                                   |  |  |  |
| $V_{DD_3}$        | 48   | Р                          |                             | Default: V <sub>DD_3</sub>                                                                                                   |  |  |  |

#### Notes:

- (1) Type: I = input, O = output, P = power.
- (2) I/O Level: 5VT = 5 V tolerant.
- (3) Alternate1: The specified function can be mapped to the specific pin by configuring AFIO\_PCFA ~ AFIO\_PCFG registers.

Alternate2: These functions can be enabled with correct GPIO and function module mode configurations.

Remap: A group of the specified module functions can be mapped to the specified pins by configuring AFIO\_PCF0 ~ AFIO\_PCF1 registers.

(4) Functions are available in GD32E503xE devices.



# 3. Functional description

#### 3.1. Arm<sup>®</sup> Cortex<sup>®</sup>-M33 core

The Cortex®-M33 processor is a 32-bit processor that possesses low interrupt latency and low-cost debug. The characteristics of integrated and advanced make the Cortex®-M33 processor suitable for market products that require microcontrollers with high performance and low power consumption.

32-bit Arm® Cortex®-M33 processor core

- Up to 180 MHz operation frequency
- Ultra-low power, energy-efficient operation
- Integrated Nested Vectored Interrupt Controller (NVIC)
- 24-bit SysTick timer

The Cortex®-M33 processor is based on the ARMv8 architecture and supports both Thumb and Thumb-2 instruction sets. Some system peripherals listed below are also provided by Cortex®-M33:

- Internal Bus Matrix connected with Code bus, System bus, and Private Peripheral Bus (PPB) and debug accesses
- Nested Vectored Interrupt Controller (NVIC)
- Breakpoint Unit (BPU)
- Data Watchpoint and Trace (DWT)
- Instrumentation Trace Macrocell (ITM)
- Serial Wire JTAG Debug Port (SWJ-DP)
- Trace Port Interface Unit (TPIU)
- Memory Protection Unit (MPU)
- Floating Point Unit (FPU)
- DSP Extension (DSP)

# 3.2. Embedded memory

- Up to 512 Kbytes of Flash memory
- Up to 128 Kbytes of SRAM with hardware parity checking

512 Kbytes of inner Flash and 128 Kbytes of inner SRAM at most is available for storing programs and data, both accessed (R/W) at CPU clock speed with 0~4 waiting time. <u>Table</u> 2-2. <u>GD32E503xx memory map</u> shows the memory map of the GD32E503xx series of devices, including code, SRAM, peripheral, and other pre-defined regions.



### 3.3. Clock, reset and supply management

- Internal 8 MHz factory-trimmed RC and external 4 to 32 MHz crystal oscillator
- Internal 48 MHz RC oscillator
- Internal 40 KHz RC calibrated oscillator and external 32.768 KHz crystal oscillator
- Integrated system clock PLL
- 1.62 to 3.6 V application supply and I/Os
- Supply Supervisor: POR (Power On Reset), PDR (Power Down Reset), and low voltage detector (LVD)

The Clock Control Unit (CCU) provides a range of oscillator and clock functions. These include speed internal RC oscillator and external crystal oscillator, high speed and low speed two types. Several prescalers allow the frequency configuration of the AHB and two APB domains. The maximum frequency of the AHB, APB2 and APB1 domains is 180 MHz/180 MHz/90 MHz. See *Figure 2-6. GD32E503xx clock tree* for details on the clock tree.

The Reset Control Unit (RCU) controls three kinds of reset: system reset resets the processor core and peripheral IP components. Power-on reset (POR) and power-down reset (PDR) are always active, and ensures proper operation starting from 1.56 V and down to 1.52V. The device remains in reset mode when V<sub>DD</sub> is below a specified threshold. The embedded low voltage detector (LVD) monitors the power supply, compares it to the voltage threshold and generates an interrupt as a warning message for leading the MCU into security.

#### Power supply schemes:

- V<sub>DD</sub> range: 1.62 to 3.6 V, external power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins.
- V<sub>SSA</sub>, V<sub>DDA</sub> range: 1.62 to 3.6 V, external analog power supplies for ADC, reset blocks, RCs and PLL.
- V<sub>BAK</sub> range: 1.62 to 3.6 V, power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

#### 3.4. Boot modes

At startup, boot pins are used to select one of three boot options:

- Boot from main Flash memory (default)
- Boot from system memory
- Boot from on-chip SRAM

In default condition, boot from main Flash memory is selected. The boot loader is located in the internal boot ROM memory (system memory). It is used to reprogram the Flash memory by using USART0 (PA9 and PA10) or USART1 (PD5 and PD6).



### 3.5. Power saving modes

The MCU supports five kinds of power saving modes to achieve even lower power consumption. They are Sleep, Deep-sleep, Deep-sleep 1, Deep-sleep 2 and Standby mode. These operating modes reduce the power consumption and allow the application to achieve the best balance between the CPU operating time, speed and power consumption.

#### ■ Sleep mode

In sleep mode, only the clock of CPU core is off. All peripherals continue to operate and any interrupt/event can wake up the system.

#### ■ **Deep-sleep** mode

In Deep-sleep mode, all clocks in the 1.1V domain are off, and all of IRC8M, IRC48M, HXTAL and PLLs are disabled. The contents of SRAM and registers are preserved. Any interrupt or wakeup event from EXTI lines can wake up the system from the deep-sleep mode including the 16 external lines, the RTC alarm, LVD output, USB wakeup, I2C2 wakeup and USART5 wakeup. When exiting the deep-sleep mode, the IRC8M is selected as the system clock.

#### ■ Deep-sleep 1 mode

In Deep-sleep 1 mode, all clocks in the 1.1V domain are off, and all of IRC8M, IRC48M, HXTAL and PLLs are disabled. The power of COREOFF1 domain is cut off. The contents of registers in COREOFF1 domain are lost. Any interrupt or wakeup event from EXTI lines can wake up the system from the deep-sleep 1 mode including the 16 external lines, the RTC alarm, LVD output, USB wakeup, I2C2 wakeup and USART5 wakeup. Waking up from Deep-sleep 1 mode needs an additional delay to power on COREOFF1 domain. When exiting the deep-sleep 1 mode, the IRC8M is selected as the system clock.

#### ■ Deep-sleep 2 mode

In Deep-sleep 2 mode, all clocks in the 1.1V domain are off, and all of IRC8M, IRC48M, HXTAL and PLLs are disabled. The power of COREOFF0/COREOFF1 domain is cut off. The contents of SRAM except for the first 32K and registers in COREOFF0/COREOFF1 domain are lost. Any interrupt or wakeup event from EXTI lines can wake up the system from the deep-sleep mode including the 16 external lines, the RTC alarm, LVD output, USB wakeup, I2C2 wakeup and USART5 wakeup. Waking up from Deep-sleep 2 mode needs an additional delay to power on COREOFF1 domain. Waking up from Deep-sleep 2 mode needs an additional delay to power on COREOFF0/COREOFF1 domain. When exiting the deep-sleep 2 mode, the IRC8M is selected as the system clock.

#### Standby mode

In Standby mode, the whole 1.1V domain is power off, the LDO is shut down, and all of IRC8M, IRC48M, HXTAL and PLL are disabled. There are four wakeup sources for the Standby mode, including the external reset from NRST pin, the RTC alarm, the FWDGT reset, and the rising edge on WKUP pins.



## 3.6. Analog to digital converter (ADC)

- 12-bit SAR ADC's conversion rate is up to 2.5 MSPS
- 12-bit, 10-bit, 8-bit or 6-bit configurable resolution
- Hardware oversampling ratio adjustable from 2 to 256x improves resolution to 16-bit
- Input voltage range: V<sub>REF-</sub> to V<sub>REF+</sub>
- Temperature sensor

Three 12-bit 2.5 MSPS multi-channel ADCs are integrated in the device. It has a total of 18 multiplexed channels: up to 16 external channels, 1 channel for internal temperature sensor (V<sub>SENSE</sub>) and 1 channel for internal reference voltage (V<sub>REFINT</sub>). The input voltage range is between V<sub>REF-</sub> and V<sub>REF+</sub>. An on-chip hardware oversampling scheme improves performance while off-loading the related computational burden from the CPU. The analog watchdog allows the application to detect whether the input voltage goes outside the user-defined higher or lower thresholds. A configurable channel management block can be used to perform conversions in single, continuous, scan or discontinuous mode to support more advanced use.

The ADC can be triggered from the events generated by the general level 0 timers (TIMERx), the advanced timers (TIMER0 and TIMER7) and SHRTIMER with internal connection. The temperature sensor can be used to generate a voltage that varies linearly with temperature. It is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage in a digital value.

To ensure a high accuracy on ADC and DAC, the ADC/DAC independent external reference voltage should be connected to  $V_{REF+}/V_{REF-}$  pins. According to the different packages,  $V_{REF+}$  pin can be connected to  $V_{DDA}$  pin, or external reference voltage,  $V_{REF-}$  pin must be connected to  $V_{SSA}$  pin. The  $V_{REF+}$  pin is only available on no less than 100-pin packages, or else the  $V_{REF+}$  pin is not available and internally connected to  $V_{DDA}$ . The  $V_{REF-}$  pin is only available on no less than 100-pin packages, or else the  $V_{REF-}$  pin is not available and internally connected to  $V_{SSA}$ .

# 3.7. Digital to analog converter (DAC)

- Two 12-bit DACs with independent output channels
- 8-bit or 12-bit mode in conjunction with the DMA controller

The 12-bit buffered DAC is used to generate variable analog outputs. The DAC channels can be triggered by the timer, SHRTIMER or EXTI with DMA support. In dual DAC channel operation, conversions could be done independently or simultaneously. The maximum output value of the DAC is  $V_{\text{REF+}}$ .

#### 3.8. DMA

7 channels for DMA0 controller and 5 channels for DMA1 controller



 Peripherals supported: Timers, SHRTIMER, SDIO, ADCs, DACs, SPIs, I2Cs, USARTs and I2S

The flexible general-purpose DMA controllers provide a hardware method of transferring data between peripherals and/or memory without intervention from the CPU, thereby freeing up bandwidth for other system functions. Three types of access method are supported: peripheral to memory, memory to peripheral, memory to memory.

Each channel is connected to fixed hardware DMA requests. The priorities of DMA channel requests are determined by software configuration and hardware channel number. Transfer size of source and destination are independent and configurable.

## 3.9. General-purpose inputs/outputs (GPIOs)

- Up to 112 fast GPIOs, all mappable on 16 external interrupt lines
- Analog input/output configurable
- Alternate function input/output configurable

There are up to 112 general purpose I/O pins (GPIO) in GD32E503xx, named PA0 ~ PA15, PB0 ~ PB15, PC0 ~ PC15, PD0 ~ PD15, PE0 ~ PE15, PF0 ~ PF15 and PG0 ~ PG15 to implement logic input/output functions. Each of the GPIO ports has related control and configuration registers to satisfy the requirements of specific applications. The external interrupts on the GPIO pins of the device have related control and configuration registers in the Interrupt/event controller (EXTI). The GPIO ports are pin-shared with other alternative functions (AFs) to obtain maximum flexibility on the package pins. Each of the GPIO pins can be configured by software as output (push-pull or open-drain), input, peripheral alternate function or analog mode. Most of the GPIO pins are shared with digital or analog alternate functions.

# 3.10. Timers and PWM generation

- Two 16-bit advanced timer (TIMER0, TIMER7), one 32-bit general timer (TIMER1), up to nine 16-bit general timers (TIMER2 ~ TIMER4, TIMER8 ~ TIMER13), and two 16-bit basic timer (TIMER5, TIMER6)
- Up to 4 independent channels of PWM, output compare or input capture for each general timer and external trigger input
- 16-bit, motor control PWM advanced timer with programmable dead-time generation for output match
- Encoder interface controller with two inputs using quadrature decoder
- 24-bit SysTick timer down counter
- 2 watchdog timers (free watchdog timer and window watchdog timer)

The advanced timer (TIMER0, TIMER7) can be used as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable dead-time generation. It



can also be used as a complete general timer. The 4 independent channels can be used for input capture, output compare, PWM generation (edge- or center- aligned counting modes) and single pulse mode output. If configured as a general 16-bit timer, it has the same functions as the TIMERx timer. It can be synchronized with external signals or to interconnect with other general timers together which have the same architecture and features.

The general timer can be used for a variety of purposes including general time, input signal pulse width measurement or output waveform generation such as a single pulse generation or PWM output, up to 4 independent channels for input capture/output compare. TIMER1 is based on a 32-bit auto-reload up/down counter and a 16-bit prescaler. TIMER2 ~ TIMER4 is based on a 16-bit auto-reload up/down counter and a 16-bit prescaler. TIMER8 ~ TIMER13 is based on a 16-bit auto-reload up counter and a 16-bit prescaler. The general timer also supports an encoder interface with two inputs using quadrature decoder.

The basic timer, known as TIMER5 &TIMER6, are mainly used for DAC trigger generation. They can also be used as a simple 16-bit time base.

The GD32E503xx have two watchdog peripherals, free watchdog timer and window watchdog timer. They offer a combination of high safety level, flexibility of use and timing accuracy.

The free watchdog timer includes a 12-bit down-counting counter and an 8-stage prescaler. It is clocked from an independent 40 KHz internal RC and as it operates independently of the main clock, it can operate in deep-sleep, deep-sleep 1, deep-sleep 2 and standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management.

The window watchdog timer is based on a 7-bit down counter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early wakeup interrupt capability and the counter can be frozen in debug mode.

The SysTick timer is dedicated for OS, but could also be used as a standard down counter. The features are shown below:

- A 24-bit down counter
- Auto reload capability
- Maskable system interrupt generation when the counter reaches 0
- Programmable clock source

# 3.11. Real time clock (RTC)

- 32-bit programmable counter with a programmable 20-bit prescaler
- Alarm function
- Interrupt and wakeup event

The real time clock is an independent timer which provides a set of continuously running counters in backup registers to provide a real calendar function, and provides an alarm interrupt or an expected interrupt. The RTC features a 32-bit programmable counter for long-



term measurement using the compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 KHz from external crystal oscillator.

#### 3.12. Inter-integrated circuit (I2C)

#### I2C0 and I2C1:

- Support both master and slave mode with a frequency up to 1 MHz (Fast mode plus)
- Provide arbitration function, optional PEC (packet error checking) generation and checking
- Supports 7-bit and 10-bit addressing mode and general call addressing mode
- SMBus 2.0 and PMBus compatible
- Supports SAM\_V mode

#### 12C2:

- Support both master and slave mode with a frequency up to 1 MHz (Fast mode plus)
- Provide arbitration function, optional PEC (packet error checking) generation and checking
- Supports 7-bit and 10-bit addressing mode and general call addressing mode
- SMBus 3.0 and PMBus 1.3 compatible
- Wakeup from Deep-sleep mode on address match

The I2C interface is an internal circuit allowing communication with an external I2C interface which is an industry standard two line serial interface used for connection to external hardware. These two serial lines are known as a serial data line (SDA) and a serial clock line (SCL). The I2C module provides different data transfer rates: up to 100 KHz in standard mode, up to 400 KHz in the fast mode and up to 1 MHz in the fast mode plus. The I2C module also has an arbitration detect function to prevent the situation where more than one master attempts to transmit data to the I2C bus at the same time. A CRC-8 calculator is also provided in I2C interface to perform packet error checking for I2C data.

# 3.13. Serial peripheral interface (SPI)

- Up to three SPI interfaces with a frequency of up to 30 MHz
- Support both master and slave mode
- Hardware CRC calculation and transmit automatic CRC error checking
- Quad-SPI configuration available in master mode (only in SPI0)

The SPI interface uses 4 pins, among which are the serial data input and output lines (MISO & MOSI), the clock line (SCK) and the slave select line (NSS). All SPIs can be served by the DMA controller. The SPI interface may be used for a variety of purposes, including simplex synchronous transfers on two lines with a possible bidirectional data line or reliable communication using CRC checking. Quad-SPI master mode is also supported in SPI0.



# 3.14. Universal synchronous asynchronous receiver transmitter (USART)

#### USART0~2, UART3~4:

- Maximum speed up to 22.5 MBits/s
- Supports both asynchronous and clocked synchronous serial communication modes
- IrDA SIR encoder and decoder support
- LIN break generation and detection
- ISO 7816-3 compliant smart card interface

#### **USART5**:

- Maximum speed up to 22.5 MBits/s
- Supports both asynchronous and clocked synchronous serial communication modes
- IrDA SIR encoder and decoder support
- LIN break generation and detection
- ISO 7816-3 compliant smart card interface
- Dual clock domain
- Wake up from Deep-sleep mode

The USART (USART0, USART1, USART2, USART5) are used to translate data between parallel and serial interfaces, provides a flexible full duplex data exchange using synchronous or asynchronous transfer. It is also commonly used for RS-232 standard communication. The USART includes a programmable baud rate generator which is capable of dividing the system clock to produce a dedicated clock for the USART transmitter and receiver. The USART also supports DMA function for high speed data communication.

# 3.15. Inter-IC sound (I2S)

- Two I2S bus Interfaces with sampling frequency from 8 KHz to 192 KHz
- Support either master or slave mode

The Inter-IC sound (I2S) bus provides a standard communication interface for digital audio applications by 4-wire serial lines. GD32E503xx contain an I2S-bus interface that can be operated with 16/32 bit resolution in master or slave mode, pin multiplexed with SPI1 and SPI2. The audio sampling frequency from 8 KHz to 192 KHz is supported.

# 3.16. Universal Serial Bus full-speed device interface (USBD)

- USB 2.0 full-speed device controller.
- Support USB 2.0 Link Power Management.
- Shared dedicated 512-byte SRAM used for data packet buffer with CAN.
- Integrated USB PHY.



The Universal Serial Bus full-speed device interface (USBD) module contains a full-speed internal USB PHY and no more external PHY chip is needed. USBD supports all the four types of transfer (control, bulk, interrupt and isochronous) defined in USB 2.0 protocol. USBD supports 8 USB endpoints that can be individually configured.

## 3.17. Controller area network (CAN)

■ Two CAN interfaces supports the CAN protocols version 2.0A and B, ISO11891-1:2015 specification with baud rates up to 1 Mbit/s when classical frames.

Controller area network (CAN) is a method for enabling serial communication in field bus. The CAN protocol has been used extensively in industrial automation and automotive applications. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. Each CAN has three mailboxes for transmission and two FIFOs of three messages depth for reception. The CANO and CAN1 provides 28 scalable/configurable identifier filter banks for selecting the incoming messages needed and discarding the others.

## 3.18. External memory controller (EXMC)

- Supported external memory: SRAM, PSRAM, ROM and NOR-Flash, NAND Flash and PC card
- Up to 16-bit data bus
- Support to interface with Motorola 6800 and Intel 8080 type LCD directly

External memory controller (EXMC) is an abbreviation of external memory controller. It is divided in to several sub-banks for external device support, each sub-bank has its own chip selection signal but at one time, only one bank can be accessed. The EXMC support code execution from external memory except NAND Flash and PC card. The EXMC also can be configured to interface with the most common LCD module of Motorola 6800 and Intel 8080 series and reduce the system cost and complexity.

# 3.19. Secure digital input/output interface (SDIO)

■ Support SD2.0/SDIO2.0/MMC4.2/CE-ATA1.1 host and device interface

The Secure Digital Input and Output Card Interface (SDIO) provides access to external SD memory cards specifications version 2.0, SDIO card specification version 2.0, multi-media card system specification version 4.2 and CE-ATA digital protocol version 1.1 with DMA supported.

# 3.20. Super High-Resolution Timer (SHRTIMER)

■ High- precision timing units: Master\_TIMER, Slave\_TIMERx (x=0..4).



- Synchronization outputs: synchronize external resources as master.
- Synchronization inputs: be synchronized as a slaver.
- Bunch mode controller to handle light-load operation.
- 6 DMA request: Master\_TIMER requests, Slave\_TIMERx (x=0..4) requests.

SHRTIMER has a high-precision counting clock and can be used for high-precision timing. It can generate 10 high precision and flexible digital signals to control motor or be used for power management applications. It has multiple internal signals connected to the ADC and DAC. It can be used for control and monitoring purposes. It can handle various fault input for safe purposes.

## 3.21. Serial/Quad Parallel Interface (SQPI)

- SQPI controller support configuring output clock frequency which is divided by HCLK.
- SQPI controller support no address phase and data phase operation which is named special command by the controller.
- SQPI controller support 256MB external memory space.
   Logic memory address range: 0xB000\_0000 0xBFFF\_FFF.
- SQPI controller support 6 types mode for different combination of command, address, waitcycle, and data phase.

Serial/Quad Parallel Interface (SQPI) is a controller for external serial/dual/quad parallel interface memory peripheral. For example: SQPI-PSRAM and SQPI-FLASH. With this controller, users can use external SQPI interface memory as SRAM simply.

# 3.22. Debug mode

■ Serial wire JTAG debug port (SWJ-DP)

The Arm® SWJ-DP Interface is embedded and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

## 3.23. Package and operation temperature

- LQFP144 (GD32E503Zx), LQFP100 (GD32E503Vx), LQFP64 (GD32E503Rx) and LQFP48 (GD32E503Cx).
- Operation temperature range: -40°C to +85°C (industrial level)



## 4. Electrical characteristics

# 4.1. Absolute maximum ratings

The maximum ratings are the limits to which the device can be subjected without permanently damaging the device. Note that the device is not guaranteed to operate properly at the maximum ratings. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

Table 4-1. Absolute maximum ratings (1)(4)

| Symbol            | Parameter                                               | Min                    | Max                     | Unit |
|-------------------|---------------------------------------------------------|------------------------|-------------------------|------|
| V <sub>DD</sub>   | External voltage range <sup>(2)</sup>                   | Vss - 0.3              | V <sub>SS</sub> + 3.63  | V    |
| V <sub>DDA</sub>  | External analog supply voltage                          | V <sub>SSA</sub> - 0.3 | V <sub>SSA</sub> + 3.63 | V    |
| V <sub>BAT</sub>  | External battery supply voltage                         | Vss - 0.3              | V <sub>SS</sub> + 3.63  | V    |
| V <sub>IN</sub>   | Input voltage on 5V tolerant pin <sup>(3)</sup>         | Vss - 0.3              | V <sub>DD</sub> + 3.63  | V    |
| VIN               | Input voltage on other I/O                              | Vss - 0.3              | 3.63                    | V    |
| ΔV <sub>DDx</sub> | Variations between different V <sub>DD</sub> power pins | _                      | 50                      | mV   |
| Vssx -Vss         | Variations between different ground pins                | _                      | 50                      | mV   |
| lio               | Maximum current for GPIO pins                           | _                      | ±25                     | mA   |
| T <sub>A</sub>    | Operating temperature range                             | -40                    | +85                     | °C   |
| T <sub>STG</sub>  | Storage temperature range                               | -65                    | +150                    | °C   |
| TJ                | Maximum junction temperature                            | _                      | 125                     | °C   |

<sup>(1)</sup> Guaranteed by design, not tested in production.

# 4.2. Operating conditions characteristics

Table 4-2. DC operating conditions

| Symbol           | Parameter                                           | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit |
|------------------|-----------------------------------------------------|------------|--------------------|-----|--------------------|------|
| $V_{DD}$         | Supply voltage                                      | _          | 1.71               | 3.3 | 3.63               | ٧    |
| \/·              | Analog supply voltage, f <sub>ADCMAX</sub> = 35 MHz |            | 2.4                | 3.3 | 3.63               | V    |
| V <sub>DDA</sub> | Analog supply voltage, f <sub>ADCMAX</sub> = 14 MHz | _          | 1.71               | _   | 2.4                | V    |
| V <sub>BAT</sub> | Battery supply voltage                              | _          | 1.71               | _   | 3.63               | V    |

<sup>(1)</sup> Based on characterization, not tested in production.

<sup>(2)</sup> All main power and ground pins should be connected to an external power source within the allowable range.

<sup>(3)</sup> V<sub>IN</sub> maximum value cannot exceed 6.5 V.

<sup>(4)</sup> It is recommended that  $V_{DD}$  and  $V_{DDA}$  are powered by the same source. The maximum difference between  $V_{DD}$  and  $V_{DDA}$  does not exceed 300 mV during power-up and operation.



V<sub>BAT</sub> V<sub>SS</sub> V<sub>SS</sub> V<sub>DDA</sub> V<sub>DDA</sub> V<sub>SSA</sub> V<sub>REF+</sub> V<sub>REF-</sub>

Figure 4-1. Recommended power supply decoupling capacitors (1)(2)

- (1) The  $V_{REF+}$  and  $V_{REF-}$  pins are only available on no less than 100-pin packages, or else the  $V_{REF+}$  and  $V_{REF-}$  pins are not available and internally connected to  $V_{DDA}$  and  $V_{SSA}$  pins.
- (2) All decoupling capacitors need to be as close as possible to the pins on the PCB board.

Table 4-3. Clock frequency (1)

|                   | 1 7                  |            |     |     |      |  |  |  |  |  |
|-------------------|----------------------|------------|-----|-----|------|--|--|--|--|--|
| Symbol            | Parameter            | Conditions | Min | Max | Unit |  |  |  |  |  |
| f <sub>HCLK</sub> | AHB clock frequency  | _          | _   | 180 | MHz  |  |  |  |  |  |
| f <sub>APB1</sub> | APB1 clock frequency | _          | _   | 90  | MHz  |  |  |  |  |  |
| f <sub>APB2</sub> | APB2 clock frequency | _          | _   | 180 | MHz  |  |  |  |  |  |

<sup>(1)</sup> Guaranteed by design, not tested in production.

Table 4-4. Operating conditions at Power up/ Power down (1)

| Symbol | Parameter                      | Conditions | Min | Max | Unit  |
|--------|--------------------------------|------------|-----|-----|-------|
| 1      | V <sub>DD</sub> rise time rate |            | 0   | 8   | / \/  |
| tvdd   | V <sub>DD</sub> fall time rate | _          | 50  | 8   | µs/ V |

<sup>(1)</sup> Guaranteed by design, not tested in production.

Table 4-5. Start-up timings of Operating conditions (1)(2)(3)

| Symbol            | Parameter     | Conditions              | Тур | Unit |
|-------------------|---------------|-------------------------|-----|------|
|                   | Start up time | Clock source from HXTAL | 608 |      |
| <b>t</b> start-up | Start-up time | Clock source from IRC8M | 74  | μs   |

- (1) Based on characterization, not tested in production.
- (2) After power-up, the start-up time is the time between the rising edge of NRST high and the first I/O instruction conversion in SystemInit function.
- (3) PLL is off.



Table 4-6. Power saving mode wakeup timings characteristics (1)(2)

| Symbol      | Parameter                                              | Тур  | Unit |
|-------------|--------------------------------------------------------|------|------|
| tSleep      | Wakeup from Sleep mode                                 | 1.7  |      |
|             | Wakeup from Deep-sleep mode (LDO On)                   | 3.1  |      |
|             | Wakeup from Deep-sleep mode (LDO in low power mode)    | 3.1  |      |
| 4           | Wakeup from Deep-sleep mode1 (LDO in low power and low |      |      |
| tDeep-sleep | driver mode)                                           | 4.3  | μs   |
|             | Wakeup from Deep-sleep mode2 (LDO in low power and low | 44.7 |      |
|             | driver mode)                                           | 11.7 |      |
| tStandby    | Wakeup from Standby mode                               | 77.2 |      |

<sup>(1)</sup> Based on characterization, not tested in production.

# 4.3. Power consumption

The power measurements specified in the tables represent that code with data executing from on-chip Flash with the following specifications.

Table 4-7. Power consumption characteristics (2)(3)(4)(5)

| Symbol                            | Parameter                    | Conditions                                                                                             | Min | Typ <sup>(1)</sup> | Max | Unit |
|-----------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
|                                   |                              | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,<br>System clock = 180 MHz, All peripherals | _   | 59.8               |     | mA   |
|                                   |                              | enabled                                                                                                |     |                    |     |      |
|                                   |                              | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,<br>System clock = 180 MHz, All peripherals | _   | 26.1               | _   | mA   |
|                                   |                              | disabled                                                                                               |     |                    |     |      |
|                                   |                              | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$<br>System clock = 160 MHz, All peripherals | _   | 53.6               | _   | mA   |
|                                   |                              | enabled                                                                                                |     |                    |     |      |
|                                   | Supply current<br>(Run mode) | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$                                            |     |                    |     |      |
|                                   |                              | System clock = 160 MHz, All peripherals                                                                | _   | 23.5               | _   | mA   |
| I <sub>DD</sub> +I <sub>DDA</sub> |                              | disabled                                                                                               |     |                    |     |      |
|                                   |                              | $V_{DD} = V_{DDA} = 3.3 \text{ V}, \text{HXTAL} = 25 \text{ MHz},$                                     |     |                    |     |      |
|                                   |                              | System clock = 120 MHz, All peripherals                                                                | _   | 41                 | _   | mA   |
|                                   |                              | enabled                                                                                                |     |                    |     |      |
|                                   |                              | $V_{DD} = V_{DDA} = 3.3 \text{ V}, \text{HXTAL} = 25 \text{ MHz},$                                     |     |                    |     |      |
|                                   |                              | System clock = 120 MHz, All peripherals                                                                | _   | 18.2               | _   | mA   |
|                                   |                              | disabled                                                                                               |     |                    |     |      |
|                                   |                              | $V_{DD} = V_{DDA} = 3.3 \text{ V}, \text{HXTAL} = 25 \text{ MHz},$                                     |     |                    |     |      |
|                                   |                              | System clock = 108 MHz, All peripherals                                                                | _   | 37.2               | _   | mA   |
|                                   |                              | enabled                                                                                                |     |                    |     |      |
|                                   |                              | $V_{DD} = V_{DDA} = 3.3 \text{ V}, \text{HXTAL} = 25 \text{ MHz},$                                     |     | 16.6               | _   | m 1  |
|                                   |                              | System clock = 108 MHz, All peripherals                                                                |     | 16.6               | _   | mA   |

<sup>(2)</sup> The wakeup time is measured from the wakeup event to the point at which the application code reads the first instruction under the below conditions:  $V_{DD} = V_{DDA} = 3.3 \text{ V}$ , IRC8M = System clock = 8 MHz.





| Symbol   | Parameter  | Conditions                                                           | Min    | Typ <sup>(1)</sup> | Max   | Unit  |
|----------|------------|----------------------------------------------------------------------|--------|--------------------|-------|-------|
| Cyllibol | i arameter | disabled                                                             | 141111 | тур                | IVIAX | Oilit |
|          |            |                                                                      |        |                    |       |       |
|          |            | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,          |        | 22.4               |       | A     |
|          |            | System clock = 96 MHz, All peripherals enabled                       | _      | 33.4               | _     | mA    |
|          |            |                                                                      |        |                    |       |       |
|          |            | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,          |        | 15                 |       | m 1   |
|          |            | System clock = 96 MHz, All peripherals                               | _      | 15                 | _     | mA    |
|          |            | disabled $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$ |        |                    |       |       |
|          |            | System clock = 72 MHz, All peripherals                               |        | 25.7               |       | mA    |
|          |            | enabled                                                              | _      | 25.7               | _     | IIIA  |
|          |            |                                                                      |        |                    |       |       |
|          |            | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,          |        | 11 0               |       | A     |
|          |            | System clock = 72 MHz, All peripherals                               | _      | 11.8               | _     | mA    |
|          |            | disabled                                                             |        |                    |       |       |
|          |            | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$          |        | 40                 |       | A     |
|          |            | System clock = 48 MHz, All peripherals                               | _      | 18                 | _     | mA    |
|          |            | enabled                                                              |        |                    |       |       |
|          |            | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$          |        | <b>-</b>           |       |       |
|          |            | System clock = 48 MHz, All peripherals                               | _      | 7.96               | _     | mA    |
|          |            | disabled                                                             |        |                    |       |       |
|          |            | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$          |        |                    |       |       |
|          |            | System clock = 36 MHz, All peripherals                               | _      | 14                 | _     | mA    |
|          |            | enabled                                                              |        |                    |       |       |
|          |            | $V_{DD} = V_{DDA} = 3.3 \text{ V}, \text{ HXTAL} = 25 \text{ MHz},$  |        |                    |       |       |
|          |            | System clock = 36 MHz, All peripherals                               |        | 6.49               | _     | mA    |
|          |            | disabled                                                             |        |                    |       |       |
|          |            | $V_{DD} = V_{DDA} = 3.3 \text{ V}, \text{HXTAL} = 25 \text{ MHz},$   |        |                    |       |       |
|          |            | System clock = 24 MHz, All peripherals                               | _      | 9.73               | _     | mA    |
|          |            | enabled                                                              |        |                    |       |       |
|          |            | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$          |        |                    |       |       |
|          |            | System clock = 24 MHz, All peripherals                               | _      | 4.83               | _     | mA    |
|          |            | disabled                                                             |        |                    |       |       |
|          |            | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$          |        |                    |       |       |
|          |            | System clock = 16 MHz, All peripherals                               | _      | 7.2                | _     | mA    |
|          |            | enabled                                                              |        |                    |       |       |
|          |            | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$          |        |                    |       |       |
|          |            | System clock = 16 MHz, All peripherals                               | _      | 3.9                | _     | mA    |
|          |            | disabled                                                             |        |                    |       |       |
|          |            | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$          |        |                    |       |       |
|          |            | System clock = 8 MHz, All peripherals                                | _      | 4.62               | _     | mA    |
|          |            | enabled                                                              |        |                    |       |       |
|          |            | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$          | _      | 2.9                | _     | mA    |
|          |            | System clock = 8 MHz, All peripherals                                |        | 2.0                |       | (     |





| Symbol | Parameter      | Conditions                                                      | Min | Typ <sup>(1)</sup> | Max    | Unit |
|--------|----------------|-----------------------------------------------------------------|-----|--------------------|--------|------|
|        |                | disabled                                                        |     | - 76               | 111021 |      |
|        |                | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, IRC = 8 MHz, System |     |                    |        |      |
|        |                | clock = 8 MHz, All peripherals enabled                          | _   | 3.1                | _      | mA   |
|        |                | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, IRC = 8 MHz, System |     |                    |        |      |
|        |                | clock = 8 MHz, All peripherals disabled                         | _   | 1.7                | _      | mA   |
|        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$     |     |                    |        |      |
|        |                | System Clock = 180 MHz, CPU clock off,                          | _   | 47.8               | _      | mA   |
|        |                | All peripherals enabled                                         |     | 17.0               |        | '''' |
|        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$     |     |                    |        |      |
|        |                | System Clock = 180 MHz, CPU clock off,                          |     | 9.5                | _      | mA   |
|        |                | All peripherals disabled                                        |     | 0.0                |        | '''' |
|        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$     |     |                    |        |      |
|        |                | System Clock = 160 MHz, CPU clock off,                          |     | 42.8               | _      | mA   |
|        |                | All peripherals enabled                                         |     | 12.0               |        | '''' |
|        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$     |     |                    |        |      |
|        |                | System Clock = 160 MHz, CPU clock off,                          |     | 8.7                | _      | mA   |
|        |                | All peripherals disabled                                        |     | 0.7                |        | '''' |
|        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$     |     |                    |        |      |
|        |                | System Clock = 120 MHz, CPU clock off,                          |     | 32.8               | _      | mA   |
|        |                | All peripherals enabled                                         |     | 02.0               |        | '''' |
|        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$     |     |                    |        |      |
|        |                | System Clock = 120 MHz, CPU clock off,                          | _   | 7.07               | _      | mA   |
|        |                | All peripherals disabled                                        |     |                    |        |      |
|        | Supply current | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$     |     |                    |        |      |
|        | (Sleep mode)   | System Clock = 108 MHz, CPU clock off,                          | _   | 29.8               | _      | mA   |
|        |                | All peripherals enabled                                         |     |                    |        |      |
|        |                | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,     |     |                    |        |      |
|        |                | System Clock = 108 MHz, CPU clock off,                          | _   | 6.57               | _      | mA   |
|        |                | All peripherals disabled                                        |     |                    |        |      |
|        |                | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,     |     |                    |        |      |
|        |                | System Clock = 96 MHz, CPU clock off, All                       | _   | 26.7               | _      | mA   |
|        |                | peripherals enabled                                             |     |                    |        |      |
|        |                | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,     |     |                    |        |      |
|        |                | System Clock = 96 MHz, CPU clock off, All                       | _   | 6.1                | _      | mA   |
|        |                | peripherals disabled                                            |     |                    |        |      |
|        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$     |     |                    |        |      |
|        |                | System Clock = 72 MHz, CPU clock off, All                       | _   | 20.7               | _      | mA   |
|        |                | peripherals enabled                                             |     |                    |        |      |
|        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$     |     |                    |        |      |
|        |                | System Clock = 72 MHz, CPU clock off, All                       | _   | 5.1                | _      | mA   |
|        |                | peripherals disabled                                            |     |                    |        |      |
|        |                | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,     | _   | 14.5               | _      | mA   |
|        | l .            |                                                                 |     |                    |        | 1    |





|   | Symbol | Parameter      | Conditions                                                         | Min | Typ <sup>(1)</sup> | Max | Unit |
|---|--------|----------------|--------------------------------------------------------------------|-----|--------------------|-----|------|
| ŀ |        |                | System Clock = 48 MHz, CPU clock off, All                          |     | - 71               |     |      |
|   |        |                | peripherals enabled                                                |     |                    |     |      |
|   |        |                | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,        |     |                    |     |      |
|   |        |                | System Clock = 48 MHz, CPU clock off, All                          | _   | 4.1                | _   | mA   |
|   |        |                | peripherals disabled                                               |     |                    |     |      |
|   |        |                | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,        |     |                    |     |      |
|   |        |                | System Clock = 36 MHz, CPU clock off, All                          | _   | 11.4               | _   | mA   |
|   |        |                | peripherals enabled                                                |     |                    |     |      |
|   |        |                | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,        |     |                    |     |      |
|   |        |                | System Clock = 36 MHz, CPU clock off, All                          | _   | 3.6                | _   | mA   |
|   |        |                | peripherals disabled                                               |     |                    |     |      |
|   |        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V, HXTAL} = 25 \text{ MHz,}$        |     |                    |     |      |
|   |        |                | System Clock = 24 MHz, CPU clock off, All                          | _   | 8.3                | _   | mA   |
|   |        |                | peripherals enabled                                                |     |                    |     |      |
|   |        |                | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,        |     |                    |     |      |
|   |        |                | System Clock = 24 MHz, CPU clock off, All                          | _   | 3.1                | _   | mA   |
|   |        |                | peripherals disabled                                               |     |                    |     |      |
|   |        |                | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, HXTAL = 25 MHz,        |     |                    |     |      |
|   |        |                | System Clock = 16 MHz, CPU clock off, All                          | _   | 6.2                | _   | mA   |
|   |        |                | peripherals enabled                                                |     |                    |     |      |
|   |        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V}, \text{HXTAL} = 25 \text{ MHz},$ |     |                    |     |      |
|   |        |                | System Clock = 16 MHz, CPU clock off, All                          | _   | 2.7                | _   | mA   |
|   |        |                | peripherals disabled                                               |     |                    |     |      |
|   |        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V}, \text{HXTAL} = 25 \text{ MHz},$ |     |                    |     |      |
|   |        |                | System Clock = 8 MHz, CPU clock off, All                           | _   | 4.2                | _   | mA   |
|   |        |                | peripherals enabled                                                |     |                    |     |      |
|   |        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V}, \text{HXTAL} = 25 \text{ MHz},$ |     |                    |     |      |
|   |        |                | System Clock = 8 MHz, CPU clock off, All                           | _   | 2.4                | _   | mA   |
|   |        |                | peripherals disabled                                               |     |                    |     |      |
|   |        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V}, IRC = 8 \text{ MHz}, System}$   |     |                    |     |      |
|   |        |                | Clock = 8 MHz, CPU clock off, All                                  | _   | 2.8                | _   | mA   |
|   |        |                | peripherals enabled                                                |     |                    |     |      |
|   |        |                | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, IRC = 8 MHz, System    |     |                    |     |      |
|   |        |                | Clock = 8 MHz, CPU clock off, All                                  | _   | 1.1                | _   | mA   |
|   |        |                | peripherals disabled                                               |     |                    |     |      |
|   |        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V}$ , LDO in normal power           |     |                    |     |      |
|   |        |                | and normal driver mode, IRC40K off, RTC                            | —   | 461.33             | —   | μΑ   |
|   |        | Supply current | off, All GPIOs analog mode                                         |     |                    |     |      |
|   |        | (Deep-Sleep    | $V_{DD} = V_{DDA} = 3.3 \text{ V, LDO in low power and}$           |     |                    |     |      |
|   |        | mode)          | normal driver mode, IRC40K off, RTC off,                           | —   | 413.00             | —   | μΑ   |
|   |        |                | All GPIOs analog mode                                              |     |                    |     |      |
|   |        |                | $V_{DD} = V_{DDA} = 3.3 \text{ V}$ , LDO in normal power           | _   | 258.00             |     | μΑ   |





| Symbol           | Parameter       | Conditions                                                                     | Min      | Typ <sup>(1)</sup> | Max | Unit     |
|------------------|-----------------|--------------------------------------------------------------------------------|----------|--------------------|-----|----------|
| Cymbol           | 1 dramotor      | and low driver mode, IRC40K off, RTC off,                                      |          | 1 )[               | Max | Onic     |
|                  |                 | All GPIOs analog mode                                                          |          |                    |     |          |
|                  |                 | $V_{DD} = V_{DDA} = 3.3 \text{ V, LDO in low power and}$                       |          |                    |     |          |
|                  |                 | low driver mode, IRC40K off, RTC off, All                                      | _        | 210.67             | _   | μA       |
|                  |                 | GPIOs analog mode                                                              |          |                    |     | <b>,</b> |
|                  | Supply current  | $V_{DD} = V_{DDA} = 3.3 \text{ V}$ , LDO in low power and                      |          |                    |     |          |
|                  | (Deep-Sleep 1   | low driver mode, IRC40K off, RTC off, All                                      | _        | 163.33             | _   | μA       |
|                  | mode)           | GPIOs analog mode                                                              |          |                    |     |          |
|                  | Supply current  | $V_{DD} = V_{DDA} = 3.3 \text{ V}$ , LDO in low power and                      |          |                    |     |          |
|                  | (Deep-Sleep 2   | low driver mode, IRC40K off, RTC off, All                                      | _        | 68.00              | _   | μA       |
|                  | mode)           | GPIOs analog mode                                                              |          |                    |     |          |
|                  |                 | $V_{DD} = V_{DDA} = 3.3 \text{ V, LXTAL off, IRC40K on,}$                      |          |                    |     |          |
|                  |                 | RTC on                                                                         | _        | 3.79               | _   | μΑ       |
|                  |                 |                                                                                |          |                    |     |          |
|                  | Supply current  | $V_{DD} = V_{DDA} = 3.3 \text{ V, LXTAL off, IRC40K on,}$                      | _        | 3.58               | _   | μA       |
|                  | (Standby mode)  | RTC off                                                                        |          |                    |     |          |
|                  |                 | $V_{DD} = V_{DDA} = 3.3 \text{ V, LXTAL off, IRC40K off,}$                     |          | 3.08               |     |          |
|                  |                 | RTC off                                                                        |          | 3.00               | _   | μA       |
|                  |                 | V <sub>DD</sub> off, V <sub>DDA</sub> off, V <sub>BAT</sub> = 3.63 V, LXTAL on |          |                    |     |          |
|                  |                 | with external crystal, RTC on, LXTAL High                                      | _        | 1.95               | _   | μA       |
|                  |                 | driving                                                                        |          |                    |     |          |
|                  |                 | $V_{DD}$ off, $V_{DDA}$ off, $V_{BAT} = 3.3$ V, LXTAL on                       |          |                    |     |          |
|                  |                 | with external crystal, RTC on, LXTAL High                                      | _        | 1.82               | _   | μΑ       |
|                  |                 | driving                                                                        |          |                    |     |          |
|                  |                 | $V_{DD}$ off, $V_{DDA}$ off, $V_{BAT} = 2.5$ V, LXTAL on                       |          |                    |     |          |
|                  |                 | with external crystal, RTC on, LXTAL High                                      | _        | 1.67               | _   | μΑ       |
|                  |                 | driving                                                                        |          |                    |     |          |
|                  |                 | V <sub>DD</sub> off, V <sub>DDA</sub> off, V <sub>BAT</sub> = 1.71 V, LXTAL on |          |                    |     |          |
|                  | Battery supply  | with external crystal, RTC on, LXTAL High                                      | _        | 1.59               | _   | μΑ       |
| I <sub>BAT</sub> | current (Backup | driving                                                                        |          |                    |     |          |
| IBAT             | mode)           | V <sub>DD</sub> off, V <sub>DDA</sub> off, V <sub>BAT</sub> = 3.63 V, LXTAL on |          |                    |     |          |
|                  | mode)           | with external crystal, RTC on, LXTAL                                           | _        | 1.53               | _   | μΑ       |
|                  |                 | Medium High driving                                                            |          |                    |     |          |
|                  |                 | V <sub>DD</sub> off, V <sub>DDA</sub> off, V <sub>BAT</sub> = 3.3 V, LXTAL on  |          |                    |     |          |
|                  |                 | with external crystal, RTC on, LXTAL                                           | _        | 1.40               | _   | μA       |
|                  |                 | Medium High driving                                                            |          |                    |     |          |
|                  |                 | $V_{DD}$ off, $V_{DDA}$ off, $V_{BAT} = 2.5$ V, LXTAL on                       |          |                    |     |          |
|                  |                 | with external crystal, RTC on, LXTAL                                           | <b>—</b> | 1.25               | —   | μΑ       |
|                  |                 | Medium High driving                                                            |          |                    |     |          |
|                  |                 | $V_{DD}$ off, $V_{DDA}$ off, $V_{BAT} = 1.71 \text{ V}$ , LXTAL on             |          |                    |     |          |
|                  |                 | with external crystal, RTC on, LXTAL                                           | _        | 1.18               | -   | μΑ       |
|                  |                 | Medium High driving                                                            |          |                    |     |          |



# GD32E503xx Datasheet

| Symbol   | Parameter   | Conditions Min Typ <sup>(1</sup>                                               |        |                    | Max   | Unit  |
|----------|-------------|--------------------------------------------------------------------------------|--------|--------------------|-------|-------|
| Syllibol | Farailleter |                                                                                | IVIIII | Typ <sup>(1)</sup> | IVIAX | Oilit |
|          |             | $V_{DD}$ off, $V_{DDA}$ off, $V_{BAT} = 3.63 \text{ V}$ , LXTAL on             |        |                    |       |       |
|          |             | with external crystal, RTC on, LXTAL                                           | _      | 1.12               | _     | μA    |
|          |             | Medium Low driving                                                             |        |                    |       |       |
|          |             | $V_{DD}$ off, $V_{DDA}$ off, $V_{BAT} = 3.3 \text{ V}$ , LXTAL on              |        |                    |       |       |
|          |             | with external crystal, RTC on, LXTAL                                           | _      | 0.99               | _     | μΑ    |
|          |             | Medium Low driving                                                             |        |                    |       |       |
|          |             | V <sub>DD</sub> off, V <sub>DDA</sub> off, V <sub>BAT</sub> = 2.5 V, LXTAL on  |        |                    |       |       |
|          |             | with external crystal, RTC on, LXTAL                                           | _      | 0.84               | _     | μΑ    |
|          |             | Medium Low driving                                                             |        |                    |       |       |
|          |             | V <sub>DD</sub> off, V <sub>DDA</sub> off, V <sub>BAT</sub> = 1.71 V, LXTAL on |        |                    |       |       |
|          |             | with external crystal, RTC on, LXTAL                                           | _      | 0.77               | _     | μΑ    |
|          |             | Medium Low driving                                                             |        |                    |       |       |
|          |             | V <sub>DD</sub> off, V <sub>DDA</sub> off, V <sub>BAT</sub> = 3.63 V, LXTAL on |        |                    |       |       |
|          |             | with external crystal, RTC on, LXTAL Low                                       | _      | 1.00               | _     | μΑ    |
|          |             | driving                                                                        |        |                    |       |       |
|          |             | V <sub>DD</sub> off, V <sub>DDA</sub> off, V <sub>BAT</sub> = 3.3 V, LXTAL on  |        |                    |       |       |
|          |             | with external crystal, RTC on, LXTAL Low                                       | _      | 0.87               | _     | μA    |
|          |             | driving                                                                        |        |                    |       |       |
|          |             | V <sub>DD</sub> off, V <sub>DDA</sub> off, V <sub>BAT</sub> = 2.5 V, LXTAL on  |        |                    |       |       |
|          |             | with external crystal, RTC on, LXTAL Low                                       | _      | 0.72               | _     | μΑ    |
|          |             | driving                                                                        |        |                    |       |       |
|          |             | V <sub>DD</sub> off, V <sub>DDA</sub> off, V <sub>BAT</sub> = 1.71 V, LXTAL on |        |                    |       |       |
|          |             | with external crystal, RTC on, LXTAL Low                                       | _      | 0.63               | _     | μΑ    |
|          |             | driving                                                                        |        |                    |       |       |

- (1) Based on characterization, not tested in production.
- (2) Unless otherwise specified, all values given for  $T_A = 25$  °C and test result is mean value.
- (3) When System Clock is less than 4 MHz, an external source is used, and the HXTAL bypass function is needed, no PLL.
- (4) When System Clock is greater than 8 MHz, a crystal 8 MHz is used, and the HXTAL bypass function is closed, using PLL.
- (5) When analog peripheral blocks such as ADCs, DACs, HXTAL, LXTAL, IRC8M, or IRC40K are ON, an additional power consumption should be considered.







Figure 4-3. Typical supply current consumption in Sleep mode





#### 4.4. EMC characteristics

EMS (electromagnetic susceptibility) includes ESD (Electrostatic discharge, positive and negative) and FTB (Burst of Fast Transient voltage, positive and negative) testing result is given in <u>Table 4-8. EMS characteristics (1)</u>, based on the EMS levels and classes compliant with IEC 61000 series standard.

Table 4-8. EMS characteristics (1)

| Symbol                          | Parameter                               | Conditions                                          | Level/Class |
|---------------------------------|-----------------------------------------|-----------------------------------------------------|-------------|
|                                 | Voltage applied to all device pins to   | $V_{DD} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C}$ |             |
| VESD                            |                                         | LQFP144, f <sub>HCLK</sub> = 180 MHz                | ЗА          |
| induce a functional disturbance |                                         | conforms to IEC 61000-4-2                           |             |
|                                 | Fast transient voltage burst applied to | $V_{DD} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C}$ |             |
| V <sub>FTB</sub>                | induce a functional disturbance through | LQFP144, f <sub>HCLK</sub> = 180 MHz                | 4A          |
|                                 | 100 pF on $V_{DD}$ and $V_{SS}$ pins    | conforms to IEC 61000-4-4                           |             |

<sup>(1)</sup> Based on characterization, not tested in production.

# 4.5. Power supply supervisor characteristics

Table 4-9. Power supply supervisor characteristics

| Symbol                          | Parameter                | Conditions                    | Min                           | Тур  | Max  | Unit |  |
|---------------------------------|--------------------------|-------------------------------|-------------------------------|------|------|------|--|
|                                 |                          | LVDT<2:0> = 000(rising edge)  |                               | 2.19 | _    |      |  |
|                                 |                          |                               | LVDT<2:0> = 000(falling edge) |      | 2.08 | _    |  |
|                                 |                          | LVDT<2:0> = 001(rising edge)  |                               | 2.33 | _    |      |  |
|                                 |                          | LVDT<2:0> = 001(falling edge) |                               | 2.22 | _    |      |  |
|                                 |                          | LVDT<2:0> = 010(rising edge)  |                               | 2.48 | _    |      |  |
|                                 |                          | LVDT<2:0> = 010(falling edge) |                               | 2.36 | _    |      |  |
| V <sub>LVD</sub> <sup>(1)</sup> | Low voltage              | LVDT<2:0> = 011(rising edge)  |                               | 2.62 | _    | V    |  |
| V LVD.                          | Detector level selection | LVDT<2:0> = 011(falling edge) |                               | 2.51 |      | V    |  |
|                                 |                          | LVDT<2:0> = 100(rising edge)  |                               | 2.75 | _    |      |  |
|                                 |                          | LVDT<2:0> = 100(falling edge) |                               | 2.65 | _    |      |  |
|                                 |                          | LVDT<2:0> = 101(rising edge)  |                               | 2.9  | _    |      |  |
|                                 |                          | LVDT<2:0> = 101(falling edge) |                               | 2.79 | _    |      |  |
|                                 |                          | LVDT<2:0> = 110(rising edge)  |                               | 3.04 | _    |      |  |
|                                 |                          | LVDT<2:0> = 110(falling edge) | _                             | 2.93 | _    |      |  |



| Symbol                              | Parameter                   | Conditions                    | Min | Тур  | Max | Unit |
|-------------------------------------|-----------------------------|-------------------------------|-----|------|-----|------|
|                                     |                             | LVDT<2:0> = 111(rising edge)  | _   | 3.19 | _   |      |
|                                     |                             | LVDT<2:0> = 111(falling edge) | _   | 3.07 | _   |      |
| V <sub>LVDhyst</sub> <sup>(2)</sup> | LVD hysteresis              |                               | _   | 100  | _   | mV   |
| V <sub>POR</sub> <sup>(1)</sup>     | Power on reset threshold    | _                             | _   | 1.56 | _   | V    |
| V <sub>PDR</sub> <sup>(1)</sup>     | Power down reset threshold  | _                             | _   | 1.52 | _   | V    |
| V <sub>PDRhyst</sub> <sup>(2)</sup> | PDR hysteresis              | _                             | _   | 40   | _   | mV   |
| V <sub>BOR3</sub> (2)               | Brownout level 3 threshold  | Falling edge                  | _   | 2.8  |     | V    |
| V BOR3\-/                           | brownout level 3 tilleshold | Rising edge                   |     | 2.9  | ı   | V    |
| V <sub>BOR2</sub> (2)               | Brownout level 2 threshold  | Falling edge                  | _   | 2.5  | _   | V    |
| V BOR2\                             | brownout level 2 tilleshold | Rising edge                   |     | 2.6  | I   | V    |
| V <sub>BOR1</sub> (2)               | Brownout level 1 threshold  | Falling edge                  | _   | 2.2  | 1   | V    |
| V BOR1 <sup>(-)</sup>               | brownout level 1 tilleshold | Rising edge                   | _   | 2.3  | _   | V    |
| V <sub>BORhyst</sub> <sup>(2)</sup> | BOR hysteresis              |                               |     | 100  |     | mV   |
| t <sub>RSTTEMPO</sub> (2)           | Reset temporization         | _                             | _   | 2.88 | _   | ms   |

<sup>(1)</sup> Based on characterization, not tested in production.

# 4.6. Electrical sensitivity

The device is strained in order to determine its performance in terms of electrical sensitivity. Electrostatic discharges (ESD) are applied directly to the pins of the sample. Static latch-up (LU) test is based on the two measurement methods.

Table 4-10. ESD characteristics (1)

| Symbol    | Parameter                                             | Conditions                                           | Min | Тур  | Max | Unit |
|-----------|-------------------------------------------------------|------------------------------------------------------|-----|------|-----|------|
| Vesd(HBM) | Electrostatic discharge voltage (human body model)    | T <sub>A</sub> =25 °C;<br>ESDA/JEDEC JS-001-<br>2017 | l   | 6000 |     | >    |
| Vesd(cdm) | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> =25 °C;<br>ESDA/JEDEC JS-002-<br>2018 | _   | 1000 | _   | >    |

<sup>(1)</sup> Based on characterization, not tested in production.

Table 4-11. Static latch-up characteristics (1)

| Symbol | Parameter                        | Conditions                     | Min | Тур | Max | Unit |
|--------|----------------------------------|--------------------------------|-----|-----|-----|------|
| 111    | I-test                           | T. 05 %0, JEOD705              | l   | 200 | l   | mA   |
| LU     | V <sub>supply</sub> over voltage | T <sub>A</sub> =25 °C; JESD78E | _   | 5.4 | _   | V    |

<sup>(1)</sup> Based on characterization, not tested in production.

<sup>(2)</sup> Guaranteed by design, not tested in production.



#### 4.7. External clock characteristics

Table 4-12. High speed external clock (HXTAL) generated from a crystal/ceramic characteristics

| Symbol                                 | Parameter                                        | Conditions                                                                              | Min | Тур  | Max | Unit |
|----------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------|-----|------|-----|------|
| f <sub>HXTAL</sub> <sup>(1)</sup>      | Crystal or ceramic frequency                     | 1.71 V ≤ V <sub>DD</sub> ≤ 3.63 V                                                       | 4   | 8    | 32  | MHz  |
| R <sub>F</sub> <sup>(2)</sup>          | Feedback resistor                                | $V_{DD} = 3.3 \text{ V}$                                                                |     | 400  | _   | kΩ   |
| C <sub>HXTAL</sub> <sup>(2)(3)</sup>   | Recommended load capacitance on OSCIN and OSCOUT | ı                                                                                       |     | 20   | 30  | pF   |
| Ducy <sub>(HXTAL)</sub> <sup>(2)</sup> | Crystal or ceramic duty cycle                    | _                                                                                       | 30  | 50   | 70  | %    |
| g <sub>m</sub> (2)                     | Oscillator transconductance                      | Startup                                                                                 | _   | 25   | _   | mA/V |
| I <sub>DDHXTAL</sub> <sup>(1)</sup>    | Crystal or ceramic operating current             | $V_{DD} = 3.3 \text{ V, } f_{HCLK} =$ $f_{IRC8M} = 8 \text{ MHz}$ $T_A = 25 \text{ °C}$ |     | 0.42 | _   | mA   |
| tsuhxtal <sup>(1)</sup>                | Crystal or ceramic startup time                  | $V_{DD} = 3.3 \text{ V, } f_{HCLK} =$ $f_{IRC8M} = 8 \text{ MHz}$ $T_A = 25 \text{ °C}$ |     | 2    | _   | ms   |

<sup>(1)</sup> Based on characterization, not tested in production.

Table 4-13. High speed external clock characteristics (HXTAL in bypass mode)

| Symbol                                 | Parameter                  | Conditions                 | Min                 | Тур | Max                 | Unit  |
|----------------------------------------|----------------------------|----------------------------|---------------------|-----|---------------------|-------|
| <b>4</b> (1)                           | External clock source or   | 1.71 V ≤ V <sub>DD</sub> ≤ | 1                   |     | 50                  | MHz   |
| f <sub>HXTAL_ext</sub> <sup>(1)</sup>  | oscillator frequency       | 3.63 V                     | 1                   |     | 30                  | IVITZ |
| V <sub>HXTALH</sub> (2)                | OSCIN input pin high level |                            | 0.7.\/              |     | V <sub>DD</sub>     | V     |
| VHXIALH(=/                             | voltage                    | Vpp = 3.3 V                | 0.7 V <sub>DD</sub> |     | V DD                | V     |
| V <sub>HXTALL</sub> <sup>(2)</sup>     | OSCIN input pin low level  | VDD = 3.3 V                | $V_{SS}$            | _   | 0.3 V <sub>DD</sub> | V     |
| VHXTALL'                               | voltage                    |                            | VSS                 |     | 0.3 VDD             | V     |
| t <sub>H/L(HXTAL)</sub> (2)            | OSCIN high or low time     |                            | 5                   |     | _                   | ns    |
| t <sub>R/F(HXTAL)</sub> (2)            | OSCIN rise or fall time    |                            |                     |     | 10                  | ns    |
| C <sub>IN</sub> <sup>(2)</sup>         | OSCIN input capacitance    | _                          |                     | 5   | _                   | pF    |
| Ducy <sub>(HXTAL)</sub> <sup>(2)</sup> | Duty cycle                 | _                          | 40                  | _   | 60                  | %     |

<sup>(1)</sup> Based on characterization, not tested in production.

Table 4-14. Low speed external clock (LXTAL) generated from a crystal/ceramic

<sup>(2)</sup> Guaranteed by design, not tested in production.

<sup>(3)</sup>  $C_{\text{HXTAL1}} = C_{\text{HXTAL2}} = 2^*(C_{\text{LOAD}} - C_{\text{S}})$ , For  $C_{\text{HXTAL1}}$  and  $C_{\text{HXTAL2}}$ , it is recommended matching capacitance on OSCIN and OSCOUT. For  $C_{\text{LOAD}}$ , it is crystal/ceramic load capacitance, provided by the crystal or ceramic manufacturer. For  $C_{\text{S}}$ , it is PCB and MCU pin stray capacitance.

<sup>(2)</sup> Guaranteed by design, not tested in production.



#### characteristics

| Symbol                                 | Parameter                                                | Conditions                     | Min | Тур    | Max | Unit |
|----------------------------------------|----------------------------------------------------------|--------------------------------|-----|--------|-----|------|
| f <sub>LXTAL</sub> <sup>(1)</sup>      | Crystal or ceramic frequency                             | $V_{DD} = 3.3 \text{ V}$       | _   | 32.768 | _   | kHz  |
| C <sub>LXTAL</sub> (2)(3)              | Recommended matching capacitance on OSC32IN and OSC32OUT |                                | l   | 10     | _   | pF   |
| Ducy <sub>(LXTAL)</sub> <sup>(2)</sup> | Crystal or ceramic duty cycle                            | _                              | 30  | _      | 70  | %    |
|                                        | Oscillator transconductance                              | Lower driving capability       |     | 4      | _   |      |
| gm <sup>(2)</sup>                      |                                                          | Medium low driving capability  | l   | 6      | _   | μΑ/V |
| gm, ,                                  |                                                          | Medium high driving capability |     | 12     | _   | μΑνν |
|                                        |                                                          | Higher driving capability      | 1   | 18     | _   |      |
|                                        |                                                          | LXTALDRI[1:0] = 00             | _   | 0.7    | _   |      |
| I <sub>DDLXTAL</sub> <sup>(1)</sup>    | Crystal or ceramic operating                             | LXTALDRI[1:0] = 01             | _   | 0.8    | _   | μA   |
| IDDLXTAL* /                            | current                                                  | LXTALDRI[1:0] = 10             | _   | 1.2    | _   | μΛ   |
|                                        |                                                          | LXTALDRI[1:0] = 11             | _   | 1.6    | _   |      |
| tsulxtal <sup>(1)(4)</sup>             | Crystal or ceramic startup time                          | , <del></del>                  | _   | 2      | _   | s    |

- (1) Based on characterization, not tested in production.
- (2) Guaranteed by design, not tested in production.
- (3)  $C_{LXTAL1} = C_{LXTAL2} = 2*(C_{LOAD} C_S)$ , For  $C_{LXTAL1}$  and  $C_{LXTAL2}$ , it is recommended matching capacitance on SC32IN and OSC32OUT. For  $C_{LOAD}$ , it is crystal/ceramic load capacitance, provided by the crystal or ceramic manufacturer. For  $C_S$ , it is PCB and MCU pin stray capacitance.
- (4) t<sub>SULXTAL</sub> is the startup time measured from the moment it is enabled (by software) to the 32.768 kHz oscillator stabilization flags is SET. This value varies significantly with the crystal manufacturer.

Table 4-15. Low speed external user clock characteristics (LXTAL in bypass mode)

| Symbol                                | Parameter                    | Conditions              | Min                 | Тур    | Max                 | Unit |
|---------------------------------------|------------------------------|-------------------------|---------------------|--------|---------------------|------|
| f (1)                                 | External clock source or     | V <sub>DD</sub> = 3.3 V |                     | 32.768 | 1000                | kHz  |
| f <sub>LXTAL_ext</sub> <sup>(1)</sup> | oscillator frequency         | V DD = 3.3 V            | _                   | 32.700 | 1000                | KIIZ |
| V <sub>LXTALH</sub> <sup>(2)</sup>    | OSC32IN input pin high level |                         | 0.7 V <sub>DD</sub> |        | $V_{DD}$            |      |
|                                       | voltage                      | _                       | U.7 VDD             |        | V DD                | V    |
| V <sub>LXTALL</sub> <sup>(2)</sup>    | OSC32IN input pin low level  |                         | Vss                 |        | 0.3 V <sub>DD</sub> | -    |
| V LX IALL\-/                          | voltage                      | _                       | VSS                 |        | U.3 VDD             |      |
| t <sub>H/L(LXTAL)</sub> (2)           | OSC32IN high or low time     | _                       | 450                 |        | _                   | 20   |
| t <sub>R/F(LXTAL)</sub> (2)           | OSC32IN rise or fall time    | _                       | _                   | _      | 50                  | ns   |
| C <sub>IN</sub> <sup>(2)</sup>        | OSC32IN input capacitance    | _                       | _                   | 5      | _                   | pF   |
| Ducy <sub>(LXTAL)</sub> (2)           | Duty cycle                   | _                       | 30                  | 50     | 70                  | %    |

- (1) Based on characterization, not tested in production.
- (2) Guaranteed by design, not tested in production.



## 4.8. Internal clock characteristics

Table 4-16. High speed internal clock (IRC8M) characteristics

| Symbol                    | Parameter                                            | Conditions                                                         | Min  | Тур | Max  | Unit |
|---------------------------|------------------------------------------------------|--------------------------------------------------------------------|------|-----|------|------|
| fırcвм                    | High Speed Internal                                  |                                                                    |      |     |      |      |
|                           | Oscillator (IRC8M)                                   | $V_{DD} = V_{DDA} = 3.3 \text{ V}$                                 | _    | 8   | _    | MHz  |
|                           | frequency                                            |                                                                    |      |     |      |      |
| 400                       |                                                      | $V_{DD} = V_{DDA} = 3.3 \text{ V},$                                | 2.5  |     | +2.5 | %    |
|                           | IDCOM popillator Fraguency                           | $T_A = -40  ^{\circ}\text{C} \sim +85  ^{\circ}\text{C}^{(1)}$     | -2.5 | _   | 72.5 | %    |
|                           | IRC8M oscillator Frequency accuracy, Factory-trimmed | $V_{DD} = V_{DDA} = 3.3 \text{ V},$                                | 1.0  |     | +1.8 | 0/   |
|                           | accuracy, r actory-trimined                          | $T_A = 0  {}^{\circ}C \sim +85  {}^{\circ}C^{(1)}$                 | -1.8 | _   | +1.0 | %    |
| ACC <sub>IRC8M</sub>      |                                                      | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V, T <sub>A</sub> = 25 °C | -1.0 | _   | +1.0 | %    |
|                           | IRC8M oscillator Frequency                           |                                                                    |      |     |      |      |
|                           | accuracy, User trimming                              | _                                                                  | _    | 0.5 | _    | %    |
|                           | step <sup>(1)</sup>                                  |                                                                    |      |     |      |      |
| Ducy <sub>IRC8M</sub> (2) | IRC8M oscillator duty cycle                          | $V_{DD} = V_{DDA} = 3.3 \text{ V}$                                 | 45   | 50  | 55   | %    |
| IDDAIRC8M <sup>(1)</sup>  | IRC8M oscillator operating                           | \/ \/ 22\/                                                         |      | 00  |      |      |
| IDDAIRC8M\''              | current                                              | $V_{DD} = V_{DDA} = 3.3 \text{ V},$                                |      | 80  |      | μA   |
| 4 (1)                     | IRC8M oscillator startup                             | V V 22V                                                            |      | 1.5 |      |      |
| tsuircam <sup>(1)</sup>   | time                                                 | $V_{DD} = V_{DDA} = 3.3 \text{ V},$                                | _    | 1.5 | _    | μs   |

<sup>(1)</sup> Based on characterization, not tested in production.

Table 4-17. Low speed internal clock (IRC40K) characteristics

| Symbol                             | Parameter                                        | Conditions                                                                                              | Min | Тур | Max | Unit |
|------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>IRC40K</sub> <sup>(1)</sup> | Low Speed Internal oscillator (IRC40K) frequency | $V_{DD} = V_{DDA} = 3.3 \text{ V},$ $T_A = -40 \text{ °C} \sim +85 \text{ °C}$                          | 20  | 40  | 45  | kHz  |
| IDDAIRC40K <sup>(2)</sup>          | IRC40K oscillator operating current              | $V_{DD} = V_{DDA} = 3.3 \text{ V},$ $f_{HCLK} = f_{HXTAL\_PLL} = 180 \text{ MHz}$ $T_A = 25 \text{ °C}$ | _   | 0.4 | _   | μΑ   |
| tsuirc40K <sup>(2)</sup>           | IRC40K oscillator startup time                   | $V_{DD} = V_{DDA} = 3.3 \text{ V},$ $f_{HCLK} = f_{HXTAL\_PLL} = 180 \text{ MHz}$ $T_A = 25 \text{ °C}$ | _   | 80  | _   | μs   |

<sup>(1)</sup> Guaranteed by design, not tested in production.

<sup>(2)</sup> Guaranteed by design, not tested in production.

<sup>(2)</sup> Based on characterization, not tested in production.



Table 4-18. High speed internal clock (IRC48M) characteristics

| Symbol                             | Parameter                                                               | Conditions                                                                           | Min  | Тур   | Max  | Unit |
|------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|-------|------|------|
| f <sub>IRC48M</sub>                | High Speed Internal Oscillator (IRC48M) frequency                       | V <sub>DD</sub> = 3.3 V                                                              |      | 48    | l    | MHz  |
|                                    |                                                                         | $V_{DD} = V_{DDA} = 3.3 \text{ V},$ $T_A = -40 \text{ °C} \sim +85 \text{ °C}^{(1)}$ | -4.0 | _     | +5.0 | %    |
|                                    | IRC48M oscillator Frequency accuracy, Factory-trimmed                   | $V_{DD} = V_{DDA} = 3.3 \text{ V},$ $T_A = 0 \text{ °C } \sim +85 \text{ °C }^{(1)}$ | -3.0 | _     | +3.0 | %    |
| ACCIRC48M                          |                                                                         | $V_{DD} = V_{DDA} = 3.3 \text{ V},$ $T_A = 25 \text{ °C}$                            | -2.0 | _     | +2.0 | %    |
|                                    | IRC48M oscillator Frequency accuracy, User trimming step <sup>(1)</sup> | _                                                                                    | _    | 0.12  | _    | %    |
| D <sub>IRC48M</sub> <sup>(2)</sup> | IRC48M oscillator duty cycle                                            | $V_{DD} = V_{DDA} = 3.3 \text{ V}$                                                   | 45   | 50    | 55   | %    |
| IDDAIRC48M <sup>(1)</sup>          | IRC48M oscillator operating current                                     | $V_{DD} = V_{DDA} = 3.3 \text{ V},$ $f_{HCLK} = f_{HXTAL\_PLL} = 180$ $MHz$          | _    | 286.9 | _    | μA   |
| tsuirc48m <sup>(1)</sup>           | IRC48M oscillator startup time                                          | $V_{DD} = V_{DDA} = 3.3 \text{ V},$ $f_{HCLK} = f_{HXTAL\_PLL} = 180$ $MHz$          |      | 3.68  |      | μs   |

<sup>(1)</sup> Based on characterization, not tested in production.

#### 4.9. PLL characteristics

Table 4-19. PLL characteristics

| Symbol                             | Parameter                               | Conditions         | Min | Тур | Max | Unit  |
|------------------------------------|-----------------------------------------|--------------------|-----|-----|-----|-------|
| f <sub>PLLIN</sub> (1)             | PLL input clock frequency               | _                  | 2   | _   | 16  | MHz   |
| f <sub>PLLOUT</sub> <sup>(2)</sup> | PLL output clock frequency              | _                  | 16  | _   | 180 | MHz   |
| f <sub>VCO</sub> (2)               | PLL VCO output clock                    |                    | 32  |     | 360 | MHz   |
| 1000                               | frequency                               | _                  | 32  |     | 300 | IVITZ |
| t <sub>LOCK</sub> (2)              | PLL lock time                           | _                  | 1   | _   | 300 | μs    |
| I <sub>DDA</sub> <sup>(1)(3)</sup> | Current consumption on $V_{\text{DDA}}$ | VCO freq = 360 MHz |     | 700 | _   | μΑ    |
| I <sub>DD</sub> <sup>(1)(3)</sup>  | Current consumption on $V_{DD}$         | VCO freq = 360 MHz | _   | 500 | _   | μΑ    |
|                                    | Cycle to cycle Jitter                   |                    |     | 40  |     |       |
| Jitter <sub>PLL</sub> (1)(4)       | (rms)                                   | System clock       |     | 40  |     | ne    |
| Jillerpll                          | Cycle to cycle Jitter                   | Gysterii Clock     |     | 400 |     | ps    |
|                                    | (peak to peak)                          |                    |     | 400 |     |       |

<sup>(1)</sup> Based on characterization, not tested in production.

<sup>(2)</sup> Guaranteed by design, not tested in production.

<sup>(2)</sup> Guaranteed by design, not tested in production.

<sup>(3)</sup> System clock = IRC8M = 8 MHz, PLL clock source = IRC8M/2 = 4 MHz,  $f_{PLLOUT}$  = 180 MHz.

<sup>(4)</sup> Value given with main PLL running.



Table 4-20. PLL1 characteristics

| Symbol                                     | Parameter                               | Conditions         | Min | Тур | Max | Unit  |
|--------------------------------------------|-----------------------------------------|--------------------|-----|-----|-----|-------|
| f <sub>PLLIN</sub> (1)                     | PLL input clock frequency               | _                  | 2   | _   | 16  | MHz   |
| f <sub>PLLOUT</sub> <sup>(2)</sup>         | PLL output clock frequency              | _                  | 16  | _   | 100 | MHz   |
| fvco <sup>(2)</sup> PLL VCO output clock — |                                         | 32                 |     | 400 | MHz |       |
| IVCO(-)                                    | frequency                               | _                  | 32  |     | 180 | IVITZ |
| t <sub>LOCK</sub> (2)                      | PLL lock time                           |                    | _   | _   | 300 | μs    |
| I <sub>DDA</sub> <sup>(1)</sup>            | Current consumption on V <sub>DDA</sub> | VCO freq = 180 MHz | _   | 400 |     | μΑ    |
| I <sub>DD</sub> <sup>(1)</sup>             | Current consumption on V <sub>DD</sub>  | VCO freq = 180 MHz | _   | 250 |     | μA    |
| Jitter <sub>PLL</sub> <sup>(1)</sup>       | Cycle to cycle Jitter                   | _                  | _   | 40  | _   | ps    |

<sup>(1)</sup> Based on characterization, not tested in production.

Table 4-21. PLL2 characteristics

| Symbol                               | Parameter                              | Conditions         | Min | Тур | Max | Unit   |     |
|--------------------------------------|----------------------------------------|--------------------|-----|-----|-----|--------|-----|
| f <sub>PLLIN</sub> (1)               | PLL input clock frequency              | _                  | 2   | _   | 16  | MHz    |     |
| f <sub>PLLOUT</sub> (2)              | PLL output clock frequency             | _                  | 16  | _   | 200 | MHz    |     |
| f <sub>VCO</sub> (2)                 | PLL VCO output clock                   |                    |     | 32  |     | 360    | MHz |
| IVCO(=)                              | frequency                              | _                  | 32  |     | 300 | IVIITZ |     |
| tLOCK <sup>(2)</sup>                 | PLL lock time                          | _                  | _   | _   | 300 | μs     |     |
| I <sub>DDA</sub> <sup>(1)</sup>      | Current consumption on VDDA            | VCO freq = 360 MHz | _   | 700 | _   | μA     |     |
| I <sub>DD</sub> <sup>(1)</sup>       | Current consumption on V <sub>DD</sub> | VCO freq = 360 MHz |     | 500 |     | μA     |     |
| Jitter <sub>PLL</sub> <sup>(1)</sup> | Cycle to cycle Jitter                  | _                  | _   | 40  | _   | ps     |     |

<sup>(1)</sup> Based on characterization, not tested in production.

Table 4-22. PLLUSB characteristics

| Symbol                    | Parameter                  | Conditions   | Min | Тур | Max | Unit |
|---------------------------|----------------------------|--------------|-----|-----|-----|------|
| f <sub>PLLIN</sub> (1)    | PLL input clock frequency  | _            | 4   | _   | 30  | MHz  |
| f <sub>PLLOUT</sub> (2)   | PLL output clock frequency | _            | _   | 480 | _   | MHz  |
| tLOCK <sup>(2)</sup>      | PLL lock time              | _            | _   | 100 | 150 | μs   |
|                           | Cycle to cycle Jitter      |              | _   | 40  | _   |      |
| Jitter <sub>PLL</sub> (2) | Cycle to cycle Jitter      | System clock |     | 400 |     | ps   |
|                           | (peak to peak)             |              | -   | 400 |     |      |

<sup>(1)</sup> Based on characterization, not tested in production.

Table 4-23. PLL spread spectrum clock generation (SSCG) characteristics (1)

| Symbol           | Parameter                 | Conditions | Min | Тур | Max                | Unit |
|------------------|---------------------------|------------|-----|-----|--------------------|------|
| f <sub>mod</sub> | Modulation frequency      |            |     | _   | 10                 | KHz  |
| mdamp            | Peak modulation amplitude | _          | _   | _   | 2                  | %    |
| MODCNT*          |                           |            |     |     | 2 <sup>15</sup> -1 |      |
| MODSTEP          | _                         |            |     |     | 2.3-1              |      |

<sup>(1)</sup> Guaranteed by design, not tested in production.

<sup>(2)</sup> Guaranteed by design, not tested in production.

<sup>(2)</sup> Guaranteed by design, not tested in production.

<sup>(2)</sup> Guaranteed by design, not tested in production.



#### Equation 1:

SSCG configuration equation:

 $MODCNT = round(f_{PLLIN}/4/f_{mod})$ 

MODSTEP = round(mdamp\*PLLN\*2<sup>15</sup>/(MODCNT\*100))

The formula above (*Equation 1*) is SSCG configuration equation.

## 4.10. Memory characteristics

Table 4-24. Flash memory characteristics

| Symbol           | Parameter                  | Conditions                                                                       | Min <sup>(1)</sup> | Typ <sup>(1)</sup> | Max | Unit    |
|------------------|----------------------------|----------------------------------------------------------------------------------|--------------------|--------------------|-----|---------|
|                  | Number of guaranteed       |                                                                                  |                    |                    |     |         |
| PEcyc            | program /erase cycles      | $T_A = -40  ^{\circ}\text{C} \sim +85  ^{\circ}\text{C}$                         | 10                 | _                  | _   | kcycles |
|                  | before failure (Endurance) |                                                                                  |                    |                    |     |         |
| t <sub>RET</sub> | Data retention time        | _                                                                                | 10                 | _                  | _   | years   |
| tprog            | Word programming time      | rogramming time $T_A = -40 ^{\circ}\text{C}  \sim +85 ^{\circ}\text{C}$ — 37.5 — |                    | _                  | μs  |         |
| terase           | Page erase time            | T <sub>A</sub> = -40 °C ~ +85 °C                                                 | _                  | 11                 | _   | ms      |
| tmerase          | Mass erase time            | T <sub>A</sub> = -40 °C ~ +85 °C                                                 | _                  | 12                 | _   | S       |

<sup>(1)</sup> Based on characterization, not tested in production.

# 4.11. NRST pin characteristics

Table 4-25. NRST pin characteristics

| Symbol                                | Parameter                          | Conditions                          | Min                  | Тур | Max                  | Unit |  |
|---------------------------------------|------------------------------------|-------------------------------------|----------------------|-----|----------------------|------|--|
| V <sub>IL(NRST)</sub> <sup>(1)</sup>  | NRST Input low level voltage       |                                     | _                    | _   | $0.35\ V_{DD}$       | V    |  |
| V <sub>IH(NRST)</sub> <sup>(1)</sup>  | NRST Input high level voltage      | $V_{DD} = V_{DDA} = 1.71 \text{ V}$ | $0.65\;V_{DD}$       | _   | 1                    | V    |  |
| V <sub>hyst</sub> <sup>(1)</sup>      | Schmidt trigger Voltage hysteresis |                                     | _                    | 120 | _                    | mV   |  |
| V <sub>IL(NRST)</sub> <sup>(1)</sup>  | NRST Input low level voltage       |                                     | _                    | _   | $0.35\ V_{DD}$       | ٧    |  |
| V <sub>IH(NRST)</sub> <sup>(1)</sup>  | NRST Input high level voltage      | $V_{DD} = V_{DDA} = 3.3 \text{ V}$  | $0.65\ V_{DD}$       | _   | _                    | V    |  |
| V <sub>hyst</sub> <sup>(1)</sup>      | Schmidt trigger Voltage hysteresis |                                     | _                    | 180 | _                    | mV   |  |
| V <sub>IL(NRST)</sub> <sup>(1)</sup>  | NRST Input low level voltage       |                                     | _                    | _   | 0.35 V <sub>DD</sub> | V    |  |
| V <sub>IH</sub> (NRST) <sup>(1)</sup> | NRST Input high level voltage      | $V_{DD} = V_{DDA} = 3.63 \text{ V}$ | 0.65 V <sub>DD</sub> | _   | _                    | V    |  |
| V <sub>hyst</sub> <sup>(1)</sup>      | Schmidt trigger Voltage hysteresis |                                     | _                    | 200 | _                    | mV   |  |
| R <sub>pu</sub> <sup>(2)</sup>        | Pull-up equivalent resistor        | _                                   | _                    | 40  | _                    | kΩ   |  |

<sup>(1)</sup> Based on characterization, not tested in production.

<sup>(2)</sup> Guaranteed by design, not tested in production.





Figure 4-4. Recommended external NRST pin circuit

## 4.12. **GPIO** characteristics

Table 4-26. I/O port DC characteristics (1)(3)

| Symbol                         | Paramete                    | er          | Conditions                                                   | Min             | Тур | Max                  | Unit |  |
|--------------------------------|-----------------------------|-------------|--------------------------------------------------------------|-----------------|-----|----------------------|------|--|
| V <sub>IL</sub>                | Standard IO Low             | level input | $1.71 \text{ V} \le \text{V}_{DD} = \text{V}_{DDA} \le 3.63$ |                 |     | 0.35 V <sub>DD</sub> | V    |  |
|                                | voltage                     |             | V                                                            | _               | _   |                      |      |  |
|                                | 5V-tolerant IO L            | ow level    | $1.71 \text{ V} \le \text{V}_{DD} = \text{V}_{DDA} \le 3.63$ |                 | _   | 0.25.1/              | V    |  |
|                                | input volta                 | ge          | V                                                            | _               |     | 0.35 V <sub>DD</sub> | V    |  |
| VIH                            | Standard IO Low             | level input | $1.71 \text{ V} \le \text{V}_{DD} = \text{V}_{DDA} \le 3.63$ | 0.65            |     |                      |      |  |
|                                | voltage                     |             | V                                                            | $V_{\text{DD}}$ | _   | _                    | V    |  |
|                                | 5V-tolerant IO L            | ow level    | $1.71 \text{ V} \le \text{V}_{DD} = \text{V}_{DDA} \le 3.63$ | 0.65            |     | _                    | V    |  |
|                                | input volta                 | ge          | V                                                            | $V_{\text{DD}}$ | _   |                      |      |  |
| VoL                            | Low level output            | voltage     | V <sub>DD</sub> = 1.71V                                      | _               | _   | 0.19                 |      |  |
|                                | for an IO Pin               |             | V <sub>DD</sub> = 3.3 V                                      | _               | _   | 0.12                 | V    |  |
|                                | (I <sub>IO</sub> = +8 m     | ıA)         | V <sub>DD</sub> = 3.63V                                      | _               | _   | 0.11                 |      |  |
| V <sub>OL</sub>                | Low level output            | voltage     | V <sub>DD</sub> = 1.71V                                      | _               | _   | 0.61                 |      |  |
|                                | for an IO Pin               |             | V <sub>DD</sub> = 3.3 V                                      | _               | _   | 0.3                  | ٧    |  |
|                                | $(I_{IO} = +20 \text{ mA})$ |             | V <sub>DD</sub> = 3.63V                                      | _               | _   | 0.29                 |      |  |
| Vон                            | High level output voltage   |             | V <sub>DD</sub> = 1.71V                                      | 1.48            | _   | _                    |      |  |
|                                | for an IO Pin               |             | V <sub>DD</sub> = 3.3 V                                      | 3.17            | _   | _                    | V    |  |
|                                | $(I_{IO} = +8 \text{ mA})$  |             | $V_{DD} = 3.63V$                                             | 3.47            | _   | _                    | İ    |  |
| Vон                            | High level outpu            | t voltage   | V <sub>DD</sub> = 1.71V                                      | _               | _   | _                    |      |  |
|                                | for an IO Pin               |             | V <sub>DD</sub> = 3.3 V                                      | 2.96            | _   | _                    | V    |  |
|                                | (I <sub>IO</sub> = +20 mA)  |             | $V_{DD} = 3.63V$                                             | 3.26            | _   | _                    |      |  |
| R <sub>PU</sub> <sup>(2)</sup> | Internal pull-up            | All pins    | _                                                            | _               | 40  | _                    | kΩ   |  |
|                                | resistor                    | PA10        | _                                                            | _               | 10  | _                    |      |  |
| R <sub>PD</sub> <sup>(2)</sup> | Internal pull-              | All pins    | _                                                            | _               | 40  | _                    | kΩ   |  |
|                                | down resistor               | PA10        | _                                                            | _               | 10  | _                    |      |  |



- (1) Based on characterization, not tested in production.
- (2) Guaranteed by design, not tested in production.
- (3) All pins except PC13 / PC14 / PC15. Since PC13 to PC15 are supplied through the Power Switch, which can only be obtained by a small current, the speed of GPIOs PC13 to PC15 should not exceed 2 MHz when they are in output mode(maximum load: 30 pF).

Table 4-27. I/O port AC characteristics (1)(2)

| GPIOx_MDy[1:0] bit value <sup>(3)</sup>   | Parameter                | Conditions                                                | Max | Unit |
|-------------------------------------------|--------------------------|-----------------------------------------------------------|-----|------|
| CDIOV CTL - MDv[4:0] 40                   | Maximum                  | $1.8 \le V_{DD} \le 3.63 \text{ V}, C_L = 10 \text{ pF}$  | 4   |      |
| GPIOx_CTL->MDy[1:0]=10  (IO_Speed = 2MHz) | frequency <sup>(4)</sup> | $1.8 \le V_{DD} \le 3.63 \text{ V}, C_L = 30 \text{ pF}$  | 3   | MHz  |
| (10_opeeu = zivii iz)                     | rrequericy               | $1.8 \le V_{DD} \le 3.63 \text{ V, } C_L = 50 \text{ pF}$ | 2   |      |
| GPIOx_CTL->MDy[1:0] = 01                  | Maximum                  | 1.8 ≤ V <sub>DD</sub> ≤ 3.63 V, C <sub>L</sub> = 10 pF    | 60  |      |
| (IO_Speed = 10MHz)                        | frequency <sup>(4)</sup> | $1.8 \le V_{DD} \le 3.63 \text{ V}, C_L = 30 \text{ pF}$  | 30  | MHz  |
| (10_Speed = 10Mi112)                      | rrequency                | $1.8 \le V_{DD} \le 3.63 \text{ V}, C_L = 50 \text{ pF}$  | 12  |      |
| GPIOx_CTL->MDy[1:0]=11                    | Maximum                  | $1.8 \le V_{DD} \le 3.63 \text{ V}, C_L = 10 \text{ pF}$  | 100 |      |
| (IO_Speed = 50MHz)                        | frequency <sup>(4)</sup> | $1.8 \le V_{DD} \le 3.63 \text{ V}, C_L = 30 \text{ pF}$  | 80  | MHz  |
| (10_opeca = 3000112)                      | requeriey                | $1.8 \le V_{DD} \le 3.63 \text{ V}, C_L = 50 \text{ pF}$  | 60  |      |
| GPIOx_CTL->MDy[1:0]=11 and                | Maximum                  | $1.8 \le V_{DD} \le 3.63 \text{ V}, C_L = 10 \text{ pF}$  | 120 |      |
| GPIOx_SPDy=1                              | frequency <sup>(4)</sup> | $1.8 \le V_{DD} \le 3.63 \text{ V}, C_L = 30 \text{ pF}$  | 100 | MHz  |
| (IO_Speed = MAX)                          | inequency.               | $1.8 \le V_{DD} \le 3.63 \text{ V}, C_L = 50 \text{ pF}$  | 80  |      |

- (1) Based on characterization, not tested in production.
- (2) Unless otherwise specified, all test results given for  $T_A = 25$ °C.
- (3) The I/O speed is configured using the GPIOx\_CTL -> MDy[1:0] bits. Refer to the GD32E50x user manual which is selected to set the GPIO port output speed.
- (4) The maximum frequency is defined in <u>Figure 4-5. I/O port AC characteristics definition</u>, and maximum frequency cannot exceed 180 MHz.

Figure 4-5. I/O port AC characteristics definition



## 4.13. Temperature sensor characteristics

Table 4-28. Temperature sensor characteristics (1)

| Symbol          | Parameter                         |   | Тур  | Max | Unit  |
|-----------------|-----------------------------------|---|------|-----|-------|
| T∟              | VSENSE linearity with temperature | _ | ±1.5 | _   | °C    |
| Avg_Slope       | Average slope                     | _ | 4.1  | _   | mV/°C |
| V <sub>25</sub> | Voltage at 25 °C                  | _ | 1.45 | _   | V     |



| ts_temp <sup>(2)</sup> ADC sampling time when reading the temperature — 17.1 — µs | ts_temp <sup>(2)</sup> | ADC sampling time when reading the temperature |  | 17.1 | _ | μs |
|-----------------------------------------------------------------------------------|------------------------|------------------------------------------------|--|------|---|----|
|-----------------------------------------------------------------------------------|------------------------|------------------------------------------------|--|------|---|----|

- (1) Based on characterization, not tested in production.
- (2) Shortest sampling time can be determined in the application by multiple iterations.

## 4.14. ADC characteristics

Table 4-29. ADC characteristics

| Symbol                           | Parameter                                | Conditions                         | Min   | Тур              | Max              | Unit             |
|----------------------------------|------------------------------------------|------------------------------------|-------|------------------|------------------|------------------|
| V <sub>DDA</sub> <sup>(1)</sup>  | Operating voltage                        | _                                  | 1.71  | 3.3              | 3.63             | V                |
| V <sub>IN</sub> <sup>(1)</sup>   | ADC input voltage range                  | _                                  | 0     | _                | $V_{REF+}$       | V                |
| V <sub>REF+</sub> <sup>(2)</sup> | Positive Reference Voltage               | _                                  | 1.71  | _                | $V_{\text{DDA}}$ | V                |
| V <sub>REF-</sub> (2)            | Negative Reference<br>Voltage            | _                                  | _     | V <sub>SSA</sub> |                  | ٧                |
| £ (1)                            | ADC alask                                | V <sub>DDA</sub> = 1.71 V to 2.4 V | 0.1   | _                | 14               | MHz              |
| f <sub>ADC</sub> <sup>(1)</sup>  | ADC clock                                | V <sub>DDA</sub> = 2.4 V to 3.63 V | 0.1   | _                | 35               | MHz              |
|                                  |                                          | 12-bit                             | 0.007 | _                | 2.5              |                  |
| fs <sup>(1)</sup>                | Committee                                | 10-bit                             | 0.008 | _                | 2.92             | MSP              |
| IS <sup>(1)</sup>                | Sampling rate                            | 8-bit                              | 0.01  | _                | 3.5              | S                |
|                                  |                                          | 6-bit                              | 0.013 | _                | 4.38             |                  |
| V <sub>AIN</sub> <sup>(1)</sup>  | Analog input voltage                     | 16 external; 2 internal            | 0     | _                | $V_{\text{DDA}}$ | V                |
| R <sub>AIN</sub> <sup>(2)</sup>  | External input impedance                 | See <u>Equation 2</u>              | _     | _                | 175.8            | kΩ               |
| R <sub>ADC</sub> <sup>(2)</sup>  | Input sampling switch resistance         | _                                  | _     | _                | 0.5              | kΩ               |
| C <sub>ADC</sub> <sup>(2)</sup>  | Input sampling capacitance               | No pin/pad capacitance included    | _     | _                | 4                | pF               |
| t <sub>CAL</sub> <sup>(2)</sup>  | Calibration time                         | $f_{ADC} = 35 \text{ MHz}$         | _     | 15.94            | ı                | μs               |
| ts <sup>(2)</sup>                | Sampling time                            | f <sub>ADC</sub> = 35 MHz          | 0.043 | _                | 6.84             | μs               |
|                                  | Total conversion                         | 12-bit                             |       | 14               | _                |                  |
| tconv <sup>(2)</sup>             | Total conversion time(including sampling | 10-bit                             |       | 12               |                  | 1/               |
| LCONV. 7                         | time(including sampling time)            | 8-bit                              |       | 10               |                  | f <sub>ADC</sub> |
|                                  | uille)                                   | 6-bit                              | _     | 8                | _                |                  |
| tsu <sup>(2)</sup>               | Startup time                             | _                                  | _     | _                | 1                | μs               |

<sup>(1)</sup> Based on characterization, not tested in production.

#### Equation 2:

$$R_{AIN} \ max \ formula \ R_{AIN} \! < \! \frac{T_s}{f_{ADC}{}^*C_{ADC}{}^*ln (2^{N+2})} \! - \! R_{ADC}$$

The formula above (Equation 2) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution).

Table 4-30. ADC  $R_{AIN}$  max for  $f_{ADC} = 35$  MHz

| T <sub>s</sub> (cycles) | t <sub>s</sub> (µs) | R <sub>AIN max</sub> (kΩ) |
|-------------------------|---------------------|---------------------------|
| 1.5                     | 0.043               | 0.6                       |

<sup>(2)</sup> Guaranteed by design, not tested in production.



| T <sub>s</sub> (cycles) | ts (µs) | R <sub>AIN max</sub> (kΩ) |
|-------------------------|---------|---------------------------|
| 7.5                     | 0.21    | 5.0                       |
| 13.5                    | 0.39    | 9.4                       |
| 28.5                    | 0.81    | 20.5                      |
| 41.5                    | 1.19    | 30.0                      |
| 55.5                    | 1.59    | 40.0                      |
| 71.5                    | 2.04    | 52.0                      |
| 239.5                   | 6.84    | 175.8                     |

Table 4-31. ADC dynamic accuracy at  $f_{ADC}$  = 14 MHz  $V_{DDA}$  = 1.8 V <sup>(1)</sup>

| Symbol | Parameter                | Test condit                          | ions         | Min  | Тур  | Max | Unit |
|--------|--------------------------|--------------------------------------|--------------|------|------|-----|------|
| ENOB   | Effective number of bits |                                      | Single ended | 10.4 | 10.8 | _   | bits |
| ENOB   | Effective number of bits | £ 44.841.1-                          | Differential | 10.9 | 11.3 | _   | DILS |
| CNIDD  | Signal-to-noise and      | $f_{ADC} = 14 \text{ MHz}$           | Single ended | 64.4 | 66.8 | _   |      |
| SNDR   | distortion ratio         | $V_{DDA} = V_{REF+} = 1.8 \text{ V}$ | Differential | 67.5 | 69.9 | _   |      |
| SNR    | Signal-to-noise ratio    | Input Frequency = 20<br>kHz          | Single ended | 64.5 | 66.9 | _   | dB   |
| SINK   | Signal-to-noise ratio    | Temperature = 25°C                   | Differential | 67.6 | 70.2 | _   | иь   |
| THD    | Total harmonic           | Temperature = 25 C                   | Single ended | _    | -81  | -78 |      |
| IND    | distortion               |                                      | Differential | _    | -82  | -79 |      |

<sup>(1)</sup> Based on characterization, not tested in production.

Table 4-32. ADC dynamic accuracy at  $f_{ADC}$  = 35 MHz  $V_{DDA}$  = 3.3  $V^{(1)}$ 

| Symbol | Parameter                | Test condit                          | ions         | Min  | Тур  | Max | Unit |
|--------|--------------------------|--------------------------------------|--------------|------|------|-----|------|
| ENOB   | Effective number of bits |                                      | Single ended | 10.7 | 11.1 | _   | bits |
| ENOB   | Effective number of bits | ( 05.1411                            | Differential | 11   | 11.4 | _   | DILS |
| SNDR   | Signal-to-noise and      | $f_{ADC} = 35 \text{ MHz}$           | Single ended | 66.2 | 68.6 | _   |      |
| SINDR  | distortion ratio         | $V_{DDA} = V_{REF+} = 3.3 \text{ V}$ | Differential | 68.2 | 70.6 | _   |      |
| SNR    | Signal-to-noise ratio    | Input Frequency = 20<br>kHz          | Single ended | 66   | 68.8 | _   | dB   |
| SINK   | Signal-to-noise ratio    | Temperature = 25°C                   | Differential | 68   | 71   |     | иь   |
| THD    | Total harmonic           | Temperature = 25 C                   | Single ended |      | -82  | -78 |      |
| טחו    | distortion               |                                      | Differential |      | -83  | -79 |      |

<sup>(1)</sup> Based on characterization, not tested in production.

Table 4-33. ADC dynamic accuracy at  $f_{ADC}$  = 35 MHz  $V_{DDA}$  = 2.4 V <sup>(1)</sup>

| Symbol | Parameter                 | Test condit                                 | ions         | Min  | Тур  | Max | Unit |
|--------|---------------------------|---------------------------------------------|--------------|------|------|-----|------|
| ENOB   | Effective number of bits  |                                             | Single ended | 10.6 | 11   | _   | bits |
| ENOB   | Effective flumber of bits | f 05 MH-                                    | Differential | 11   | 11.4 | _   | DILS |
| SNDR   | Signal-to-noise and       | $f_{ADC} = 35 \text{ MHz}$                  | Single ended | 66   | 68.3 | _   |      |
| SINDK  | distortion ratio          | V <sub>DDA</sub> = V <sub>REF+</sub> =2.4 V | Differential | 68   | 70.4 | _   |      |
| SNR    | Signal to poinc ratio     | Input Frequency = 20<br>kHz                 | Single ended | 65   | 68.5 | _   | dB   |
| SINK   | Signal-to-noise ratio     | Temperature = 25°C                          | Differential | 67   | 70.8 | _   | иь   |
| THD    | Total harmonic            | Temperature = 25 C                          | Single ended |      | -82  | -78 |      |
| טרוו   | distortion                |                                             | Differential | _    | -83  | -79 |      |

<sup>(1)</sup> Based on characterization, not tested in production.



Table 4-34. ADC static accuracy at  $f_{ADC}$  = 14 MHz  $V_{DDA}$  = 1.8  $V^{(1)}$ 

| Symbol | Parameter                | Test condi                                                         | tions        | Тур  | Max  | Unit |
|--------|--------------------------|--------------------------------------------------------------------|--------------|------|------|------|
| Offset | Offset error             |                                                                    | Single ended | ±0.5 | ±1   |      |
| Oliset | Oliset error             | £ 44.841.1-                                                        | Differential | ±0.5 | ±1   |      |
| DNII   | Differential linearity   | $f_{ADC} = 14 \text{ MHz}$<br>$V_{DDA} = V_{REF+} = 1.8 \text{ V}$ | Single ended | ±0.5 | ±1   | LCD  |
| DNL    | error                    | Temperature = 25°C                                                 | Differential | ±0.6 | ±1   | LSB  |
| INII   | Integral linearity error | Temperature = 25 C                                                 | Single ended | ±0.6 | ±1   |      |
| INL    | Integral linearity error |                                                                    | Differential | ±0.8 | ±1.5 |      |

<sup>(1)</sup> Based on characterization, not tested in production.

Table 4-35. ADC static accuracy at  $f_{ADC}$  = 35 MHz  $V_{DDA}$  = 3.3 V <sup>(1)</sup>

| Symbol | Parameter                | Test condi                                                         | tions        | Тур  | Max  | Unit |
|--------|--------------------------|--------------------------------------------------------------------|--------------|------|------|------|
| Offset | Offset error             |                                                                    | Single ended | ±0.5 | ±1   |      |
| Oliset | Oliset elloi             | 4 25 MH-                                                           | Differential | ±0.5 | ±1   |      |
| DNL    | Differential linearity   | $f_{ADC} = 35 \text{ MHz}$<br>$V_{DDA} = V_{REF+} = 3.3 \text{ V}$ | Single ended | ±0.5 | ±0.8 | LSB  |
| DINL   | error                    | Temperature = 25°C                                                 | Differential | ±0.7 | ±1   | LSB  |
| INL    | Integral linearity error | remperature = 25 C                                                 | Single ended | ±0.7 | ±1   |      |
| IINL   | Integral linearity error |                                                                    | Differential | ±0.9 | ±1.5 |      |

<sup>(1)</sup> Based on characterization, not tested in production.

Table 4-36. ADC static accuracy at  $f_{ADC}$  = 35 MHz  $V_{DDA}$  = 2.4 V  $^{(1)}$ 

| Symbol | Parameter                 | Test condi                           | tions        | Тур  | Max  | Unit |
|--------|---------------------------|--------------------------------------|--------------|------|------|------|
| Offset | Official arror            |                                      | Single ended | ±0.5 | ±1   |      |
| Oliset | Offset error              | f 05 MH-                             | Differential | ±0.5 | ±1   |      |
| DNII   | Differential linearity    | $f_{ADC} = 35 \text{ MHz}$           | Single ended | ±0.5 | ±0.8 | LCD  |
| DNL    | error                     | $V_{DDA} = V_{REF+} = 2.4 \text{ V}$ | Differential | ±0.6 | ±1   | LSB  |
| INII   | late and line quity annou | Temperature = 25°C                   | Single ended | ±0.6 | ±1   |      |
| INL    | Integral linearity error  |                                      | Differential | ±0.8 | ±1.5 |      |

<sup>(1)</sup> Based on characterization, not tested in production.



# 4.15. DAC characteristics

Table 4-37. DAC characteristics

|                                    |                                                                   |                                                                           |     | _    |               |      |
|------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------|-----|------|---------------|------|
| Symbol                             | Parameter                                                         | Conditions                                                                | Min | Тур  | Max           | Unit |
| V <sub>DDA</sub> <sup>(1)</sup>    | Operating voltage                                                 | _                                                                         | 1.8 | 3.3  | 3.63          | V    |
| $V_{REF}+}^{(2)}$                  | Positive Reference<br>Voltage                                     | _                                                                         | 1.8 | _    | $V_{DDA}$     | V    |
| V <sub>REF-</sub> (2)              | Negative Reference<br>Voltage                                     | _                                                                         |     | Vssa | _             | V    |
| R <sub>LOAD</sub> <sup>(2)</sup>   | Load resistance                                                   | Resistive load with buffer ON                                             | 5   | _    | _             | kΩ   |
| Ro <sup>(2)</sup>                  | Impedance output with buffer OFF                                  | _                                                                         | _   | _    | 15            | kΩ   |
| C <sub>LOAD</sub> (2)              | Load capacitance                                                  | No pin/pad capacitance included                                           | _   | _    | 50            | pF   |
| DAC_OUT<br>min <sup>(2)</sup>      | Lower DAC_OUT voltage with buffer ON                              | _                                                                         | 0.2 | _    | _             | V    |
| DAC_OUT<br>max <sup>(2)</sup>      | Higher DAC_OUT voltage with buffer ON                             | _                                                                         | _   | _    | VDDA<br>-0.2  | V    |
| DAC_OUT<br>min <sup>(2)</sup>      | Lower DAC_OUT voltage with buffer OFF                             | _                                                                         | _   | 0.5  | _             | mV   |
| DAC_OUT<br>max <sup>(2)</sup>      | Higher DAC_OUT voltage with buffer OFF                            | _                                                                         | _   | _    | VDDA<br>-1LSB | V    |
| I <sub>DDA</sub> <sup>(1)</sup>    | DAC current consumption                                           | With no load, middle code(0x800) on the input, V <sub>REF+</sub> = 3.63 V | _   | 400  | _             | uA   |
| IDDA                               | in quiescent mode                                                 | With no load, worst code(0xF1C) on the input, $V_{REF+} = 3.63 \text{ V}$ | _   | 450  | _             | uA   |
| I <sub>DDVREF+</sub> (1)           | DAC current consumption                                           | With no load, middle code(0x800) on the input, V <sub>REF+</sub> = 3.63 V | _   | 100  | _             | uA   |
| IDDVREF+\`'/                       | in quiescent mode                                                 | With no load, worst code(0xF1C) on the input, $V_{REF+} = 3.63 \text{ V}$ | _   | 150  | _             | uA   |
| DNL <sup>(1)</sup>                 | Differential non-linearity error                                  | DAC in 12-bit mode                                                        | _   | _    | ±2            | LSB  |
| INL <sup>(1)</sup>                 | Integral non-linearity                                            | DAC in 12-bit mode                                                        | _   | _    | ±4            | LSB  |
| Offset <sup>(1)</sup>              | Offset error                                                      | DAC in 12-bit mode                                                        |     | _    | 10            | LSB  |
| GE <sup>(1)</sup>                  | Gain error                                                        | DAC in 12-bit mode                                                        |     | _    | 0.5           | %    |
| T <sub>setting</sub> (1)           | Settling time                                                     | C <sub>LOAD</sub> ≤ 50 pF, R <sub>LOAD</sub> ≥ 5 kΩ                       | _   | _    | 0.5           | μs   |
| T <sub>wakeup</sub> <sup>(2)</sup> | Wakeup from off state                                             | _                                                                         | _   | _    | 5             | μs   |
| Update<br>rate <sup>(2)</sup>      | Max frequency for a correct DAC_OUT change from code i to i±1LSBs | C <sub>LOAD</sub> ≤ 50 pF, R <sub>LOAD</sub> ≥ 5 kΩ                       | _   | _    | 4             | MS/s |
| PSRR <sup>(2)</sup>                | Power supply rejection                                            | _                                                                         | 55  | 80   | _             | dB   |



| Symbol | Parameter              | Conditions | Min | Тур | Max | Unit |
|--------|------------------------|------------|-----|-----|-----|------|
|        | ratio                  |            |     |     |     |      |
|        | (to V <sub>DDA</sub> ) |            |     |     |     |      |

- (1) Based on characterization, not tested in production.
- (2) Guaranteed by design, not tested in production.

## 4.16. I2C characteristics

Table 4-38. I2C characteristics (1)(2)(3)

| Symbol                   | Parameter                                     | Condition | Standard | d mode | Fast n | node |      | t mode<br>lus | Unit |
|--------------------------|-----------------------------------------------|-----------|----------|--------|--------|------|------|---------------|------|
|                          |                                               | 3         | Min      | Max    | Min    | Max  | Min  | Max           |      |
| t <sub>SCL(H)</sub>      | SCL clock high time                           | _         | 4.0      | _      | 0.6    |      | 0.2  |               | μs   |
| tscl(L)                  | SCL clock low time                            | _         | 4.7      | _      | 1.3    |      | 0.5  | _             | μs   |
| t <sub>su(SDA)</sub>     | SDA setup time                                | _         | 2        | _      | 0.8    |      | 0.1  |               | ns   |
| t <sub>h(SDA)</sub>      | SDA data hold time                            | _         | 0        |        | 0      |      | 0    |               | ns   |
| tr(SDA/SCL)              | SDA and SCL rise time                         | _         | ı        | 1000   | 20     | 300  |      | 120           | ns   |
| t <sub>f</sub> (SDA/SCL) | SDA and SCL fall time                         | _         | -        | 300    | 3      | 300  | 3    | 120           | ns   |
| th(STA)                  | Start condition hold time                     | _         | 4.0      |        | 0.6    | _    | 0.26 | _             | μs   |
| t <sub>s(STA)</sub>      | Repeated Start<br>condition<br>setup time     | _         | ı        |        | ı      | _    |      | l             |      |
| t <sub>s(STO)</sub>      | Stop condition setup time                     | _         | l        |        |        | _    |      | l             |      |
| t <sub>buff</sub>        | Stop to Start<br>condition time (bus<br>free) | _         | _        | _      | _      | _    | _    | _             | _    |

- (1) Guaranteed by design, not tested in production.
- (2) To ensure the standard mode I2C frequency, f<sub>PCLK1</sub> must be at least 2 MHz, To ensure the fast mode I2C frequency, f<sub>PCLK1</sub> must be at least 4 MHz. To ensure the fast mode plus I2C frequency, f<sub>PCLK1</sub> must be at least a multiple of 10 MHz.
- (3) The device should provide a data hold time of 300 ns at least in order to bridge the undefined region of the falling edge of SCL.



Figure 4-6. I2C bus timing diagram



## 4.17. SPI characteristics

Table 4-39. Standard SPI characteristics (1)

| Symbol               | Parameter                | Conditions                                             | Min | Тур  | Max  | Unit |
|----------------------|--------------------------|--------------------------------------------------------|-----|------|------|------|
| fsck                 | SCK clock frequency      | _                                                      | _   | _    | 22.5 | MHz  |
| tsck(H)              | SCK clock high time      | Master mode, f <sub>PCLKx</sub> = 90 MHz,<br>presc = 4 |     | 22.2 | l    | ns   |
| tsck(L)              | SCK clock low time       | Master mode, f <sub>PCLKx</sub> = 90 MHz,<br>presc = 4 | _   | 22.2 |      | ns   |
|                      |                          | SPI master mode                                        |     |      |      |      |
| t∨(MO)               | Data output valid time   | _                                                      | _   | _    | 10   | ns   |
| tsu(MI)              | Data input setup time    | _                                                      | 1   |      | _    | ns   |
| t <sub>H(MI)</sub>   | Data input hold time     | _                                                      | 0   |      | _    | ns   |
|                      |                          | SPI slave mode                                         |     |      |      |      |
| tsu(NSS)             | NSS enable setup time    | _                                                      | 0   | _    | l    | ns   |
| th(NSS)              | NSS enable hold time     | _                                                      | 1   | _    | l    | ns   |
| t <sub>A(SO)</sub>   | Data output access time  | _                                                      | _   | 10   | l    | ns   |
| t <sub>DIS(SO)</sub> | Data output disable time | _                                                      | _   | 11   | _    | ns   |
| t <sub>V(SO)</sub>   | Data output valid time   | _                                                      | _   | 11   |      | ns   |
| t <sub>SU(SI)</sub>  | Data input setup time    | _                                                      | 0   | _    |      | ns   |
| t <sub>H(SI)</sub>   | Data input hold time     | _                                                      | 1   | _    | _    | ns   |

<sup>(1)</sup> Based on characterization, not tested in production.



Figure 4-7. SPI timing diagram - master mode



Figure 4-8. SPI timing diagram - slave mode





# 4.18. I2S characteristics

Table 4-40. I2S characteristics (1)(2)

| Symbol                 | Parameter                  | Conditions                  | Min          | Тур  | Max  | Unit |
|------------------------|----------------------------|-----------------------------|--------------|------|------|------|
|                        |                            | Master mode (data: 32 bits, |              | 6.21 |      |      |
| fск                    | Clock frequency            | Audio frequency = 96 kHz)   |              | 0.21 |      | MHz  |
|                        |                            | Slave mode                  | _            | _    | 12.5 |      |
| tн                     | Clock high time            |                             | _            | 81   | _    | ns   |
| t∟                     | Clock low time             | _                           | _            | 81   | _    | ns   |
| tv(ws)                 | WS valid time              | Master mode                 | _            | 3    | _    | ns   |
| t <sub>H(WS)</sub>     | WS hold time               | Master mode                 | _            | 3    | _    | ns   |
| tsu(ws)                | WS setup time              | Slave mode                  | 0            | _    | _    | ns   |
| t <sub>H(WS)</sub>     | WS hold time               | Slave mode                  | 2            | _    | _    | ns   |
| Duran                  | I2S slave input clock duty | Clave made                  |              | 50   |      | 0/   |
| Ducy(sck)              | cycle                      | Slave mode                  | _            | 50   | _    | %    |
| t <sub>SU(SD_MR)</sub> | Data input setup time      | Master mode                 | 1            | _    | _    | ns   |
| t <sub>su(SD_SR)</sub> | Data input setup time      | Slave mode                  | 0            | _    | _    | ns   |
| th(SD_MR)              | Data input hold time       | Master receiver             | 0            | _    | _    | ns   |
| t <sub>H(SD_SR)</sub>  | Data input hold time       | Slave receiver              | 1            | _    | _    | ns   |
|                        | Data autout valid time     | Slave transmitter           |              |      | 40   |      |
| t <sub>v(SD_ST)</sub>  | Data output valid time     | (after enable edge)         | _            | _    | 10   | ns   |
| _                      | Data autout hald time      | Slave transmitter           | 3            |      |      |      |
| th(SD_ST)              | Data output hold time      | (after enable edge)         | 3            |      |      | ns   |
| +                      | Data output valid time     | Master transmitter          |              |      | 10   | ns   |
| t <sub>v(SD_MT)</sub>  | Data output vallu time     | (after enable edge)         | <del>_</del> |      | 10   | 110  |
| throp MT               | Data output hold time      | Master transmitter          | 0            |      |      | ns   |
| th(SD_MT)              | Data output noid time      | (after enable edge)         | U            |      | _    | 10   |

<sup>(1)</sup> Guaranteed by design, not tested in production.

<sup>(2)</sup> Based on characterization, not tested in production



Figure 4-9. I2S timing diagram - master mode



Figure 4-10. I2S timing diagram - slave mode





### 4.19. USART characteristics

Table 4-41. USART characteristics (1)

| Symbol  | Parameter           | Conditions                   | Min | Тур | Max | Unit |
|---------|---------------------|------------------------------|-----|-----|-----|------|
| fsck    | SCK clock frequency | f <sub>PCLKx</sub> = 180 MHz |     | _   | 90  | MHz  |
| tsck(H) | SCK clock high time | f <sub>PCLKx</sub> = 180 MHz | 5   | _   | _   | ns   |
| tsck(L) | SCK clock low time  | f <sub>PCLKx</sub> = 180 MHz | 5   | _   | _   | ns   |

<sup>(1)</sup> Guaranteed by design, not tested in production.

#### 4.20. CAN characteristics

Refer to <u>Table 4-26. I/O port DC characteristics</u> (1) for more details on the input/output alternate function characteristics (CANTX and CANRX).

### 4.21. USBD characteristics

Table 4-42. USBD start up time

| Symbol                   | Parameter         | Max | Unit |
|--------------------------|-------------------|-----|------|
| t <sub>STARTUP</sub> (1) | USBD startup time | 1   | μs   |

<sup>(1)</sup> Guaranteed by design, not tested in production.

Table 4-43. USBD DC electrical characteristics

| Symb                  | ool             | Parameter                       | Conditions                              | Min | Тур | Max  | Unit     |
|-----------------------|-----------------|---------------------------------|-----------------------------------------|-----|-----|------|----------|
|                       | $V_{\text{DD}}$ | USBFS operating voltage         | _                                       | 3   |     | 3.63 |          |
| Input                 | $V_{\text{DI}}$ | Differential input sensitivity  | _                                       | 0.2 | _   | _    | V        |
| levels <sup>(1)</sup> | $V_{\text{CM}}$ | Differential common mode range  | Includes V <sub>DI</sub> range          | 0.8 | _   | 2.5  | V        |
|                       | $V_{\text{SE}}$ | Single ended receiver threshold | _                                       | 8.0 |     | 2.0  |          |
| Output                | $V_{OL}$        | Static output level low         | $R_L of  1.0 \; k\Omega$ to $3.63 \; V$ | _   | _   | 0.3  | <b>V</b> |
| levels (2)            | VoH             | Static output level high        | $R_L$ of 15 k $\Omega$ to $V_{SS}$      | 2.8 | 3.3 | 3.63 | V        |

<sup>(1)</sup> Guaranteed by design, not tested in production.

Table 4-44. USBD full speed-electrical characteristics (1)

| Symbol           | Parameter                       | Conditions                      | Min | Тур | Max | Unit |
|------------------|---------------------------------|---------------------------------|-----|-----|-----|------|
| t <sub>R</sub>   | Rise time                       | CL = 50 pF                      | 4   | 5   | 20  | ns   |
| t <sub>F</sub>   | Fall time                       | CL = 50 pF                      | 4   | 5   | 20  | ns   |
| t <sub>RFM</sub> | Rise/ fall time matching        | t <sub>R</sub> / t <sub>F</sub> | 90  | _   | 110 | %    |
| VCRS             | Output signal crossover voltage | _                               | 1.3 | _   | 2.0 | V    |

<sup>(1)</sup> Guaranteed by design, not tested in production.

<sup>(2)</sup> Based on characterization, not tested in production.



Figure 4-11. USBD timings: definition of data signal rise and fall time





### 4.22. SDIO characteristics

Table 4-45. SDIO characteristics (1)(2)

| Symbol                         | Parameter                                            | Conditions                | Min      | Тур | Max  | Unit |  |
|--------------------------------|------------------------------------------------------|---------------------------|----------|-----|------|------|--|
| f <sub>PP</sub> <sup>(3)</sup> | Clock frequency in data transfer mode                | _                         | 0        | _   | 48   | MHz  |  |
| t <sub>W(CKL)</sub> (3)        | Clock low time                                       | $f_{pp} = 48 \text{ MHz}$ | 10.5     | 11  | _    | ns   |  |
| t <sub>W(CKH)</sub> (3)        | Clock high time                                      | $f_{pp} = 48 \text{ MHz}$ | 9.5      | 10  |      | ns   |  |
|                                | CMD, D inputs (referenced to C                       | K) in MMC and SI          | O HS mo  | de  |      |      |  |
| t <sub>ISU</sub> (4)           | Input setup time HS                                  | f <sub>pp</sub> = 48 MHz  | 4        | _   | _    | ns   |  |
| t <sub>IH</sub> <sup>(4)</sup> | Input hold time HS                                   | f <sub>pp</sub> = 48 MHz  | 3        | _   | _    | ns   |  |
|                                | CMD, D outputs (referenced to 0                      | CK) in MMC and S          | D HS mo  | ode |      |      |  |
| tov <sup>(3)</sup>             | Output valid time HS                                 | f <sub>pp</sub> = 48 MHz  | _        | _   | 13.8 | ns   |  |
| t <sub>OH</sub> (3)            | Output hold time HS                                  | f <sub>pp</sub> = 48 MHz  | 12       | _   | _    | ns   |  |
|                                | CMD, D inputs (referenced t                          | o CK) in SD defau         | ılt mode |     |      |      |  |
| tisud(4)                       | Input setup time SD                                  | f <sub>pp</sub> = 24 MHz  | 3        | _   | _    | ns   |  |
| t <sub>IHD</sub> (4)           | Input hold time SD                                   | f <sub>pp</sub> = 24 MHz  | 3        | _   | _    | ns   |  |
|                                | CMD, D outputs (referenced to CK) in SD default mode |                           |          |     |      |      |  |
| tovo(3)                        | Output valid default time SD                         | f <sub>pp</sub> = 24 MHz  | _        | 2.4 | 2.8  | ns   |  |
| t <sub>OHD</sub> (3)           | Output hold default time SD                          | f <sub>pp</sub> = 24 MHz  | 0.8      | _   | _    | ns   |  |

<sup>(1)</sup> CLK timing is measured at 50% of  $V_{\text{DD}}$ .

### 4.23. EXMC characteristics

Table 4-46. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings (1)(2)(3)

| Symbol                    | Parameter                               | Min  | Max | Unit |
|---------------------------|-----------------------------------------|------|-----|------|
| t <sub>w(NE)</sub>        | EXMC_NE low time                        | 27   | 29  | ns   |
| t <sub>V(NOE_NE)</sub>    | EXMC_NEx low to EXMC_NOE low            | 0    | _   | ns   |
| tw(NOE)                   | EXMC_NOE low time                       | 27   | 29  | ns   |
| th(NE_NOE)                | EXMC_NOE high to EXMC_NE high hold time | 0    | 1   | ns   |
| t <sub>v(A_NE)</sub>      | EXMC_NEx low to EXMC_A valid            | 0    | _   | ns   |
| t <sub>v(BL_NE)</sub>     | EXMC_NEx low to EXMC_BL valid           | 0    | _   | ns   |
| t <sub>su(DATA_NE)</sub>  | Data to EXMC_NEx high setup time        | 21.4 | 1   | ns   |
| t <sub>su(DATA_NOE)</sub> | Data to EXMC_NOEx high setup time       | 21.4 | 1   | ns   |
| t <sub>h(DATA_NOE)</sub>  | Data hold time after EXMC_NOE high      | 0    |     | ns   |
| t <sub>h(DATA_NE)</sub>   | Data hold time after EXMC_NEx high      | 0    | _   | ns   |
| t <sub>v(NADV_NE)</sub>   | EXMC_NEx low to EXMC_NADV low           | 0    |     | ns   |
| t <sub>w(NADV)</sub>      | EXMC_NADV low time                      | 4.6  | 6.6 | ns   |

<sup>(1)</sup>  $C_L = 30 pF$ .

<sup>(2)</sup> Capacitive load  $C_L = 30 pF$ .

<sup>(3)</sup> Based on characterization, not tested in production.

<sup>(4)</sup> Guaranteed by design, not tested in production

<sup>(2)</sup> Guaranteed by design, not tested in production.

<sup>(3)</sup> Based on configure:  $f_{HCLK} = 180 \text{ MHz}$ , AddressSetupTime = 0, AddressHoldTime = 1, DataSetupTime = 1.



Table 4-47. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings (1)(2)(3)

| Symbol                    | Parameter                                              | Min  | Max  | Unit |
|---------------------------|--------------------------------------------------------|------|------|------|
| t <sub>w(NE)</sub>        | EXMC_NE low time                                       | 15.8 | 17.8 | ns   |
| tv(NWE_NE)                | EXMC_NEx low to EXMC_NWE low                           | 4.6  | _    | ns   |
| t <sub>w(NWE)</sub>       | EXMC_NWE low time                                      | 4.6  | 6.6  | ns   |
| t <sub>h(NE_NWE)</sub>    | EXMC_NWE high to EXMC_NE high hold time                | 4.6  | 6.6  | ns   |
| t <sub>v(A_NE)</sub>      | EXMC_NEx low to EXMC_A valid                           | 0    | _    | ns   |
| t <sub>V(NADV_NE)</sub>   | EXMC_NEx low to EXMC_NADV low                          | 0    | _    | ns   |
| t <sub>w(NADV)</sub>      | EXMC_NADV low time                                     | 4.6  | 6.6  | ns   |
| t <sub>h(AD_NADV)</sub>   | EXMC_AD(address) valid hold time after  EXMC_NADV high | 10.2 |      | ns   |
| t <sub>h(A_NWE)</sub>     | Address hold time after EXMC_NWE high                  | 4.6  | _    | ns   |
| t <sub>h(BL_NWE)</sub>    | EXMC_BL hold time after EXMC_NWE high                  | 4.6  | _    | ns   |
| t <sub>v(BL_NE)</sub>     | EXMC_NEx low to EXMC_BL valid                          | 15.8 | 17.8 | ns   |
| t <sub>v(DATA_NADV)</sub> | EXMC_NADV high to DATA valid                           | 4.6  | _    | ns   |
| t <sub>h(DATA_NWE)</sub>  | Data hold time after EXMC_NWE high                     | 4.6  | 6.6  | ns   |

<sup>(1)</sup>  $C_L = 30 \text{ pF}.$ 

Table 4-48. Asynchronous multiplexed PSRAM/NOR read timings (1)(2)(3)

| Symbol                    | Parameter                                             | Min  | Max  | Unit |
|---------------------------|-------------------------------------------------------|------|------|------|
| t <sub>w(NE)</sub>        | EXMC_NE low time                                      | 38.2 | 40.2 | ns   |
| tv(NOE_NE)                | EXMC_NEx low to EXMC_NOE low                          | 15.8 |      | ns   |
| t <sub>w(NOE)</sub>       | EXMC_NOE low time                                     | 21.4 | 23.4 | ns   |
| th(NE_NOE)                | EXMC_NOE high to EXMC_NE high hold time               | 0    |      | ns   |
| t <sub>v(A_NE)</sub>      | EXMC_NEx low to EXMC_A valid                          | 0    | _    | ns   |
| t <sub>v(A_NOE)</sub>     | Address hold time after EXMC_NOE high                 | 0    | _    | ns   |
| t <sub>v(BL_NE)</sub>     | EXMC_NEx low to EXMC_BL valid                         | 0    | _    | ns   |
| th(BL_NOE)                | EXMC_BL hold time after EXMC_NOE high                 | 0    | _    | ns   |
| tsu(DATA_NE)              | Data to EXMC_NEx high setup time                      | 22.4 | _    | ns   |
| t <sub>su(DATA_NOE)</sub> | Data to EXMC_NOEx high setup time                     | 22.4 | _    | ns   |
| th(DATA_NOE)              | Data hold time after EXMC_NOE high                    | 0    | _    | ns   |
| t <sub>h(DATA_NE)</sub>   | Data hold time after EXMC_NEx high                    | 0    | _    | ns   |
| t <sub>v(NADV_NE)</sub>   | EXMC_NEx low to EXMC_NADV low                         | 0    | _    | ns   |
| t <sub>w(NADV)</sub>      | EXMC_NADV low time                                    | 4.6  | 6.6  | ns   |
| $T_{h(AD\_NADV)}$         | EXMC_AD(adress) valid hold time after  EXMC_NADV high | 4.6  | 6.6  | ns   |

<sup>(1)</sup>  $C_L = 30 pF$ .

Table 4-49. Asynchronous multiplexed PSRAM/NOR write timings (1)(2)(3)

| Symbol             | Parameter        | Min | Max | Unit |
|--------------------|------------------|-----|-----|------|
| t <sub>w(NE)</sub> | EXMC_NE low time | 27  | 29  | ns   |

<sup>(2)</sup> Guaranteed by design, not tested in production.

 $<sup>(3) \</sup>quad \text{Based on configure: } f_{\text{HCLK}} = 180 \text{ MHz}, \\ \text{AddressSetupTime} = 0, \\ \text{AddressHoldTime} = 1, \\ \text{DataSetupTime} = 1.$ 

<sup>(2)</sup> Guaranteed by design, not tested in production.

<sup>(3)</sup> Based on configure: f<sub>HCLK</sub> = 180 MHz, AddressSetupTime = 0, AddressHoldTime = 1, DataSetupTime = 1.



| tv(NWE_NE)                    | EXMC_NEx low to EXMC_NWE low            | 7.3   | _    | ns  |
|-------------------------------|-----------------------------------------|-------|------|-----|
| t <sub>w(NWE)</sub>           | EXMC_NWE low time                       | 15.8  | 17.8 | ns  |
| t <sub>h(NE_NWE)</sub>        | EXMC_NWE high to EXMC_NE high hold time | 4.6   | _    | ns  |
| t <sub>v(A_NE)</sub>          | EXMC_NEx low to EXMC_A valid            | 0     | _    | ns  |
| tv(nadv_ne)                   | EXMC_NEx low to EXMC_NADV low           | 0     | _    | ns  |
| tw(NADV)                      | EXMC_NADV low time                      | 4.6   | 6.6  | ns  |
| t                             | EXMC_AD(address) valid hold time after  | 4.6   |      | ns  |
| t <sub>h(AD_NADV)</sub>       | EXMC_NADV high                          | 4.0   | _    | 115 |
| t <sub>h(A_NWE)</sub>         | Address hold time after EXMC_NWE high   | 4.6 — |      | ns  |
| t <sub>h(BL_NWE)</sub>        | EXMC_BL hold time after EXMC_NWE high   | 4.6   |      | ns  |
| $t_{\text{V}(\text{BL\_NE})}$ | EXMC_NEx low to EXMC_BL valid           | 0     | _    | ns  |
| t <sub>v(DATA_NADV)</sub>     | EXMC_NADV high to DATA valid            | 4.6   | _    | ns  |
| t <sub>h(DATA_NWE)</sub>      | Data hold time after EXMC_NWE high      | 4.6   | _    | ns  |

<sup>(1)</sup>  $C_L = 30 pF$ .

Table 4-50. Synchronous multiplexed PSRAM/NOR read timings (1)(2)(3)

| Symbol                      | Parameter                        | Min  | Max | Unit |
|-----------------------------|----------------------------------|------|-----|------|
| tw(CLK)                     | EXMC_CLK period                  | 22.4 | _   | ns   |
| td(CLKL-NExL)               | EXMC_CLK low to EXMC_NEx low     | 0    |     | ns   |
| t <sub>d(CLKH-NExH)</sub>   | EXMC_CLK high to EXMC_NEx high   | 10.2 |     | ns   |
| td(CLKL-NADVL)              | EXMC_CLK low to EXMC_NADV low    | 0    |     | ns   |
| t <sub>d</sub> (CLKL-NADVH) | EXMC_CLK low to EXMC_NADV high   | 0    | _   | ns   |
| td(CLKL-AV)                 | EXMC_CLK low to EXMC_Ax valid    | 0    | _   | ns   |
| t <sub>d(CLKH-AIV)</sub>    | EXMC_CLK high to EXMC_Ax invalid | 10.2 | _   | ns   |
| t <sub>d(CLKL-NOEL)</sub>   | EXMC_CLK low to EXMC_NOE low     | 0    | _   | ns   |
| td(CLKH-NOEH)               | EXMC_CLK high to EXMC_NOE high   | 10.2 | _   | ns   |
| td(CLKL-ADV)                | EXMC_CLK low to EXMC_AD valid    | 0    | _   | ns   |
| td(CLKL-ADIV)               | EXMC_CLK low to EXMC_AD invalid  | 0    | _   | ns   |

<sup>(1)</sup>  $C_L = 30 pF$ .

Table 4-51. Synchronous multiplexed PSRAM write timings (1)(2)(3)

| Symbol                    | Parameter                        | Min  | Max | Unit |
|---------------------------|----------------------------------|------|-----|------|
| tw(CLK)                   | EXMC_CLK period                  | 22.4 | _   | ns   |
| td(CLKL-NExL)             | EXMC_CLK low to EXMC_NEx low     | 0    | _   | ns   |
| t <sub>d(CLKH-NExH)</sub> | EXMC_CLK high to EXMC_NEx high   | 10.2 | _   | ns   |
| td(CLKL-NADVL)            | EXMC_CLK low to EXMC_NADV low    | 0    | _   | ns   |
| td(CLKL-NADVH)            | EXMC_CLK low to EXMC_NADV high   | 0    | _   | ns   |
| t <sub>d(CLKL-AV)</sub>   | EXMC_CLK low to EXMC_Ax valid    | 0    | _   | ns   |
| t <sub>d(CLKH-AIV)</sub>  | EXMC_CLK high to EXMC_Ax invalid | 10.2 | _   | ns   |
| t <sub>d(CLKL-NWEL)</sub> | EXMC_CLK low to EXMC_NWE low     | 0    | _   | ns   |

<sup>(2)</sup> Guaranteed by design, not tested in production.

<sup>(3)</sup> Based on configure:  $f_{HCLK} = 180 \text{ MHz}$ , AddressSetupTime = 0, AddressHoldTime = 1, DataSetupTime = 1.

<sup>(2)</sup> Guaranteed by design, not tested in production.

<sup>(3)</sup> Based on configure: f<sub>HCLK</sub> = 180 MHz, BurstAccessMode = Enable; Memory Type = PSRAM; WriteBurst = Enable; CLKDivision = 3 (EXMC\_CLK is 4 divided by HCLK); Data Latency = 1.

# GD32E503xx Datasheet

| Symbol                    | Parameter                              | Min  | Max | Unit |
|---------------------------|----------------------------------------|------|-----|------|
| td(CLKH-NWEH)             | EXMC_CLK high to EXMC_NWE high         | 10.2 | _   | ns   |
| t <sub>d(CLKL-ADIV)</sub> | EXMC_CLK low to EXMC_AD invalid        | 0    | _   | ns   |
| td(CLKL-DATA)             | EXMC_A/D valid data after EXMC_CLK low | 0    | _   | ns   |
| th(CLKL-NBLH)             | EXMC_CLK low to EXMC_NBL high          | 0    | _   | ns   |

<sup>(1)</sup>  $C_L = 30 pF$ .

- (2) Guaranteed by design, not tested in production.
- (3) Based on configure: f<sub>HCLK</sub> = 180 MHz, BurstAccessMode = Enable; MemoryType = PSRAM; WriteBurst = Enable; CLKDivision = 3 (EXMC\_CLK is 4 divided by HCLK); DataLatency = 1.

Table 4-52. Synchronous non-multiplexed PSRAM/NOR read timings (1)(2)(3)

| Symbol                     | Parameter Min                    |      | Max | Unit |
|----------------------------|----------------------------------|------|-----|------|
| t <sub>w(CLK)</sub>        | EXMC_CLK period                  | 22.4 | ı   | ns   |
| t <sub>d(CLKL-NExL)</sub>  | EXMC_CLK low to EXMC_NEx low     | 0    | _   | ns   |
| td(CLKH-NExH)              | EXMC_CLK high to EXMC_NEx high   | 10.2 | _   | ns   |
| td(CLKL-NADVL)             | EXMC_CLK low to EXMC_NADV low    | 0    | _   | ns   |
| td(CLKL-NADVH)             | EXMC_CLK low to EXMC_NADV high   | 0    | _   | ns   |
| td(CLKL-AV)                | EXMC_CLK low to EXMC_Ax valid    | 0    | _   | ns   |
| td(CLKH-AIV)               | EXMC_CLK high to EXMC_Ax invalid | 10.2 | _   | ns   |
| td(CLKL-NOEL)              | EXMC_CLK low to EXMC_NOE low     | 0    | _   | ns   |
| t <sub>d</sub> (CLKH-NOEH) | EXMC_CLK high to EXMC_NOE high   | 10.2 | _   | ns   |

<sup>(1)</sup>  $C_L = 30 pF$ .

- (2) Guaranteed by design, not tested in production.
- (3) Based on configure: HCLK=180 MHz, BurstAccessMode = Enable; MemoryType = PSRAM; WriteBurst = Enable; CLKDivision = 3 (EXMC\_CLK is 4 divided by HCLK); DataLatency = 1.

Table 4-53. Synchronous non-multiplexed PSRAM write timings (1)(2)(3)

|                            |                                        | _    |     |      |
|----------------------------|----------------------------------------|------|-----|------|
| Symbol                     | Parameter Min                          |      | Max | Unit |
| tw(CLK)                    | EXMC_CLK period                        | 22.4 | ı   | ns   |
| t <sub>d(CLKL-NExL)</sub>  | EXMC_CLK low to EXMC_NEx low           | 0    | _   | ns   |
| td(CLKH-NExH)              | EXMC_CLK high to EXMC_NEx high         | 10.2 | _   | ns   |
| td(CLKL-NADVL)             | EXMC_CLK low to EXMC_NADV low          | 0    | _   | ns   |
| td(CLKL-NADVH)             | EXMC_CLK low to EXMC_NADV high         | 0    | _   | ns   |
| td(CLKL-AV)                | EXMC_CLK low to EXMC_Ax valid          | 0    | _   | ns   |
| t <sub>d(CLKH-AIV)</sub>   | EXMC_CLK high to EXMC_Ax invalid       | 10.2 | _   | ns   |
| td(CLKL-NWEL)              | EXMC_CLK low to EXMC_NWE low           | 0    | _   | ns   |
| t <sub>d</sub> (CLKH-NWEH) | EXMC_CLK high to EXMC_NWE high         | 10.2 | _   | ns   |
| t <sub>d(CLKL-DATA)</sub>  | EXMC_A/D valid data after EXMC_CLK low | 0    | _   | ns   |
| t <sub>h(CLKL-NBLH)</sub>  | EXMC_CLK low to EXMC_NBL high          | 0    | _   | ns   |

<sup>(1)</sup>  $C_L = 30 \text{ pF}.$ 

- (2) Guaranteed by design, not tested in production.
- (3) Based on configure: HCLK = 180 MHz, BurstAccessMode = Enable; MemoryType = PSRAM; WriteBurst = Enable; CLKDivision = 3 (EXMC\_CLK is 4 divided by HCLK); DataLatency = 1.



## 4.24. Serial/Quad Parallel Interface (SQPI) characteristics

**Table 4-54.SQPI characteristics** 

| Symbol                           | Parameter                                    | Min                 | Тур | Max   | Unit |
|----------------------------------|----------------------------------------------|---------------------|-----|-------|------|
| t <sub>CLK</sub> <sup>(2)</sup>  | CLK period                                   | 11.0 <sup>(4)</sup> | _   | _     | ns   |
| t <sub>CD</sub> <sup>(2)</sup>   | CLK high level duty for even clock divided   | 45                  | 50  | 55    | %    |
| ICD(-)                           | CLK high level duty for odd clock divided    | 45                  | _   | 71    | 70   |
| t <sub>KHKL</sub> (3)            | CLK rise or fall time                        | _                   | _   |       | ns   |
| t <sub>CPH</sub> <sup>(2)</sup>  | CE# high between subsequent burst operations | 22.2                | _   | _     | ns   |
| t <sub>CEM</sub> <sup>(2)</sup>  | CE# low pulse width                          | 88.8                | _   | _     | ns   |
| t <sub>CSP</sub> <sup>(2)</sup>  | CE# setup time to CLK rising edge            | 5.5                 | _   | 177.7 | ns   |
| t <sub>CHD</sub> <sup>(2)</sup>  | CE# hold time from CLK rising edge           | 5.5                 | _   | 177.7 | ns   |
| t <sub>SP</sub> <sup>(2)</sup>   | Setup time to active CLK edge                | 5.5                 | _   | 177.7 | ns   |
| t <sub>HD</sub> <sup>(2)</sup>   | Hold time from active CLK edge               | 5.5                 | _   | 177.7 | ns   |
| t <sub>HZ</sub> (2)              | CE# rise to data output high-Z               | _                   | 0   | _     | ns   |
| t <sub>ACLK</sub> <sup>(2)</sup> | CLK fall to data output valid delay          | _                   | 0   | _     | ns   |
| t <sub>KOH</sub> <sup>(2)</sup>  | Data hold time from CLK falling edge         | _                   | 0   | _     | ns   |

<sup>(1)</sup> Based on characterization, not tested in production.

# 4.25. Super High-Resolution Timer (SHRTIMER) characteristics

Table 4-55. SHRTIMER characteristics (1)

| Symbol                                 | Parameter                       | Conditions                      | Min    | Тур  | Max     | Unit                  |
|----------------------------------------|---------------------------------|---------------------------------|--------|------|---------|-----------------------|
| T <sub>A</sub>                         | Timer ambient temperature range | fshrtimer = 180 MHz             | -40    | ı    | 85      | °C                    |
| <b>f</b> SHRTIMER                      | SHRTIMER input clock for        | Under T <sub>A</sub> conditions | _      | 180  | _       | MHz                   |
| tshrtimer                              | DLL                             | Officer TACOHOLIOUS             | _      | 5.56 | _       | ns                    |
| $t_{\text{res}(\text{SHRTIMER})}$      | Timer resolution time           | fshrtimer = 180 MHz             | _      | 86.8 | _       | ps                    |
| RES <sub>SHRTIME</sub>                 | Timer resolution                |                                 | _      | _    | 16      | bit                   |
| t                                      | Dead time generator clock       | _                               | 1/64   | _    | 16      | tshrtimer             |
| <b>t</b> DTG                           | period                          | f <sub>SHRTIMER</sub> = 180 MHz | 0.0868 | _    | 88.89   | ns                    |
| <br>  <br>                             | Dead time range (absolute       |                                 | _      |      | 2^16-1  | t <sub>DTG</sub>      |
| t <sub>DTR</sub>   /  t <sub>DTF</sub> | value)                          | fshrtimer = 180 MHz             | _      | _    | 5825.41 | μs                    |
| 4                                      | Chopper stage clock             | _                               | 1/256  | _    | 1/16    | f <sub>SHRTIMER</sub> |
| fchpfrq                                | frequency                       | f <sub>SHRTIMER</sub> = 180 MHz | 0.703  | _    | 11.25   | MHz                   |
| t                                      | Channer first pulse length      |                                 | 16     |      | 256     | tshrtimer             |
| <b>t</b> 1STPW                         | Chopper first pulse length      | fshrtimer = 180 MHz             | 0.089  | _    | 1.42    | μs                    |

<sup>(1)</sup> Guaranteed by design, not tested in production.

<sup>(2)</sup> Guaranteed by design, not tested in production.

<sup>(3)</sup> Output driven mode is 50 MHz.

<sup>(4)</sup> This is designed minimal period. The operating minimal clock period is 22.2 ns(45 MHz = 180 MHz/4).



Table 4-56. SHRTIMER output response to fault protection (1)

| Symbol               | Parameter                     | Conditions                                                                       | Min | Тур | Max | Unit |
|----------------------|-------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>LAT(DF)</sub> | Digital fault response        | Propagation delay from SHRTIMER_FLTx digital input to SHRTIMER_STxCHy output pin | _   |     | 25  |      |
| tw(FLT)              | Minimum fault pulse<br>width  | _                                                                                | 11  | _   | _   | ns   |
| tlat(af)             | Analog fault response latency | Propagation delay from comparator  CMPx_IPx input to  SHRTIMER_STxCHy output pin | _   | _   | 35  |      |

<sup>(1)</sup> Guaranteed by design, not tested in production.

Table 4-57. SHRTIMER output response to external 1 to 10(Synchronous mode (1))

| Symbol                  | Parameter                                                           | Conditions                                                                                                               | Min | Тур | Max | Unit                    |
|-------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------------------------|
| T <sub>PROP(SHRTI</sub> | External event response latency in SHRTIMER                         | SHRTIMER internal propagation delay <sup>(3)</sup>                                                                       | 5   | _   | 6   | tshrtimer <sup>(2</sup> |
| tlat(deev)              | Digital external event response latency                             | Propagation delay from SHRTIMER_EXEVx digital input to SHRTIMER_STxCHy output pin(30pF load)                             |     | _   | 48  |                         |
| tw(FLT)                 | Minimum external event pulse width                                  | _                                                                                                                        | 11  | _   | _   | ns                      |
| tlat(aeev)              | Analog external event response latency                              | Propagation delay from comparator  CMPx_IPx input pin to  SHRTIMER_STxCHy output  pin(30pF load)                         | -   | _   | 60  |                         |
| T <sub>JIT(EEV)</sub>   | External event response jitter                                      | Jitter of the delay from  SHRTIMER_EXEVx digital input or  CMPx_IPx input pin to  SHRTIMER_STxCHy output  pin(30pF load) | _   | _   | 1   | tshrtimer <sup>(2</sup> |
| T <sub>JIT(PW)</sub>    | Jitter on output pulse<br>width in response to an<br>external event | _                                                                                                                        | _   | _   | 0   | tshrtimer <sup>(2</sup> |

<sup>(1)</sup> Guaranteed by design, not tested in production.

<sup>(2)</sup>  $t_{SHRTIMER} = 1 / f_{SHRTIMER}$  with  $f_{SHRTIMER} = 180$  MHz depending on the clock controller configuration.

<sup>(3)</sup> This parameter does not take into account latency introduced by GPIO or comparator.



Table 4-58. SHRTIMER synchronization input / output (1)

| Symbol                  | Parameter                       | Conditions                      | Min | Тур   | Max | Unit                     |
|-------------------------|---------------------------------|---------------------------------|-----|-------|-----|--------------------------|
| t <sub>W</sub> (SYNCIN) | Minimum pulse width on SYNCIN   |                                 | 2   |       |     | tshrtimer <sup>(2</sup>  |
|                         | inputs, including SHRTIMER_SCIN |                                 | 2   |       |     | )                        |
| t <sub>LAT(DF)</sub>    | Response time to external       |                                 |     | -   - | 1   | t <sub>SHRTIMER</sub> (2 |
|                         | synchronization request         | _                               | _   |       |     | )                        |
|                         | Dulgo width on CURTIMER SCOUT   |                                 |     | 16    |     | tshrtimer <sup>(2</sup>  |
| t <sub>W(AF)</sub>      | Pulse width on SHRTIMER_SCOUT   | _                               | _   | 16    | _   | )                        |
|                         | output                          | f <sub>SHRTIMER</sub> = 180 MHz | _   | 88.89 | _   | ns                       |

<sup>(1)</sup> Guaranteed by design, not tested in production.

### 4.26. TIMER characteristics

Table 4-59. TIMER characteristics (1)

| Symbol           | Parameter                                     | Conditions                       | Min    | Max                               | Unit                   |  |
|------------------|-----------------------------------------------|----------------------------------|--------|-----------------------------------|------------------------|--|
| 4                | Timer resolution time                         |                                  | 1      | _                                 | t <sub>TIMERxCLK</sub> |  |
| t <sub>res</sub> | Timer resolution time                         | f <sub>TIMERxCLK</sub> = 180 MHz | 5.6    | _                                 | ns                     |  |
| fехт             | Timer external clock                          | _                                | 0      | f <sub>TIMERxCLK</sub> /2         | MHz                    |  |
| IEXT             | frequency                                     | f <sub>TIMERxCLK</sub> = 180 MHz | 0      | 90                                | MHz                    |  |
| DEC              | Timer recolution                              | TIMERx (except TIMER1)           | _      | 16                                | b:t                    |  |
| RES              | Timer resolution                              | TIMER1                           | _      | 32                                | bit                    |  |
|                  | 16-bit counter clock period                   | _                                | 1      | 65536                             | tTIMERXCLK             |  |
|                  | when internal clock is selected               | ftimerxclk = 180 MHz             | 0.0056 | 364.1                             | μ6                     |  |
| tcounter         | 32-bit counter clock period                   | _                                | 1      | 2 <sup>32</sup>                   | t <sub>TIMERxCLK</sub> |  |
|                  | when internal clock is selected (only TIMER1) | ftimerxclk = 180 MHz             | 0.0056 | 23.86                             | S                      |  |
|                  | Maximum possible count                        | _                                | _      | 2 <sup>16</sup> x 2 <sup>16</sup> | t <sub>TIMERxCLK</sub> |  |
| <b>4</b>         | ( except TIMER1 )                             | f <sub>TIMERxCLK</sub> = 180 MHz | _      | 23.86                             | S                      |  |
| tmax_count       | Maximum possible count                        | _                                | _      | 2 <sup>16</sup> x 2 <sup>32</sup> | t <sub>TIMERxCLK</sub> |  |
|                  | ( only TIMER1 )                               | f <sub>TIMERxCLK</sub> = 180 MHz | _      | 2 <sup>16</sup> x 23.86           | s                      |  |

<sup>(1)</sup> Guaranteed by design, not tested in production.



### 4.27. WDGT characteristics

Table 4-60. FWDGT min/max timeout period at 40 kHz (IRC40K) (1)

| . , ,             |              |                                  |                                  |      |
|-------------------|--------------|----------------------------------|----------------------------------|------|
| Prescaler divider | PR[2:0] bits | Min timeout RLD[11:0] =<br>0x000 | Max timeout RLD[11:0]<br>= 0xFFF | Unit |
| 1/4               | 000          | 0.1                              | 409.6                            |      |
| 1/8               | 001          | 0.2                              | 819.2                            |      |
| 1/16              | 010          | 0.4                              | 1638.4                           |      |
| 1/32              | 011          | 0.8                              | 3276.8                           | ms   |
| 1/64              | 100          | 1.6                              | 6553.6                           |      |
| 1/128             | 101          | 3.2                              | 13107.2                          |      |
| 1/256             | 110 or 111   | 6.4                              | 26214.4                          |      |

<sup>(1)</sup> Guaranteed by design, not tested in production.

Table 4-61. WWDGT min-max timeout value at 90 MHz (f<sub>PCLK1</sub>) <sup>(1)</sup>

| Prescaler divider | PSC[2:0] | Min timeout value<br>CNT[6:0] = 0x40 | Unit | Max timeout value<br>CNT[6:0] = 0x7F | Unit |
|-------------------|----------|--------------------------------------|------|--------------------------------------|------|
| 1/1               | 00       | 45.5                                 |      | 2.91                                 |      |
| 1/2               | 01       | 91.0                                 |      | 5.83                                 | ma   |
| 1/4               | 10       | 182.0                                | μs   | 11.65                                | ms   |
| 1/8               | 11       | 364.1                                |      | 23.30                                |      |

<sup>(1)</sup> Guaranteed by design, not tested in production.

### 4.28. Parameter condition

Unless otherwise specified, all values given for  $V_{DD}$  =  $V_{DDA}$  = 3.3 V,  $T_A$  = 25 °C.



# 5. Package information

# 5.1. LQFP144 package outline dimensions

Figure 5-1. LQFP144 package outline



Table 5-1. LQFP144 package dimensions

| Symbol | Min   | Тур      | Max   |
|--------|-------|----------|-------|
| A      | _     | _        | 1.60  |
| A1     | 0.05  | _        | 0.15  |
| A2     | 1.35  | 1.40     | 1.45  |
| A3     | 0.59  | 0.64     | 0.69  |
| D      | 21.80 | 22.0     | 22.20 |
| D1     | 19.90 | 20.0     | 20.10 |
| Е      | 21.80 | 22.0     | 22.20 |
| E1     | 19.90 | 20.0     | 20.10 |
| θ      | 0°    | 3.5°     | 7°    |
| С      | 0.13  | _        | 0.17  |
| c1     | 0.12  | 0.13     | 0.14  |
| L      | 0.45  | _        | 0.75  |
| L1     | _     | 1.0 REF  | _     |
| b      | 0.18  | _        | 0.26  |
| b1     | 0.17  | 0.20     | 0.23  |
| е      | _     | 0.50 BSC |       |

(Original dimensions are in millimeters)



# 5.2. LQFP100 package outline dimensions

Figure 5-2. LQFP100 package outline



Table 5-2. LQFP100 package dimensions

| Symbol | Min   | Тур      | Max   |
|--------|-------|----------|-------|
| A      | _     | _        | 1.60  |
| A1     | 0.05  | _        | 0.15  |
| A2     | 1.35  | 1.40     | 1.45  |
| A3     | 0.59  | 0.64     | 0.69  |
| D      | 15.80 | 16.0     | 16.20 |
| D1     | 13.90 | 14.0     | 14.10 |
| Е      | 15.80 | 16.0     | 16.20 |
| E1     | 13.90 | 14.0     | 14.10 |
| θ      | 0°    | 3.5°     | 7°    |
| С      | 0.13  | _        | 0.17  |
| c1     | 0.12  | 0.13     | 0.14  |
| L      | 0.45  | 0.6      | 0.75  |
| L1     | _     | 1.0 REF  | _     |
| b      | 0.18  | 0.20     | 0.26  |
| b1     | 0.17  | 0.20     | 0.23  |
| eB     | 15.05 | _        | 15.35 |
| е      |       | 0.50 BSC |       |



(Original dimensions are in millimeters)

# 5.3. LQFP64 package outline dimensions

Figure 5-3. LQFP64 package outline



Table 5-3. LQFP64 package dimensions

| Symbol | Min   | Тур      | Max   |
|--------|-------|----------|-------|
| Α      | _     | _        | 1.60  |
| A1     | 0.05  | _        | 0.15  |
| A2     | 1.35  | 1.40     | 1.45  |
| A3     | 0.59  | 0.64     | 0.69  |
| D      | 11.80 | 12.00    | 12.20 |
| D1     | 9.90  | 10.00    | 10.10 |
| Е      | 11.80 | 12.00    | 12.20 |
| E1     | 9.90  | 10.00    | 10.10 |
| θ      | 0°    | 3.5°     | 7°    |
| С      | 0.13  | _        | 0.17  |
| L      | 0.45  | 0.60     | 0.75  |
| L1     | _     | 1.00 REF | _     |
| b      | 0.17  | 0.20     | 0.27  |
| е      | _     | 0.50 BSC | _     |
| eB     | 11.25 |          | 11.45 |

(Original dimensions are in millimeters)



# 5.4. LQFP48 package outline dimensions

Figure 5-4. LQFP48 package outline



Table 5-4. LQFP48 package dimensions

|        |          | _        |      |  |
|--------|----------|----------|------|--|
| Symbol | Min      | Тур      | Max  |  |
| Α      | _        | _        | 1.60 |  |
| A1     | 0.05     | _        | 0.15 |  |
| A2     | 1.35     | 1.40     | 1.45 |  |
| A3     | 0.59     | 0.64     | 0.69 |  |
| b      | 0.18     | _        | 0.26 |  |
| b1     | 0.17     | 0.20     | 0.23 |  |
| С      | 0.13     | _        | 0.17 |  |
| c1     | 0.12     | 0.13     | 0.14 |  |
| D      | 8.80     | 9.00     | 9.20 |  |
| D1     | 6.90     | 7.00     | 7.10 |  |
| E      | 8.80     | 9.00     | 9.20 |  |
| eB     | 8.10     | _        | 8.25 |  |
| E1     | 6.90     | 7.00     | 7.10 |  |
| е      |          | 0.50 BSC |      |  |
| L      | 0.45     | _        | 0.75 |  |
| L1     | 1.00 REF |          |      |  |
| θ      | 0        | _        | 7°   |  |

(Original dimensions are in millimeters)



# 6. Ordering information

Table 6-1. Part ordering code for GD32E503xx devices

|               | orning occurrent |         |              | Temperature     |
|---------------|------------------|---------|--------------|-----------------|
| Ordering code | Flash (KB)       | Package | Package type | operating range |
| CD22F62CCT6   | 256              | LOED49  | Green        | Industrial      |
| GD32E503CCT6  | 256              | LQFP48  | Green        | -40°C to +85°C  |
| GD32E503CET6  | 512              | LQFP48  | Green        | Industrial      |
| GD32E303CE16  | 312              | LQFF40  | Green        | -40°C to +85°C  |
| GD32E503RCT6  | 256              | LQFP64  | Croon        | Industrial      |
| GD32E303RC10  | 256              | LQFF04  | Green        | -40°C to +85°C  |
| GD32E503RET6  | 512              | LQFP64  | Green        | Industrial      |
| GD32E303RE10  | 312              | LQFF04  |              | -40°C to +85°C  |
| GD32E503VCT6  | 256              | LQFP100 | Green        | Industrial      |
| GD32E303VC16  | 256              | LQFF100 | Green        | -40°C to +85°C  |
| GD32E503VET6  | 512              | LQFP100 | Green        | Industrial      |
| GD32E503VE16  | 512              | LQFP100 | Green        | -40°C to +85°C  |
| GD32E503ZCT6  | 256              | LQFP144 | Green        | Industrial      |
| GD32E3032C16  | 230              | LQFF144 | Gieen        | -40°C to +85°C  |
| GD32E503ZET6  | 512              | LQFP144 | Green        | Industrial      |
| GD32E3U32E10  | 312              | LQFF144 | Gieen        | -40°C to +85°C  |



# 7. Revision history

Table 7-1. Revision history

| Revision No. | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Date         |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 1.0          | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Feb.28, 2020 |
| 1.1          | Module information modification, refers to <u>Functional</u> <u>description</u> .                                                                                                                                                                                                                                                                                                                                                                                                                                         | Aug.28, 2020 |
| 1.2          | <ol> <li>Modify boot pins in chapter <u>Boot modes</u>;</li> <li>Modify boot loader address in chapter <u>Memory map</u>;</li> <li>Add deep-sleep 1 and deep-sleep 2 mode power consumption data into Table <u>Table 4-7. Power consumption characteristics (2)(3)(4)(5)</u>, and modify the LDO mode conditions;</li> <li>V<sub>SETUP</sub> changed to V<sub>STEP</sub> in chapter <u>I2C characteristics</u>;</li> <li>Electrical characteristics table update, refers to <u>Electrical characteristics</u>.</li> </ol> | Dec.7, 2020  |
| 1.3          | <ol> <li>Add CAN module related information.</li> <li>Modify I2C and SPI timing diagrams, refers to <u>Figure 4-6</u>.         <u>I2C bus timing diagram</u>, <u>Figure 4-7</u>. <u>SPI timing diagram - master mode</u> and <u>Figure 4-8</u>. <u>SPI timing diagram - slave mode</u>.     </li> <li>CAN module description modification, refers to <u>Controller area network (CAN)</u>.</li> </ol>                                                                                                                     | Mar.24, 2021 |



#### Important Notice

This document is the property of GigaDevice Semiconductor Inc. and its subsidiaries (the "Company"). This document, including any product of the Company described in this document (the "Product"), is owned by the Company under the intellectual property laws and treaties of the People's Republic of China and other jurisdictions worldwide. The Company reserves all rights under such laws and treaties and does not grant any license under its patents, copyrights, trademarks, or other intellectual property rights. The names and brands of third party referred thereto (if any) are the property of their respective owner and referred to for identification purposes only.

The Company makes no warranty of any kind, express or implied, with regard to this document or any Product, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. The Company does not assume any liability arising out of the application or use of any Product described in this document. Any information provided in this document is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Except for customized products which has been expressly identified in the applicable agreement, the Products are designed, developed, and/or manufactured for ordinary business, industrial, personal, and/or household applications only. The Products are not designed, intended, or authorized for use as components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, atomic energy control instruments, combustion control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or Product could cause personal injury, death, property or environmental damage ("Unintended Uses"). Customers shall take any and all actions to ensure using and selling the Products in accordance with the applicable laws and regulations. The Company is not liable, in whole or in part, and customers shall and hereby do release the Company as well as it's suppliers and/or distributors from any claim, damage, or other liability arising from or related to all Unintended Uses of the Products. Customers shall indemnify and hold the Company as well as it's suppliers and/or distributors harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of the Products.

Information in this document is provided solely in connection with the Products. The Company reserves the right to make changes, corrections, modifications or improvements to this document and Products and services described herein at any time, without notice.

© 2021 GigaDevice - All rights reserved