# GigaDevice Semiconductor Inc.

# GD32F150xx Arm® Cortex®-M3 32-bit MCU

**Datasheet** 



## **Table of Contents**

| Tab       | le c       | of Contents                                                     | 1  |
|-----------|------------|-----------------------------------------------------------------|----|
| List      | of         | Figures                                                         | 3  |
| List      | of '       | Tables                                                          | 4  |
| 1. (      | Gei        | neral description                                               | 5  |
|           |            | vice overview                                                   |    |
| 2.        |            |                                                                 |    |
|           |            | Device information                                              |    |
| 2.2       | 2.         | Block diagram                                                   |    |
| 2.3       | 3.         | Pinouts and pin assignment                                      | 9  |
| 2.4       | 4.         | Memory map                                                      | 11 |
| 2.        | 5.         | Clock tree                                                      | 13 |
| 2.0       | 6.         | Pin definitions                                                 | 14 |
| 2         | 2.6.       | 1. GD32F150Rx LQFP64 pin definitions                            | 14 |
| :         | 2.6.       | 2. GD32F150Cx LQFP48 pin definitions                            | 19 |
| :         | 2.6.       | 3. GD32F150Kx QFN32 pin definitions                             | 23 |
| :         | 2.6.       | 4. GD32F150Gx QFN28 pin definitions                             | 26 |
| :         | 2.6.       | 5. GD32F150xx pin alternate functions                           | 29 |
| <b>3.</b> | Fur        | nctional description                                            | 33 |
| 3.        | 1.         | Arm® Cortex®-M3 core                                            | 33 |
| 3.2       | 2.         | On-chip memory                                                  | 33 |
| 3.3       | 3.         | Clock, reset and supply management                              | 33 |
| 3.4       | 4.         | Boot modes                                                      | 34 |
| 3.5       | 5.         | Power saving modes                                              | 34 |
| 3.6       | 6.         | Analog to digital converter (ADC)                               | 35 |
| 3.7       | 7.         | Digital to analog converter (DAC)                               | 35 |
| 3.8       | 8.         | DM A                                                            |    |
| 3.9       |            | General-purpose inputs/outputs (GPIOs)                          |    |
|           | 10.        | Timers and PWM generation                                       |    |
|           | 11.        | Real time clock (RTC)                                           |    |
|           | 11.<br>12. | Inter-integrated circuit (I2C)                                  |    |
|           |            | , ,                                                             |    |
|           | 13.        | Serial peripheral interface (SPI)                               |    |
| 3.′       | 14.        | Universal synchronous asynchronous receiver transmitter (USART) | 39 |



|    | 3.15. | Inter-IC sound (I2S)                    | . 39 |
|----|-------|-----------------------------------------|------|
|    | 3.16. | HDMI CEC                                | . 39 |
|    | 3.17. | Universal serial bus full-speed (USBD)  | . 40 |
|    | 3.18. | Touch sensing interface (TSI)           | . 40 |
|    | 3.19. | Comparators (CMP)                       | . 40 |
|    | 3.20. | Debug mode                              | . 40 |
|    | 3.21. | Package and operation temperature       | . 41 |
| 4. | Ele   | ctrical characteristics                 | . 42 |
|    | 4.1.  | Absolute maximum ratings                | . 42 |
|    | 4.2.  | Recommended DC characteristics          | . 42 |
|    | 4.3.  | Power consumption                       | . 43 |
|    | 4.4.  | EMC characteristics                     | . 44 |
|    | 4.5.  | Power supply supervisor characteristics | . 44 |
|    | 4.6.  | Electrical sensitivity                  | . 45 |
|    | 4.7.  | External clock characteristics          | . 46 |
|    | 4.8.  | Internal clock characteristics          | . 47 |
|    | 4.9.  | PLL characteristics                     | . 48 |
|    | 4.10. | Memory characteristics                  | . 48 |
|    | 4.11. | GPIO characteristics                    | . 48 |
|    | 4.12. | ADC characteristics                     | . 49 |
|    | 4.13. | DAC characteristics                     | . 49 |
|    | 4.14. | I2C characteristics                     | . 49 |
|    | 4.15. | SPI characteristics                     | . 50 |
| 5. | Pac   | kage information                        | . 51 |
|    | 5.1.  | QFN package outline dimensions          | . 51 |
|    | 5.2.  | LQFP package outline dimensions         | . 53 |
| 6. | Orc   | lering information                      | . 55 |
| 7. | Rev   | vision history                          | . 56 |



# **List of Figures**

| Figure 2-1. GD32F150xx block diagram  | 8  |
|---------------------------------------|----|
| Figure 2-2. GD32F150Rx LQFP64 pinouts | (  |
| Figure 2-3. GD32F150Cx LQFP48 pinouts |    |
| Figure 2-4. GD32F150Kx QFN32 pinouts  |    |
| Figure 2-5. GD32F150Gx QFN28 pinouts  |    |
| Figure 2-6. GD32F150xx clock tree     | 13 |
| Figure 5-1. QFN package outline       |    |
| Figure 5-2 LQFP package outline       |    |



## **List of Tables**

| Table 2-1. GD32F150xx devices features and peripheral list                   | 6                         |  |  |  |  |  |  |
|------------------------------------------------------------------------------|---------------------------|--|--|--|--|--|--|
| Table 2-2. GD32F150xx memory map                                             | 11                        |  |  |  |  |  |  |
| Table 2-3. GD32F150Rx LQFP64 pin definitions                                 | 14                        |  |  |  |  |  |  |
| Table 2-4. GD32F150Cx LQFP48 pin definitions                                 | 19                        |  |  |  |  |  |  |
| Table 2-5. GD32F150Kx QFN32 pin definitions                                  |                           |  |  |  |  |  |  |
| Table 2-6. GD32F150Gx QFN28 pin definitions                                  | 26                        |  |  |  |  |  |  |
| Table 2-7. Port A alternate functions summary                                | 29                        |  |  |  |  |  |  |
| e 2-8. Port Balternate functions summary                                     |                           |  |  |  |  |  |  |
| Table 2-9. Port C & D & F alternate functions summary                        | ternate functions summary |  |  |  |  |  |  |
| Table 4-1. Absolute maximum ratings                                          | 42                        |  |  |  |  |  |  |
| Table 4-2. DC operating conditions                                           | 42                        |  |  |  |  |  |  |
| Table 4-3. Power consumption characteristics                                 | 43                        |  |  |  |  |  |  |
| Table 4-4. EMS characteristics                                               | 44                        |  |  |  |  |  |  |
| Table 4-5. EMI characteristics                                               | 44                        |  |  |  |  |  |  |
| Table 4-6. Power supply supervisor characteristics                           | 44                        |  |  |  |  |  |  |
| Table 4-7. ESD characteristics                                               | 45                        |  |  |  |  |  |  |
| Table 4-8. Static latch-up characteristics                                   | 45                        |  |  |  |  |  |  |
| Table 4-9. High speed crystal oscillator (HXTAL) generated from a crystal/ce | eramic characteristics    |  |  |  |  |  |  |
|                                                                              |                           |  |  |  |  |  |  |
| Table 4-10. Low speed crystal oscillator (LXTAL) generated from a crystal/c  |                           |  |  |  |  |  |  |
| Table 4-11. Internal 8 MHz RC oscillator (IRC8M) characteristics             |                           |  |  |  |  |  |  |
| Table 4-12. Internal 40KHz RC oscillator (IRC40K) characteristics            |                           |  |  |  |  |  |  |
| Table 4-13. PLL characteristics                                              |                           |  |  |  |  |  |  |
| Table 4-14. Flash memory characteristics                                     |                           |  |  |  |  |  |  |
| Table 4-15. I/O port characteristics                                         |                           |  |  |  |  |  |  |
| Table 4-16. ADC characteristics                                              |                           |  |  |  |  |  |  |
| Table 4-17. DAC characteristics                                              |                           |  |  |  |  |  |  |
| Table 4-18. I2C characteristics                                              |                           |  |  |  |  |  |  |
| Table 4-19. SPI characteristics                                              |                           |  |  |  |  |  |  |
| Table 5-1. QFN package dimensions                                            |                           |  |  |  |  |  |  |
| Table 5-2. LQFP package dimensions                                           |                           |  |  |  |  |  |  |
| Table 6-1. Part ordering code for GD32F150xx devices                         |                           |  |  |  |  |  |  |
| -                                                                            |                           |  |  |  |  |  |  |



### 1. General description

The GD32F150xx device belongs to the value line of GD32 MCU family. It is a 32-bit general-purpose microcontroller based on the high performance Arm® Cortex®-M3 RISC core with best ratio in terms of processing power, reduced power consumption and peripheral set. The Cortex®-M3 is a next generation processor core which is tightly coupled with a Nested Vectored Interrupt Controller (NVIC), SysTick timer and advanced debug support.

The GD32F150xx device incorporates the Arm® Cortex®-M3 32-bit processor core operating at 72 MHz frequency with Flash accesses zero wait states to obtain maximum efficiency. It provides up to 64 KB on-chip Flash memory and up to 8 KB SRAM memory. An extensive range of enhanced I/Os and peripherals connected to two APB buses. The devices offer one 12-bit ADC, one 12-bit DAC and two comparators, up to five general-purpose 16-bit timers, a general-purpose 32-bit timer, a basic timer, a PWM advanced-control timer, as well as standard and advanced communication interfaces: up to two SPIs, two I²Cs, two USARTs, a I²S, a HDMI-CEC a TSI and an USBD.

The device operates from a 2.6 to 3.6 V power supply and available in -40 to +85 °C temperature range. Several power saving modes provide the flexibility for maximum optimization between wakeup latency and power consumption, an especially important consideration in low power applications.

The above features make the GD32F150xx devices suitable for a wide range of applications, especially in areas such as industrial control, motor drives, user interface, power monitor and alarm systems, consumer and handheld equipment, gaming and GPS, E-bike and so on.



## 2. Device overview

## 2.1. Device information

Table 2-1. GD32F150xx devices features and peripheral list

| Part Number                     |                     |              |           |           |              |           | D32F      |              |           |              |              |              |           |
|---------------------------------|---------------------|--------------|-----------|-----------|--------------|-----------|-----------|--------------|-----------|--------------|--------------|--------------|-----------|
| Ра                              | rt Number           | G4           | G6        | G8        | K4           | K6        | K8        | C4           | C6        | C8           | R4           | R6           | R8        |
| Flash (KB)                      |                     | 16           | 32        | 64        | 16           | 32        | 64        | 16           | 32        | 64           | 16           | 32           | 64        |
| SRAM (KB)                       |                     | 4            | 6         | 8         | 4            | 6         | 8         | 4            | 6         | 8            | 4            | 6            | 8         |
|                                 | GPTM(32             | 1            | 1         | 1         | 1            | 1         | 1         | 1            | 1         | 1            | 1            | 1            | 1         |
|                                 | bit)                | (1)          | (1)       | (1)       | (1)          | (1)       | (1)       | (1)          | (1)       | (1)          | (1)          | (1)          | (1)       |
|                                 | GPTM(16             | 5            | 5         | 5         | 5            | 5         | 5         | 5            | 5         | 5            | 5            | 5            | 5         |
|                                 | bit)                | (2,13-16)    | (2,13-16) | (2,13-16) | (2,13-16)    | (2,13-16) | (2,13-16) | (2,13-16)    | (2,13-16) | (2,13-16)    | (2,13-16)    | (2,13-16)    | (2,13-16) |
|                                 | Advance<br>d TM(16  | 1            | 1         | 1         | 1            | 1         | 1         | 1            | 1         | 1            | 1            | 1            | 1         |
| SIC                             | bit)                | (0)          | (0)       | (0)       | (0)          | (0)       | (0)       | (0)          | (0)       | (0)          | (0)          | (0)          | (0)       |
| Timers                          | Basic<br>TM(16      | 1            | 1         | 1         | 1            | 1         | 1         | 1            | 1         | 1            | 1            | 1            | 1         |
|                                 | bit)                | (5)          | (5)       | (5)       | (5)          | (5)       | (5)       | (5)          | (5)       | (5)          | (5)          | (5)          | (5)       |
|                                 | SysTick             | 1            | 1         | 1         | 1            | 1         | 1         | 1            | 1         | 1            | 1            | 1            | 1         |
|                                 | Watchdo<br>g        | 2            | 2         | 2         | 2            | 2         | 2         | 2            | 2         | 2            | 2            | 2            | 2         |
|                                 | RTC                 | 1            | 1         | 1         | 1            | 1         | 1         | 1            | 1         | 1            | 1            | 1            | 1         |
|                                 | USART               | 1            | 2         | 2         | 1            | 2         | 2         | 1            | 2         | 2            | 1            | 2            | 2         |
|                                 | USAKI               | (0)          | (0-1)     | (0-1)     | (0)          | (0-1)     | (0-1)     | (0)          | (0-1)     | (0-1)        | (0)          | (0-1)        | (0-1)     |
|                                 | I2C                 | 1            | 1         | 2         | <b>1</b> (0) | 1         | 2         | <b>1</b> (0) | 1         | 2            | <b>1</b> (0) | <b>1</b> (0) | 2         |
| Connectivity                    | SPI                 | 1            | 1         | 2         | 1            | 1         | 2         | 1            | 1         | 2            | 1            | 1            | 2         |
| nec                             |                     | (0)          | (0)       | (0-1)     | (0)          | (0)       | (0-1)     | (0)          | (0)       | (0-1)        | (0)          | (0)          | (0-1)     |
| Con                             | I2S                 | <b>1</b> (0) | (0)       | (0)       | (0)          | (0)       | (0)       | (0)          | (0)       | <b>1</b> (0) | (0)          | (0)          | (0)       |
|                                 | USBD                | 1            | 1         | 1         | 1            | 1         | 1         | 1            | 1         | 1            | 1            | 1            | 1         |
|                                 | HDMI<br>CEC         | 1            | 1         | 1         | 1            | 1         | 1         | 1            | 1         | 1            | 1            | 1            | 1         |
|                                 | GPIO                | 24           | 24        | 24        | 27           | 27        | 27        | 39           | 39        | 39           | 55           | 55           | 55        |
| Capacitive<br>Touch<br>Channels |                     | 14           | 14        | 14        | 14           | 14        | 14        | 17           | 17        | 17           | 18           | 18           | 18        |
| C                               | Analog<br>omparator | 2            | 2         | 2         | 2            | 2         | 2         | 2            | 2         | 2            | 2            | 2            | 2         |





| _       | Davi Namakan       |       | GD32F150xx |    |              |              |              |        |    |           |              |    |    |  |  |
|---------|--------------------|-------|------------|----|--------------|--------------|--------------|--------|----|-----------|--------------|----|----|--|--|
| Ра      | rt Number          | G4    | G6         | G8 | K4           | K6           | K8           | C4     | C6 | <b>C8</b> | R4           | R6 | R8 |  |  |
| EXTI    |                    | 16    | 16         | 16 | 16           | 16           | 16           | 16     | 16 | 16        | 16           | 16 | 16 |  |  |
|         | Units              | 1     | 1          | 1  | 1            | 1            | 1            | 1      | 1  | 1         | 1            | 1  | 1  |  |  |
| ADC     | Channels<br>(Ext.) | 10    | 10         | 10 | 10           | 10           | 10           | 10     | 10 | 10        | 16           | 16 | 16 |  |  |
| 1       | Channels<br>(Int.) | 3     | 3          | 3  | 3            | 3            | 3            | 3      | 3  | 3         | 3            | 3  | 3  |  |  |
| DAC     |                    | 1     | 1          | 1  | <b>1</b> (0) | <b>1</b> (0) | <b>1</b> (0) | 1      | 1  | 1         | <b>1</b> (0) | 1  | 1  |  |  |
| Package |                    | QFN28 |            |    | QFN32        |              |              | LQFP48 |    |           | LQFP64       |    |    |  |  |



## 2.2. Block diagram

Figure 2-1. GD32F150xx block diagram





### 2.3. Pinouts and pin assignment

Figure 2-2. GD32F150Rx LQFP64 pinouts



Figure 2-3. GD32F150Cx LQFP48 pinouts





Figure 2-4. GD32F150Kx QFN32 pinouts



Figure 2-5. GD32F150Gx QFN28 pinouts





## 2.4. Memory map

Table 2-2. GD32F150xx memory map

|        | nemory map                |                                                                                       |
|--------|---------------------------|---------------------------------------------------------------------------------------|
| Bus    | ADDRESS                   | Peripherals                                                                           |
|        | 0xE000 0000 - 0xE00F FFFF | Cortex-M3 internal peripherals                                                        |
|        | 0xA000 0000 - 0xDFFF FFFF | Reserved                                                                              |
|        | 0x6000 0000 - 0x9FFF FFFF | Reserved                                                                              |
| AHB1   | 0x5000 0000 - 0x5FFF FFFF | Reserved                                                                              |
|        | 0x4800 1800 - 0x4FFF FFFF | Reserved                                                                              |
|        | 0x4800 1400 - 0x4800 17FF | GPIOF                                                                                 |
|        | 0x4800 1000 - 0x4800 13FF | Reserved                                                                              |
| AHB2   | 0x4800 0C00 - 0x4800 0FFF | GPIOD                                                                                 |
|        | 0x4800 0800 - 0x4800 0BFF | GPIOC                                                                                 |
|        | 0x4800 0400 - 0x4800 07FF | GPIOB                                                                                 |
|        | 0x4800 0000 - 0x4800 03FF | GPIOA                                                                                 |
|        | 0x4002 4400 - 0x47FF FFFF | Reserved                                                                              |
|        | 0x4002 4000 - 0x4002 43FF | TSI                                                                                   |
| AHB1   | 0x4002 3400 - 0x4002 3FFF | Reserved                                                                              |
|        | 0x4002 3000 - 0x4002 33FF | CRC                                                                                   |
|        | 0x4002 2400 - 0x4002 2FFF | Reserved                                                                              |
|        | 0x4002 2000 - 0x4002 23FF | FMC                                                                                   |
|        | 0x4002 1400 - 0x4002 1FFF | Reserved                                                                              |
|        | 0x4002 1000 - 0x4002 13FF | RCU                                                                                   |
|        | 0x4002 0400 - 0x4002 0FFF | Reserved                                                                              |
|        | 0x4002 0000 - 0x4002 03FF | DMA                                                                                   |
|        | 0x4001 4C00 - 0x4001 FFFF | Reserved                                                                              |
|        | 0x4001 4800 - 0x4001 4BFF | TIMER16                                                                               |
|        | 0x4001 4400 - 0x4001 47FF | TIMER15                                                                               |
|        | 0x4001 4000 - 0x4001 43FF | TIMER14                                                                               |
|        | 0x4001 3C00 - 0x4001 3FFF | Reserved                                                                              |
|        | 0x4001 3800 - 0x4001 3BFF | USART0                                                                                |
| 4 PP 6 | 0x4001 3400 - 0x4001 37FF | Reserved                                                                              |
| APB2   | 0x4001 3000 - 0x4001 33FF | SP10/12S0                                                                             |
|        | 0x4001 2C00 - 0x4001 2FFF | TIMER0                                                                                |
|        | 0x4001 2800 - 0x4001 2BFF | Reserved                                                                              |
|        | 0x4001 2400 - 0x4001 27FF | ADC                                                                                   |
|        | 0x4001 0800 - 0x4001 23FF | Reserved                                                                              |
|        | 0x4001 0400 - 0x4001 07FF | EXTI                                                                                  |
|        | 0x4001 0000 - 0x4001 03FF | SYSCFG+CMP                                                                            |
| A DD 4 | 0x4000 C400 - 0x4000 FFFF | Reserved                                                                              |
| APB1   | 0x4000 C000 - 0x4000 C3FF | Reserved                                                                              |
|        | AHB1  AHB1  AHB2          | OxEO00 0000 - 0xEO0F FFFF  OxA000 0000 - 0xDFFF FFFF  Ox6000 0000 - 0x9FFF FFFF  AHB1 |



# GD32F150xx Datasheet

|                        |     |                           | Bezi 16000 Balacilec              |
|------------------------|-----|---------------------------|-----------------------------------|
| Pre-defined<br>Regions | Bus | ADDRESS                   | Peripherals                       |
| Regions                |     | 0x4000 8000 - 0x4000 BFFF | Reserved                          |
|                        |     | 0x4000 7C00 - 0x4000 7FFF | Reserved                          |
|                        |     |                           |                                   |
|                        |     | 0x4000 7800 - 0x4000 7BFF | CEC                               |
|                        |     | 0x4000 7400 - 0x4000 77FF | DAC                               |
|                        |     | 0x4000 7000 - 0x4000 73FF | PMU                               |
|                        |     | 0x4000 6400 - 0x4000 6FFF | Reserved                          |
|                        |     | 0x4000 6000 - 0x4000 63FF | USB SRAM                          |
|                        |     | 0x4000 5C00 - 0x4000 5FFF | USB registers                     |
|                        |     | 0x4000 5800 - 0x4000 5BFF | I2C1                              |
|                        |     | 0x4000 5400 - 0x4000 57FF | I2C0                              |
|                        |     | 0x4000 4800 - 0x4000 53FF | Reserved                          |
|                        |     | 0x4000 4400 - 0x4000 47FF | USART1                            |
|                        |     | 0x4000 4000 - 0x4000 43FF | Reserved                          |
|                        |     | 0x4000 3C00 - 0x4000 3FFF | Reserved                          |
|                        |     | 0x4000 3800 - 0x4000 3BFF | SPI1                              |
|                        |     | 0x4000 3400 - 0x4000 37FF | Reserved                          |
|                        |     | 0x4000 3000 - 0x4000 33FF | FWDGT                             |
|                        |     | 0x4000 2C00 - 0x4000 2FFF | WWDGT                             |
|                        |     | 0x4000 2800 - 0x4000 2BFF | RTC                               |
|                        |     | 0x4000 2400 - 0x4000 27FF | Reserved                          |
|                        |     | 0x4000 2000 - 0x4000 23FF | TIMER13                           |
|                        |     | 0x4000 1400 - 0x4000 1FFF | Reserved                          |
|                        |     | 0x4000 1000 - 0x4000 13FF | TIMER5                            |
|                        |     | 0x4000 0800 - 0x4000 0FFF | Reserved                          |
|                        |     | 0x4000 0400 - 0x4000 07FF | TIMER2                            |
|                        |     | 0x4000 0000 - 0x4000 03FF | TIMER1                            |
|                        |     | 0x2000 5000 - 0x3FFF FFFF | Reserved                          |
| SRAM                   |     | 0x2000 0000 - 0x2000 4FFF | SRAM                              |
|                        |     | 0x1FFF F80F - 0x1FFF FFFF | Reserved                          |
|                        |     | 0x1FFF F800 - 0x1FFF F80E | Option bytes                      |
|                        |     | 0x1FFF EC00 - 0x1FFF F7FF | System memory                     |
| Code                   |     | 0x0801 FFFF - 0x1FFF EBFF | Reserved                          |
|                        |     | 0x0800 0000 - 0x0801 FFFE | Main Flash memory                 |
|                        |     | 0x0000 0000 - 0x07FF FFFF | Aliased to Flash or system memory |
| Ĭ                      |     | 55000 0000 0X0711 1111    |                                   |



### 2.5. Clock tree

Figure 2-6. GD32F150xx clock tree



### Legend:

HXTAL: High speed crystal oscillator LXTAL: Low speed crystal oscillator IRC8M: Internal 8M RC oscillators IRC40K: Internal 40K RC oscillator



## 2.6. Pin definitions

### 2.6.1. GD32F150Rx LQFP64 pin definitions

Table 2-3. GD32F150Rx LQFP64 pin definitions

| Table 2 3.          | ODSZ | I TOOTAX                   | Lairo                       | 4 pin definitions                                                                                                                                                                                    |
|---------------------|------|----------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name            | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description                                                                                                                                                                                |
| V <sub>BAT</sub>    | 1    | Р                          |                             | Default: V <sub>BAT</sub>                                                                                                                                                                            |
| PC13-TAM<br>PER-RTC | 2    | VO                         |                             | Default: PC13<br>Additional: RTC_TAMP0, RTC_TS, RTC_OUT, WKUP1                                                                                                                                       |
| PC14-OSC<br>32IN    | 3    | VO                         |                             | Default: PC14<br>Additional: OSC32IN                                                                                                                                                                 |
| PC15-<br>OSC32OUT   | 4    | VO                         |                             | Default: PC15<br>Additional: OSC32OUT                                                                                                                                                                |
| PF0-OSCIN           | 5    | VO                         | 5VT                         | Default: PF0<br>Additional: OSCIN                                                                                                                                                                    |
| PF1-OSCO<br>UT      | 6    | VO                         | 5VT                         | Default: PF1<br>Additional: OSCOUT                                                                                                                                                                   |
| NRST                | 7    | VO                         |                             | Default: NRST                                                                                                                                                                                        |
| PC0                 | 8    | VO                         |                             | Default: PC0 Alternate: EVENTOUT Additional: ADC_IN10                                                                                                                                                |
| PC1                 | 9    | VO                         |                             | Default: PC1 Alternate: EVENTOUT Additional: ADC_IN11                                                                                                                                                |
| PC2                 | 10   | VO                         |                             | Default: PC2 Alternate: EVENTOUT Additional: ADC_IN12                                                                                                                                                |
| PC3                 | 11   | VO                         |                             | Default: PC3 Alternate: EVENTOUT Additional: ADC_IN13                                                                                                                                                |
| V <sub>SSA</sub>    | 12   | Р                          |                             | Default: V <sub>SSA</sub>                                                                                                                                                                            |
| V <sub>DDA</sub>    | 13   | Р                          |                             | Default: V <sub>DDA</sub>                                                                                                                                                                            |
| PA0-WKUP            | 14   | VO                         |                             | Default: PA0 Alternate: USART0_CTS <sup>(3)</sup> , USART1_CTS <sup>(4)</sup> , TIMER1_CH0, TIMER1_ETI,CMP0_OUT, TSI_G0_IO0, I2C1_SCL <sup>(5)</sup> Additional: ADC_IN0, CMP0_IM6, RTC_TAMP1, WKUP0 |
| PA1                 | 15   | VO                         |                             | Default: PA1 Alternate: USART0_RTS <sup>(3)</sup> , USART1_RTS <sup>(4)</sup> , TIMER1_CH1, TSI_G0_IO1, I2C1_SDA <sup>(5)</sup> , EVENTOUT                                                           |



|          |      |                            |                             | ODOZI TOOXX Datastice                                                                                                                                                                               |
|----------|------|----------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description                                                                                                                                                                               |
|          |      |                            |                             | Additional: ADC_IN1, CMP0_IP                                                                                                                                                                        |
| PA2      | 16   | VO                         |                             | Default: PA2 Alternate: USART0_TX <sup>(3)</sup> , USART1_TX <sup>(4)</sup> , TIMER1_CH2, TIMER14_CH0, CMP1_OUT, TSI_G0_IO2 Additional: ADC_IN2, CMP1_IM6                                           |
| PA3      | 17   | VO                         |                             | Default: PA3 Alternate: USART0_RX <sup>(3)</sup> , USART1_RX <sup>(4)</sup> , TIMER1_CH3, TIMER14_CH1, TSI_G0_IO3 Additional: ADC_IN3,CMP1_IP                                                       |
| PF4      | 18   | VO                         | 5VT                         | Default: PF4 Alternate: SPI1_NSS <sup>(5)</sup> , EVENTOUT                                                                                                                                          |
| PF5      | 19   | VO                         | 5VT                         | Default: PF5 Alternate: EVENTOUT                                                                                                                                                                    |
| PA4      | 20   | VO                         |                             | Default: PA4 Alternate: SPI0_NSS, I2S0_WS, USART0_RX <sup>(3)</sup> , USART1_RX <sup>(4)</sup> , TIMER13_CH0, TSI_G1_IO0, SPI1_NSS <sup>(5)</sup> Additional: ADC_IN4, CMP0_IM4, CMP1_IM4, DAC0_OUT |
| PA5      | 21   | VO                         |                             | Default: PA5 Alternate: SPI0_SCK, I2S0_CK, CEC, TIMER1_CH0, TIMER1_ETI, TSI_G1_IO1 Additional: ADC IN5, CMP0_IM5, CMP1_IM5                                                                          |
| PA6      | 22   | VO                         |                             | Default: PA6 Alternate: SPI0_MISO, I2S0_MCK, TIMER2_CH0, TIMER0_BRKIN, TIMER15_CH0, CMP0_OUT, TSI_G1_IO2, EVENTOUT Additional: ADC_IN6                                                              |
| PA7      | 23   | VO                         |                             | Default: PA7 Alternate: SPI0_MOSI, I2S0_SD, TIMER2_CH1, TIMER13_CH0, TIMER0_CH0_ON, TIMER16_CH0, CMP1_OUT, TSI_G1_IO3, EVENTOUT Additional: ADC_IN7                                                 |
| PC4      | 24   | VO                         |                             | Default: PC4 Alternate: EVENTOUT Additional: ADC_IN14                                                                                                                                               |
| PC5      | 25   | VO                         |                             | Default: PC5 Alternate: TSI_G2_IO0 Additional: ADC_IN15                                                                                                                                             |
| PB0      | 26   | VO                         |                             | Default: PB0 Alternate: TIMER2_CH2, TIMER0_CH1_ON, TSI_G2_IO1, USART1_RX, EVENTOUT Additional: ADC_IN8                                                                                              |



| Pin Name        | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description                                                                                                                           |
|-----------------|------|----------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |      |                            |                             |                                                                                                                                                 |
| PB1             | 27   | VO                         |                             | Default: PB1 Alternate: TIMER2_CH3, TIMER13_CH0, TIMER0_CH2_ON, TSI_G2_IO2, SPI1_SCK <sup>(5)</sup> Additional: ADC_IN9                         |
| PB2             | 28   | VO                         | 5VT                         | Default: PB2 Alternate: TSI_G2_IO3                                                                                                              |
| PB10            | 29   | VO                         | 5VT                         | Default: PB10 Alternate: I2C1_SCL <sup>(5)</sup> , CEC, TIMER1_CH2, TSITG                                                                       |
| PB11            | 30   | VO                         | 5VT                         | Default: PB11 Alternate: I2C1_SDA <sup>(5)</sup> , TIMER1_CH3, TSI_G5_IO0, EVENTOUT                                                             |
| V <sub>SS</sub> | 31   | Р                          |                             | Default: V <sub>SS</sub>                                                                                                                        |
| V <sub>DD</sub> | 32   | Р                          |                             | Default: V <sub>DD</sub>                                                                                                                        |
| PB12            | 33   | VO                         | 5VT                         | Default: PB12 Alternate: SPI0_NSS <sup>(3)</sup> , SPI1_NSS <sup>(5)</sup> , TIMER0_BRKIN, TSI_G5_IO1, I2C1_SMBA <sup>(5)</sup> , EVENTOUT      |
| PB13            | 34   | VO                         | 5VT                         | Default: PB13 Alternate: SPI0_SCK <sup>(3)</sup> , SPI1_SCK <sup>(5)</sup> , TIMER0_CH0_ON, TSI_G5_IO2                                          |
| PB14            | 35   | VO                         | 5VT                         | Default: PB14 Alternate: SPI0_MISO <sup>(3)</sup> , SPI1_MISO <sup>(5)</sup> , TIMER0_CH1_ON, TIMER14_CH0, TSI_G5_IO3                           |
| PB15            | 36   | VO                         | 5VT                         | Default: PB15 Alternate: SPI0_MOSI <sup>(3)</sup> , SPI1_MOSI <sup>(5)</sup> , TIMER0_CH2_ON, TIMER14_CH0_ON, TIMER14_CH1 Additional: RTC_REFIN |
| PC6             | 37   | VO                         | 5VT                         | Default: PC6<br>Alternate: TIMER2_CH0                                                                                                           |
| PC7             | 38   | VO                         | 5VT                         | Default: PC7 Alternate: TIMER2 CH1                                                                                                              |
| PC8             | 39   | VO                         | 5VT                         | Default: PC8 Alternate: TIMER2_CH2                                                                                                              |
| PC9             | 40   | VO                         | 5VT                         | Default: PC9 Alternate: TIMER2_CH3                                                                                                              |
| PA8             | 41   | VO                         | 5VT                         | Default: PA8 Alternate: USART0_CK, TIMER0_CH0, MCO, USART1_TX, EVENTOUT                                                                         |
| PA9             | 42   | VO                         | 5VT                         | Default: PA9 Alternate: USART0_TX, TIMER0_CH1, TIMER14_BRKIN, TSI_G3_IO0, I2C0_SCL                                                              |
| PA 10           | 43   | VO                         | 5VT                         | Default: PA10                                                                                                                                   |



|          |      |                            |                             | ODOZI 100XX Dalasticci                                                                                                                                       |
|----------|------|----------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description                                                                                                                                        |
|          |      |                            |                             | Alternate: USART0_RX, TIMER0_CH2, TIMER16_BRKIN,                                                                                                             |
|          |      |                            |                             | TSI G3 IO1, I2C0 SDA                                                                                                                                         |
|          |      |                            |                             | Default: PA11                                                                                                                                                |
| PA 11    | 44   | VO                         | 5VT                         | Alternate: USART0_CTS, TIMER0_CH3, CMP0_OUT, TSI_G3_IO2, EVENTOUT                                                                                            |
|          |      |                            |                             | Additional: USBDM Default: PA12                                                                                                                              |
| PA12     | 45   | VO                         | 5VT                         | Alternate: USART0_RTS, TIMER0_ETI, CMP1_OUT, TSI_G3_IO3, EVENTOUT Additional: USBDP                                                                          |
|          |      |                            |                             | Default: PA13                                                                                                                                                |
| PA13     | 46   | VO                         | 5VT                         | Alternate: IFRP_OUT, SWDIO, SP11_MISO <sup>(5)</sup>                                                                                                         |
| PF6      | 47   | VO                         | 5VT                         | Default: I2C1_SCL <sup>(5)</sup>                                                                                                                             |
| PF7      | 48   | VO                         | 5VT                         | Default: I2C1_SDA <sup>(5)</sup>                                                                                                                             |
| PA 14    | 49   | VO                         | 5VT                         | Default: PA14 Alternate: USART0_TX <sup>(3)</sup> , USART1_TX <sup>(4)</sup> , SWCLK, SPI1_MOSI <sup>(5)</sup>                                               |
| PA 15    | 50   | VO                         | 5VT                         | Default: PA15 Alternate: SPI0_NSS, I2S0_WS, USART0_RX <sup>(3)</sup> , USART1_RX <sup>(4)</sup> , TIMER1_CH0, TIMER1_ETI, SPI1_NSS <sup>(5)</sup> , EVENTOUT |
| PC10     | 51   | VO                         | 5VT                         | Default: PC10                                                                                                                                                |
| PC11     | 52   | VO                         | 5VT                         | Default: PC11                                                                                                                                                |
| PC12     | 53   | VO                         | 5VT                         | Default: PC12                                                                                                                                                |
| PD2      | 54   | VO                         | 5VT                         | Default: PD2<br>Alternate: TIMER2_ETI                                                                                                                        |
| PB3      | 55   | VO                         | 5VT                         | Default: PB3 Alternate: SPI0_SCK,I2S0_CK, TIMER1_CH1, TSI_G4_IO0, EVENTOUT                                                                                   |
| PB4      | 56   | VO                         | 5VT                         | Default: PB4 Alternate: SPI0_MISO,I2S0_MCK, TIMER2_CH0, TSI_G4_IO1, EVENTOUT                                                                                 |
| PB5      | 57   | VO                         | 5VT                         | Default: PB5 Alternate: SPI0_MOSI,I2S0_SD, I2C0_SMBA, TIMER15_BRKIN, TIMER2_CH1                                                                              |
| PB6      | 58   | VO                         | 5VT                         | Default: PB6 Alternate: I2C0_SCL, USART0_TX, TIMER15_CH0_ON, TSI_G4_IO2                                                                                      |
| PB7      | 59   | VO                         | 5VT                         | Default: PB7 Alternate: I2C0_SDA, USART0_RX, TIMER16_CH0_ON,TSI_G4_IO3                                                                                       |



| Pin Name        | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description                                             |  |  |  |  |
|-----------------|------|----------------------------|-----------------------------|-------------------------------------------------------------------|--|--|--|--|
| BOOT0           | 60   | I                          |                             | Default: BOOT0                                                    |  |  |  |  |
| PB8             | 61   | VO                         | 5VT                         | Default: PB8 Alternate: I2C0_SCL, CEC, TIMER15_CH0, TSITG         |  |  |  |  |
| PB9             | 62   | VO                         | 5VT                         | Default: PB9 Alternate: I2C0_SDA, IFRP_OUT, TIMER16_CH0, EVENTOUT |  |  |  |  |
| Vss             | 63   | Р                          |                             | Default: V <sub>SS</sub>                                          |  |  |  |  |
| V <sub>DD</sub> | 64   | Р                          |                             | Default: V <sub>DD</sub>                                          |  |  |  |  |

#### Notes:

- (1) Type: I = input, O = output, P = power.
- (2) I/O Level: 5VT = 5 V tolerant.
- (3) Functions are available on GD32F150R4 devices only.
- (4) Functions are available on GD32F150R8/6 devices.
- (5) Functions are available on GD32F150R8 devices.



## 2.6.2. GD32F150Cx LQFP48 pin definitions

Table 2-4. GD32F150Cx LQFP48 pin definitions

|                     |      |                            |                             | o pin dennidons                                                                                                                                                                                      |  |  |  |  |
|---------------------|------|----------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin Name            | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description                                                                                                                                                                                |  |  |  |  |
| $V_{BAT}$           | 1    | Р                          |                             | Default: V <sub>BAT</sub>                                                                                                                                                                            |  |  |  |  |
| PC13-TAMP<br>ER-RTC | 2    | VO                         |                             | Default: PC13 Additional: RTC_TAMP0, RTC_TS, RTC_OUT, WKUP1                                                                                                                                          |  |  |  |  |
| PC14-OSC3<br>2IN    | 3    | VO                         |                             | Default: PC14<br>Additional: OSC32IN                                                                                                                                                                 |  |  |  |  |
| PC15-<br>OSC32OUT   | 4    | VO                         |                             | Default: PC15<br>Additional: OSC32OUT                                                                                                                                                                |  |  |  |  |
| PF0-OSCIN           | 5    | VO                         | 5VT                         | Default: PF0<br>Additional: OSCIN                                                                                                                                                                    |  |  |  |  |
| PF1-OSCOU<br>T      | 6    | VO                         | 5VT                         | Default: PF1 Additional: OSCOUT                                                                                                                                                                      |  |  |  |  |
| NRST                | 7    | VO                         |                             | Default: NRST                                                                                                                                                                                        |  |  |  |  |
| $V_{SSA}$           | 8    | Р                          |                             | Default: V <sub>SSA</sub>                                                                                                                                                                            |  |  |  |  |
| $V_{DDA}$           | 9    | Р                          |                             | Default: V <sub>DDA</sub>                                                                                                                                                                            |  |  |  |  |
| PA0-WKUP            | 10   | VO                         |                             | Default: PA0 Alternate: USART0_CTS <sup>(3)</sup> , USART1_CTS <sup>(4)</sup> , TIMER1_CH0, TIMER1_ETI,CMP0_OUT, TSI_G0_IO0, I2C1_SCL <sup>(5)</sup> Additional: ADC_IN0, CMP0_IM6, RTC_TAMP1, WKUP0 |  |  |  |  |
| PA1                 | 11   | VO                         |                             | Default: PA1 Alternate: USART0_RTS <sup>(3)</sup> , USART1_RTS <sup>(4)</sup> , TIMER1_CH1, TSI_G0_IO1, I2C1_SDA <sup>(5)</sup> , EVENTOUT Additional: ADC_IN1, CMP0_IP                              |  |  |  |  |
| PA2                 | 12   | VO                         |                             | Default: PA2 Alternate: USART0_TX <sup>(3)</sup> , USART1_TX <sup>(4)</sup> , TIMER1_CH2, TIMER14_CH0, CMP1_OUT, TSI_G0_IO2 Additional: ADC_IN2, CMP1_IM6                                            |  |  |  |  |
| PA3                 | 13   | VO                         |                             | Default: PA3 Alternate: USART0_RX <sup>(3)</sup> , USART1_RX <sup>(4)</sup> , TIMER1_CH3, TIMER14_CH1, TSI_G0_IO3 Additional: ADC_IN3,CMP1_IP                                                        |  |  |  |  |
| PA4                 | 14   | VO                         |                             | Default: PA4 Alternate: SPI0_NSS, I2S0_WS, USART0_RX <sup>(3)</sup> , USART1_RX <sup>(4)</sup> , TIMER13_CH0, TSI_G1_IO0, SPI1_NSS <sup>(5)</sup> Additional: ADC_IN4, CMP0_IM4, CMP1_IM4, DAC0_OUT  |  |  |  |  |
| PA5                 | 15   | VO                         |                             | Default: PA5 Alternate: SPI0_SCK, I2S0_CK, CEC, TIMER1_CH0,                                                                                                                                          |  |  |  |  |



|                 |      |                            |                             | ODOZI 100XX Datashee                                                                                                                                |  |  |  |
|-----------------|------|----------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin Name        | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description                                                                                                                               |  |  |  |
|                 |      |                            |                             | TIMER1_ETI, TSI_G1_IO1                                                                                                                              |  |  |  |
|                 |      |                            |                             | Additional: ADC_IN5, CMP0_IM5, CMP1_IM5                                                                                                             |  |  |  |
| PA6             | 16   | VO                         |                             | Default: PA6 Alternate: SPI0_MISO, I2S0_MCK, TIMER2_CH0, TIMER0_BRKIN, TIMER15_CH0, CMP0_OUT, TSI_G1_IO2, EVENTOUT Additional: ADC_IN6              |  |  |  |
| PA7             | 17   | VO                         |                             | Default: PA7 Alternate: SPI0_MOSI, I2S0_SD, TIMER2_CH1, TIMER13_CH0, TIMER0_CH0_ON, TIMER16_CH0, CMP1_OUT, TSI_G1_IO3, EVENTOUT Additional: ADC_IN7 |  |  |  |
| PB0             | 18   | VO                         |                             | Default: PB0 Alternate: TIMER2_CH2, TIMER0_CH1_ON, TSI_G2_IO1, USART1_RX <sup>(4)</sup> , EVENTOUT Additional: ADC_IN8                              |  |  |  |
| PB1             | 19   | VO                         |                             | Default: PB1 Alternate: TIMER2_CH3, TIMER13_CH0, TIMER0_CH2_ON, TSI_G2_IO2, SPI1_SCK <sup>(5)</sup> Additional: ADC_IN9                             |  |  |  |
| PB2             | 20   | VO                         | 5VT                         | Default: PB2 Alternate: TSI_G2_IO3                                                                                                                  |  |  |  |
| PB10            | 21   | VO                         | 5VT                         | Default: PB10 Alternate: I2C1_SCL <sup>(5)</sup> , CEC, TIMER1_CH2, TSITG                                                                           |  |  |  |
| PB11            | 22   | VO                         | 5VT                         | Default: PB11 Alternate: I2C1_SDA <sup>(5)</sup> , TIMER1_CH3, TSI_G5_IO0, EVENTOUT                                                                 |  |  |  |
| V <sub>SS</sub> | 23   | Р                          |                             | Default: V <sub>SS</sub>                                                                                                                            |  |  |  |
| $V_{DD}$        | 24   | Р                          |                             | Default: V <sub>DD</sub>                                                                                                                            |  |  |  |
| PB12            | 25   | VO                         | 5VT                         | Default: PB12 Alternate: SPI0_NSS <sup>(3)</sup> , SPI1_NSS <sup>(5)</sup> , TIMER0_BRKIN, TSI_G5_IO1, I2C1_SMBA <sup>(5)</sup> , EVENTOUT          |  |  |  |
| PB13            | 26   | VO                         | 5VT                         | Default: PB13 Alternate: SPI0_SCK <sup>(3)</sup> , SPI1_SCK <sup>(5)</sup> , TIMER0_CH0_ON, TSI_G5_IO2                                              |  |  |  |
| PB14            | 27   | VO                         | 5VT                         | Default: PB14 Alternate: SPI0_MISO <sup>(3)</sup> , SPI1_MISO <sup>(5)</sup> , TIMER0_CH1_ON, TIMER14_CH0, TSI_G5_IO3                               |  |  |  |
| PB15            | 28   | VO                         | 5VT                         | Default: PB15 Alternate: SPI0_MOSI <sup>(3)</sup> , SPI1_MOSI <sup>(5)</sup> , TIMER0_CH2_ON, TIMER14_CH0_ON, TIMER14_CH1                           |  |  |  |



| Pin Name | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description                                                                                                                                        |  |  |  |  |
|----------|------|----------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|          |      |                            |                             | Additional: RTC_REFIN                                                                                                                                        |  |  |  |  |
| PA8      | 29   | VO                         | 5VT                         | Default: PA8 Alternate: USART0_CK, TIMER0_CH0, MCO, USART1_TX <sup>(4)</sup> , EVENTOUT                                                                      |  |  |  |  |
| PA9      | 30   | VO                         | 5VT                         | Default: PA9 Alternate: USART0_TX, TIMER0_CH1, TIMER14_BRKIN, TSI_G3_IO0, I2C0_SCL                                                                           |  |  |  |  |
| PA10     | 31   | VO                         | 5VT                         | Default: PA10 Alternate: USART0_RX, TIMER0_CH2, TIMER16_BRKIN, TSI_G3_IO1, I2C0_SDA                                                                          |  |  |  |  |
| PA11     | 32   | VO                         | 5VT                         | Default: PA11 Alternate: USART0_CTS, TIMER0_CH3, CMP0_OUT, TSI_G3_IO2, EVENTOUT Additional: USBDM                                                            |  |  |  |  |
| PA12     | 33   | VO                         | 5VT                         | Default: PA12 Alternate: USART0_RTS, TIMER0_ETI, CMP1_OUT, TSI_G3_IO3, EVENTOUT Additional: USBDP                                                            |  |  |  |  |
| PA13     | 34   | VO                         | 5VT                         | Default: PA13 Alternate: IFRP_OUT, SWDIO, SPI1_MISO <sup>(5)</sup>                                                                                           |  |  |  |  |
| PF6      | 35   | VO                         | 5VT                         | Default: I2C1_SCL <sup>(5)</sup>                                                                                                                             |  |  |  |  |
| PF7      | 36   | VO                         | 5VT                         | Default: I2C1_SDA <sup>(5)</sup>                                                                                                                             |  |  |  |  |
| PA14     | 37   | VO                         | 5VT                         | Default: PA14 Alternate: USART0_TX <sup>(3)</sup> , USART1_TX <sup>(4)</sup> , SWCLK, SP11_MOSI <sup>(5)</sup>                                               |  |  |  |  |
| PA15     | 38   | VO                         | 5VT                         | Default: PA15 Alternate: SPI0_NSS, I2S0_WS, USART0_RX <sup>(3)</sup> , USART1_RX <sup>(4)</sup> , TIMER1_CH0, TIMER1_ETI, SPI1_NSS <sup>(5)</sup> , EVENTOUT |  |  |  |  |
| PB3      | 39   | VO                         | 5VT                         | Default: PB3 Alternate: SPI0_SCK,I2S0_CK, TIMER1_CH1, TSI_G4_IO0, EVENTOUT                                                                                   |  |  |  |  |
| PB4      | 40   | VO                         | 5VT                         | Default: PB4 Alternate: SPI0_MISO,I2S0_MCK, TIMER2_CH0, TSI_G4_IO1, EVENTOUT                                                                                 |  |  |  |  |
| PB5      | 41   | VO                         | 5VT                         | Default: PB5 Alternate: SPI0_MOSI,I2S0_SD, I2C0_SMBA, TIMER15_BRKIN, TIMER2_CH1                                                                              |  |  |  |  |
| PB6      | 42   | VO                         | 5VT                         | Default: PB6 Alternate: I2C0_SCL, USART0_TX, TIMER15_CH0_ON, TSI_G4_IO2                                                                                      |  |  |  |  |



| Pin Name | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> |                                                 |  |  |  |  |
|----------|------|----------------------------|-----------------------------|-------------------------------------------------|--|--|--|--|
| PB7      | 43   | VO                         | 5VT                         | Default: PB7<br>Alternate: l2C0_SDA, USART0_RX, |  |  |  |  |
| 157      | 73   | ,,                         | 3 7 1                       | TIMER16_CH0_ON,TSI_G4_IO3                       |  |  |  |  |
| воото    | 44   | I                          |                             | Default: BOOT0                                  |  |  |  |  |
| PB8      | 45   | VO                         | 5VT                         | Default: PB8                                    |  |  |  |  |
| . 50     |      |                            | 071                         | Alternate: I2C0_SCL, CEC, TIMER15_CH0, TSITG    |  |  |  |  |
|          |      |                            |                             | Default: PB9                                    |  |  |  |  |
| PB9      | 46   | VO                         | 5VT                         | Alternate: I2C0_SDA, IFRP_OUT, TIMER16_CH0,     |  |  |  |  |
|          |      |                            |                             | EVENTOUT                                        |  |  |  |  |
| Vss      | 47   | Р                          |                             | Default: V <sub>SS</sub>                        |  |  |  |  |
| $V_{DD}$ | 48   | Р                          |                             | Default: V <sub>DD</sub>                        |  |  |  |  |

#### Notes:

- (1) Type: I = input, O = output, P = power.
- (2) I/O Level: 5VT = 5 V tolerant.
- (3) Functions are available on GD32F150C4 devices only.
- (4) Functions are available on GD32F150C8/6 devices.
- (5) Functions are available on GD32F150C8 devices.

22



## 2.6.3. GD32F150Kx QFN32 pin definitions

Table 2-5. GD32F150Kx QFN32 pin definitions

|                  |      | 100100                     | Q                                                                                                                                                                         | pin definitions                                                                                                                                                                                                       |  |  |  |  |  |
|------------------|------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin Name         | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup>                                                                                                                                               | Functions description                                                                                                                                                                                                 |  |  |  |  |  |
| $V_{DD}$         | 1    | Р                          |                                                                                                                                                                           | Default: V <sub>DD</sub>                                                                                                                                                                                              |  |  |  |  |  |
| PF0-OSCIN        | 2    | VO                         | 5VT                                                                                                                                                                       | Default: PF0 Additional: OSCIN                                                                                                                                                                                        |  |  |  |  |  |
| PF1-OSCOU<br>T   | 3    | VO                         | 5VT                                                                                                                                                                       | Default: PF1 Additional: OSCOUT                                                                                                                                                                                       |  |  |  |  |  |
| NRST             | 4    | VO                         |                                                                                                                                                                           | Default: NRST                                                                                                                                                                                                         |  |  |  |  |  |
| V <sub>DDA</sub> | 5    | Р                          |                                                                                                                                                                           | Default: V <sub>DDA</sub>                                                                                                                                                                                             |  |  |  |  |  |
| PA0-WKUP         | 6    | VO                         |                                                                                                                                                                           | Default: VDDA  Default: PA0  Alternate: USART0_CTS <sup>(3)</sup> , USART1_CTS <sup>(4)</sup> , TIMER1_CH0,  TIMER1_ETI,CMP0_OUT, TSI_G0_IO0, I2C1_SCL <sup>(5)</sup> Additional: ADC_IN0, CMP0_IM6, RTC_TAMP1, WKUP0 |  |  |  |  |  |
| PA1              | 7    | VO                         | Default: PA1  Alternate: USART0_RTS <sup>(3)</sup> , USART1_RTS <sup>(4)</sup> , TIMER1_CH1, TSI_G0_IO1, I2C1_SDA <sup>(5)</sup> , EVENTOUT  Additional: ADC_IN1, CMP0_IP |                                                                                                                                                                                                                       |  |  |  |  |  |
| PA2              | 8    | VO                         |                                                                                                                                                                           | Default: PA2 Alternate: USART0_TX <sup>(3)</sup> , USART1_TX <sup>(4)</sup> , TIMER1_CH2, TIMER14_CH0, CMP1_OUT, TSI_G0_IO2 Additional: ADC_IN2, CMP1_IM6                                                             |  |  |  |  |  |
| PA3              | 9    | VO                         |                                                                                                                                                                           | Default: PA3 Alternate: USART0_RX <sup>(3)</sup> , USART1_RX <sup>(4)</sup> , TIMER1_CH3, TIMER14_CH1, TSL_G0_IO3 Additional: ADC_IN3,CMP1_IP                                                                         |  |  |  |  |  |
| PA4              | 10   | VO                         |                                                                                                                                                                           | Default: PA4 Alternate: SPI0_NSS, I2S0_WS, USART0_RX <sup>(3)</sup> , USART1_RX <sup>(4)</sup> , TIMER13_CH0, TSI_G1_IO0, SPI1_NSS <sup>(5)</sup> Additional: ADC_IN4, CMP0_IM4, CMP1_IM4, DAC0_OUT                   |  |  |  |  |  |
| PA5              | 11   | VO                         |                                                                                                                                                                           | Default: PA5 Alternate: SPI0_SCK, I2S0_CK, CEC, TIMER1_CH0, TIMER1_ETI, TSI_G1_IO1 Additional: ADC_IN5, CMP0_IM5, CMP1_IM5                                                                                            |  |  |  |  |  |
| PA6              | 12   | VO                         |                                                                                                                                                                           | Default: PA6 Alternate: SPI0_MISO, I2S0_MCK, TIMER2_CH0, TIMER0_BRKIN, TIMER15_CH0, CMP0_OUT, TSI_G1_IO2, EVENTOUT Additional: ADC_IN6                                                                                |  |  |  |  |  |
| PA7              | 13   | VO                         |                                                                                                                                                                           | Default: PA7                                                                                                                                                                                                          |  |  |  |  |  |



| Pin Name | Pins                                             | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description                                                        |  |  |  |
|----------|--------------------------------------------------|----------------------------|-----------------------------|------------------------------------------------------------------------------|--|--|--|
|          |                                                  |                            |                             | Alternate: SPI0_MOSI, I2S0_SD, TIMER2_CH1,                                   |  |  |  |
|          |                                                  |                            |                             | TIMER13_CH0, TIMER0_CH0_ON, TIMER16_CH0,                                     |  |  |  |
|          |                                                  |                            |                             | CMP1_OUT, TSI_G1_IO3, EVENTOUT Additional: ADC_IN7                           |  |  |  |
|          |                                                  |                            |                             | Default: PB0                                                                 |  |  |  |
| PB0      | 14                                               | VO                         |                             | Alternate: TIMER2_CH2, TIMER0_CH1_ON, TSI_G2_IO1,                            |  |  |  |
|          |                                                  |                            |                             | USART1_RX <sup>(4)</sup> , EVENTOUT Additional: ADC IN8                      |  |  |  |
|          |                                                  |                            |                             | Default: PB1                                                                 |  |  |  |
| PB1      | 15                                               | VO                         |                             | Alternate: TIMER2_CH3, TIMER13_CH0, TIMER0_CH2_ON,                           |  |  |  |
|          |                                                  |                            |                             | TSI_G2_IO2, SPI1_SCK <sup>(5)</sup>                                          |  |  |  |
|          |                                                  |                            |                             | Additional: ADC_IN9  Default: PB2                                            |  |  |  |
| PB2      | 16                                               | VO                         |                             |                                                                              |  |  |  |
| $V_{DD}$ | 17                                               | Р                          |                             | Default: V <sub>DD</sub>                                                     |  |  |  |
|          |                                                  | VO                         | 5VT                         | Default: PA8                                                                 |  |  |  |
| PA8      | 18                                               |                            |                             | Alternate: USART0_CK, TIMER0_CH0, MCO, USART1_TX <sup>(4)</sup> , EVENTOUT   |  |  |  |
|          |                                                  | VO                         | 5VT                         | Default: PA9                                                                 |  |  |  |
| PA9      | 19                                               |                            |                             | Alternate: USART0_TX, TIMER0_CH1, TIMER14_BRKIN,                             |  |  |  |
|          |                                                  |                            |                             | TSI_G3_IO0, I2C0_SCL Default: PA10                                           |  |  |  |
| PA 10    | 20                                               | VO                         | 5VT                         | Alternate: USART0_RX, TIMER0_CH2, TIMER16_BRKIN,                             |  |  |  |
| FAIO     | 20                                               |                            |                             | TSI_G3_IO1, I2C0_SDA                                                         |  |  |  |
|          |                                                  | 21 VO                      | 5VT                         | Default: PA11                                                                |  |  |  |
| PA11     | 21                                               |                            |                             | Alternate: USART0_CTS, TIMER0_CH3, CMP0_OUT,                                 |  |  |  |
|          |                                                  |                            |                             | TSI_G3_IO2, EVENTOUT Additional: USBDM                                       |  |  |  |
|          |                                                  |                            |                             | Default: PA12                                                                |  |  |  |
| PA12     | 22                                               | VO                         | 5VT                         | Alternate: USART0_RTS, TIMER0_ETI, CMP1_OUT,                                 |  |  |  |
| IAIZ     |                                                  | "                          | 3 7 1                       | TSI_G3_IO3, EVENTOUT                                                         |  |  |  |
|          |                                                  |                            |                             | Additional: USBDP  Default: PA13                                             |  |  |  |
| PA13     | 23                                               | VO                         | 5VT                         | Alternate: IFRP_OUT, SWDIO, SPI1_MISO <sup>(5)</sup>                         |  |  |  |
|          |                                                  |                            |                             | Default: PA14                                                                |  |  |  |
| PA14     | 24                                               | VO                         | 5VT                         | Alternate: USART0_TX <sup>(3)</sup> , USART1_TX <sup>(4)</sup> , SWCLK,      |  |  |  |
|          | <del>                                     </del> |                            |                             | SP1_MOSI <sup>(5)</sup> Default: PA15                                        |  |  |  |
| <b>D</b> |                                                  |                            | _,                          | Alternate: SPI0_NSS, I2S0_WS, USART0_RX <sup>(3)</sup> ,                     |  |  |  |
| PA15     | 25                                               | VO                         | 5VT                         | USART1_RX <sup>(4)</sup> , TIMER1_CH0, TIMER1_ETI, SPI1_NSS <sup>(5)</sup> , |  |  |  |
|          |                                                  |                            |                             | EVENTOUT                                                                     |  |  |  |



| Pin Name | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup>                                                          | Functions description                                                        |  |  |  |
|----------|------|----------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|
| PB3      | 26   | VO                         | 5VT                                                                                  | efault: PB3<br>ternate: SPI0_SCK,I2S0_CK, TIMER1_CH1, TSI_G4_IO0,<br>/ENTOUT |  |  |  |
| PB4      | 27   | VO                         | Default: PB4  /O 5VT Alternate: SPI0_MISO,I2S0_MCK, TIMER2_CH0, TSI_G4_IO1, EVENTOUT |                                                                              |  |  |  |
| PB5      | 28   | VO                         | Default: PB5 5VT Alternate: SPI0_MOSI,I2S0_SD, I2C0_SMBA, TIMER15_BRKIN, TIMER2_CH1  |                                                                              |  |  |  |
| PB6      | 29   | VO                         | Default: PB6                                                                         |                                                                              |  |  |  |
| PB7      | 30   | VO                         | 5VT                                                                                  | Default: PB7 Alternate: I2C0_SDA, USART0_RX, TIMER16_CH0_ON,TSI_G4_IO3       |  |  |  |
| BOOT0    | 31   | I                          |                                                                                      | Default: BOOT0                                                               |  |  |  |
| PB8      | 32   | VO                         | 5VT                                                                                  | Default: PB8 Alternate: l2C0_SCL, CEC, TIMER15_CH0, TSITG                    |  |  |  |

#### Notes:

- (1) Type: I = input, O = output, P = power.
- (2) I/O Level: 5VT = 5 V tolerant.
- (3) Functions are available on GD32F150K4 devices only.
- (4) Functions are available on GD32F150K8/6 devices.
- (5) Functions are available on GD32F150K8 devices.

25



## 2.6.4. GD32F150Gx QFN28 pin definitions

Table 2-6. GD32F150Gx QFN28 pin definitions

|                  |      | TOOOK                      | Q                                                                                                                                                                         | pin definitions                                                                                                                                                                                                       |  |  |  |  |  |  |
|------------------|------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Pin Name         | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup>                                                                                                                                               | Functions description                                                                                                                                                                                                 |  |  |  |  |  |  |
| воото            | 60   | I                          |                                                                                                                                                                           | Default: BOOT0                                                                                                                                                                                                        |  |  |  |  |  |  |
| PF0-OSCIN        | 5    | VO                         | 5VT                                                                                                                                                                       | Default: PF0 Additional: OSCIN                                                                                                                                                                                        |  |  |  |  |  |  |
| PF1-OSCOU<br>T   | 6    | VO                         | 5VT                                                                                                                                                                       | Default: PF1<br>Additional: OSCOUT                                                                                                                                                                                    |  |  |  |  |  |  |
| NRST             | 7    | VO                         |                                                                                                                                                                           | Default: NRST                                                                                                                                                                                                         |  |  |  |  |  |  |
| V <sub>DDA</sub> | 13   | Р                          |                                                                                                                                                                           | Default: V <sub>DDA</sub>                                                                                                                                                                                             |  |  |  |  |  |  |
| PA0-WKUP         | 14   | VO                         |                                                                                                                                                                           | Default: VDDA  Default: PA0  Alternate: USART0_CTS <sup>(3)</sup> , USART1_CTS <sup>(4)</sup> , TIMER1_CH0,  TIMER1_ETI,CMP0_OUT, TSI_G0_IO0, I2C1_SCL <sup>(5)</sup> Additional: ADC_IN0, CMP0_IM6, RTC_TAMP1, WKUP0 |  |  |  |  |  |  |
| PA1              | 15   | VO                         | Default: PA1  Alternate: USART0_RTS <sup>(3)</sup> , USART1_RTS <sup>(4)</sup> , TIMER1_CH1, TSI_G0_IO1, I2C1_SDA <sup>(5)</sup> , EVENTOUT  Additional: ADC_IN1, CMP0_IP |                                                                                                                                                                                                                       |  |  |  |  |  |  |
| PA2              | 16   | VO                         |                                                                                                                                                                           | Default: PA2 Alternate: USART0_TX <sup>(3)</sup> , USART1_TX <sup>(4)</sup> , TIMER1_CH2, FIMER14_CH0, CMP1_OUT, FSI_G0_IO2 Additional: ADC_IN2, CMP1_IM6                                                             |  |  |  |  |  |  |
| PA3              | 17   | VO                         |                                                                                                                                                                           | Default: PA3 Alternate: USART0_RX <sup>(3)</sup> , USART1_RX <sup>(4)</sup> , TIMER1_CH3, TIMER14_CH1, TSI_G0_IO3 Additional: ADC_IN3,CMP1_IP                                                                         |  |  |  |  |  |  |
| PA4              | 20   | VO                         |                                                                                                                                                                           | Default: PA4 Alternate: SPI0_NSS, I2S0_WS, USART0_RX <sup>(3)</sup> , USART1_RX <sup>(4)</sup> , TIMER13_CH0, TSI_G1_IO0, SPI1_NSS <sup>(5)</sup> Additional: ADC_IN4, CMP0_IM4, CMP1_IM4, DAC0_OUT                   |  |  |  |  |  |  |
| PA5              | 21   | VO                         |                                                                                                                                                                           | Default: PA5 Alternate: SPI0_SCK, I2S0_CK, CEC, TIMER1_CH0, TIMER1_ETI, TSI_G1_IO1 Additional: ADC_IN5, CMP0_IM5, CMP1_IM5                                                                                            |  |  |  |  |  |  |
| PA6              | 22   | VO                         |                                                                                                                                                                           | Additional: ADC_IN5, CMP0_IM5, CMP1_IM5  Default: PA6  Alternate: SPI0_MISO, I2S0_MCK, TIMER2_CH0,  TIMER0_BRKIN, TIMER15_CH0, CMP0_OUT, TSI_G1_IO2,  EVENTOUT  Additional: ADC_IN6                                   |  |  |  |  |  |  |
| PA7              | 23   | VO                         |                                                                                                                                                                           | Default: PA7                                                                                                                                                                                                          |  |  |  |  |  |  |



| Pin Name        | Pins | Pin<br>Type <sup>(1)</sup> | I/O<br>Level <sup>(2)</sup> | Functions description                                                                                                                                        |  |  |  |  |
|-----------------|------|----------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                 |      |                            |                             | Alternate: SPI0_MOSI, I2S0_SD, TIMER2_CH1,                                                                                                                   |  |  |  |  |
|                 |      |                            |                             | TIMER13_CH0, TIMER0_CH0_ON, TIMER16_CH0,                                                                                                                     |  |  |  |  |
|                 |      |                            |                             | CMP1_OUT, TSI_G1_IO3, EVENTOUT Additional: ADC_IN7                                                                                                           |  |  |  |  |
|                 |      |                            |                             | Default: PB0                                                                                                                                                 |  |  |  |  |
| PB0             | 26   | VO                         |                             | Alternate: TIMER2_CH2, TIMER0_CH1_ON, TSI_G2_IO1, USART1_RX <sup>(4)</sup> , EVENTOUT                                                                        |  |  |  |  |
|                 |      |                            |                             | Additional: ADC_IN8                                                                                                                                          |  |  |  |  |
| PB1             | 27   | VO                         |                             | Default: PB1 Alternate: TIMER2_CH3, TIMER13_CH0, TIMER0_CH2_ON, TSI_G2_IO2, SPI1_SCK <sup>(5)</sup> Additional: ADC IN9                                      |  |  |  |  |
| V <sub>DD</sub> | 32   | Р                          |                             | Default: V <sub>DD</sub>                                                                                                                                     |  |  |  |  |
|                 |      |                            |                             | Default: PA9                                                                                                                                                 |  |  |  |  |
| PA9             | 42   | VO                         | 5VT                         | Alternate: USART0_TX, TIMER0_CH1, TIMER14_BRKIN, TSI_G3_IO0, I2C0_SCL                                                                                        |  |  |  |  |
| PA10            | 43   | VO                         | 5VT                         | Default: PA10 Alternate: USART0_RX, TIMER0_CH2, TIMER16_BRKIN,                                                                                               |  |  |  |  |
|                 |      |                            |                             | TSI_G3_IO1, I2CO_SDA                                                                                                                                         |  |  |  |  |
| PA11            | 44   | VO                         | 5VT                         | Default: PA11 Alternate: USART0_CTS, TIMER0_CH3, CMP0_OUT, TSI_G3_IO2, EVENTOUT Additional: USBDM                                                            |  |  |  |  |
| PA12            | 45   | VO                         | 5VT                         | Default: PA12 Alternate: USART0_RTS, TIMER0_ETI, CMP1_OUT, TSI_G3_IO3, EVENTOUT Additional: USBDP                                                            |  |  |  |  |
| PA13            | 46   | VO                         | 5VT                         | Default: PA13 Alternate: IFRP_OUT, SWDIO, SPI1_MISO <sup>(5)</sup>                                                                                           |  |  |  |  |
| PA14            | 49   | VO                         | 5VT                         | Default: PA14 Alternate: USART0_TX <sup>(3)</sup> , USART1_TX <sup>(4)</sup> , SWCLK, SPI1_MOSI <sup>(5)</sup>                                               |  |  |  |  |
| PA15            | 50   | VO                         | 5VT                         | Default: PA15 Alternate: SPI0_NSS, I2S0_WS, USART0_RX <sup>(3)</sup> , USART1_RX <sup>(4)</sup> , TIMER1_CH0, TIMER1_ETI, SPI1_NSS <sup>(5)</sup> , EVENTOUT |  |  |  |  |
| PB3             | 55   | VO                         | 5VT                         | Default: PB3 Alternate: SPI0_SCK,I2S0_CK, TIMER1_CH1, TSI_G4_IO0, EVENTOUT                                                                                   |  |  |  |  |
| PB4             | 56   | VO                         | 5VT                         | Default: PB4<br>Alternate: SPl0_MISO,l2S0_MCK, TIMER2_CH0,                                                                                                   |  |  |  |  |



| Pin Name | Pins                 | Pin<br>Type <sup>(1)</sup> | I/O Functions description                                               |                                                                                       |  |  |  |  |  |
|----------|----------------------|----------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|--|
|          | TSI_G4_IO1, EVENTOUT |                            |                                                                         |                                                                                       |  |  |  |  |  |
| PB5      | 57                   | VO                         | 5VT                                                                     | Default: PB5<br>Alternate: SPI0_MOSI,I2S0_SD, I2C0_SMBA,<br>TIMER15_BRKIN, TIMER2_CH1 |  |  |  |  |  |
| PB6      | 58                   | VO                         | Default: PB6 Alternate: I2C0_SCL, USART0_TX, TIMER15_CH0_ON, TSI_G4_IO2 |                                                                                       |  |  |  |  |  |
| PB7      | Default: PB7         |                            |                                                                         |                                                                                       |  |  |  |  |  |

#### Notes:

- (1) Type: I = input, O = output, P = power.
- (2) I/O Level: 5VT = 5 V tolerant.
- (3) Functions are available on GD32F150G4 devices only.
- (4) Functions are available on GD32F150G8/6 devices.
- (5) Functions are available on GD32F150G8 devices.

28



## 2.6.5. GD32F150xx pin alternate functions

Table 2-7. Port A alternate functions summary

| Pin  |                                |                                                                |                                   | -              |                         |                 |                             |          |
|------|--------------------------------|----------------------------------------------------------------|-----------------------------------|----------------|-------------------------|-----------------|-----------------------------|----------|
| Name | AF0                            | AF1                                                            | AF2                               | AF3            | AF4                     | AF5             | AF6                         | AF7      |
| PA0  |                                | USARTO_CT<br>S <sup>(1)</sup><br>USART1_CT<br>S <sup>(2)</sup> | TIMER1_<br>CH0,<br>TIMER1_<br>ETI | TSI_G0_<br>IO0 | I2C1_SCL <sup>(3)</sup> |                 |                             | CMP0_OUT |
| PA1  | EVENTO<br>UT                   | USARTO_RT S <sup>(1)</sup> USART1_RT S <sup>(2)</sup>          | TIMER1_<br>CH1                    | TSI_G0_<br>IO1 | I2C1_SDA <sup>(3)</sup> |                 |                             |          |
| PA2  | TIMER14<br>_CH0                | USARTO_TX(  1)  USART1_TX(  2)                                 | TIMER1_<br>CH2                    | TSI_G0_<br>IO2 |                         |                 |                             | CMP1_OUT |
| PA3  | TIMER14<br>_CH1                | USARTO_RX(  1)  USART1_RX( 2)                                  | TIMER1_<br>CH3                    | TSI_G0_<br>IO3 |                         |                 |                             |          |
| PA4  | SPI0_NS<br>S/<br>I2S0_WS       | USARTO_CK(  1)  USART1_CK(  2)                                 |                                   | TSI_G1_<br>IO0 | TIMER13_C<br>H0         |                 | SPI1_N<br>SS <sup>(3)</sup> |          |
| PA5  | SPI0_SC<br>K/<br>I2S0_CK       | CEC                                                            | TIMER1_<br>CH0,<br>TIMER1_<br>ETI | TSI_G1_<br>IO1 |                         |                 |                             |          |
| PA6  | SPIO_MIS<br>O/<br>I2SO_MC<br>K | TIMER2_CH<br>0                                                 | TIMER0_<br>BRKIN                  | TSI_G1_<br>IO2 |                         | TIMER1<br>5_CH0 | EVENT<br>OUT                | CMP0_OUT |
| PA7  | SP10_MO<br>SV<br>12S0_SD       | TIMER2_CH<br>1                                                 | TIMERO_<br>CHO_ON                 | TSI_G1_<br>IO3 | TIMER13_C<br>H0         | TIMER1<br>6_CH0 | EV ENT<br>OUT               | CMP1_OUT |
| PA8  | MCO                            | USARTO_CK                                                      | TIMER0_<br>CH0                    | EVENTO<br>UT   | USART1_TX               |                 |                             |          |
| PA9  | TIMER14<br>_BRKIN              | USART0_TX                                                      | TIMER0_<br>CH1                    | TSI_G3_<br>IO1 | 12C0_SCL                |                 |                             |          |
| PA10 | TIMER16<br>_BRKIN              | USART0_RX                                                      | TIMER0_<br>CH2                    | TSI_G3_<br>IO1 | I2C0_SDA                |                 |                             |          |
| PA11 | EVENTO                         | USART0_CT                                                      | TIMER0_                           | TSI_G3_        |                         |                 |                             | CMP0_OUT |



## GD32F150xx Datasheet

| Pin<br>Name | AF0                      | AF1                            | AF2                               | AF3          | AF4 | AF5 | AF6                          | AF7       |
|-------------|--------------------------|--------------------------------|-----------------------------------|--------------|-----|-----|------------------------------|-----------|
|             | UT                       | S                              | CH3                               | IO2          |     |     |                              |           |
| PA12        | EVENTO                   | USART0_RT                      | TIMER0_                           | TSI_G3_      |     |     |                              | CMD4 OLIT |
|             | UT                       | S                              | EΠ                                | IO3          |     |     |                              | CMP1_OUT  |
| PA13        | SWDIO                    | IFRP_OUT                       |                                   |              |     |     | SPI1_M<br>ISO <sup>(3)</sup> |           |
| PA14        | SWCLK                    | USARTO_TX(  1)  USART1_TX(  2) |                                   |              |     |     | SPI1_M<br>OSI <sup>(3)</sup> |           |
| PA15        | SPI0_NS<br>S,<br>I2S0_WS | USARTO_RX(  1)  USART1_RX(  2) | TIMER1_<br>CH0,<br>TIMER1_<br>ETI | EVENTO<br>UT |     |     | SPI1_N<br>SS <sup>(3)</sup>  |           |

#### Notes:

- (1) Functions are available on GD32F150x4 devices only.
- (2) Functions are available on GD32F150x8/6 devices.
- (3) Functions are available on GD32F150x8 devices.



Table 2-8. Port B alternate functions summary

|             | able 2-8. Port B alternate functions summary        |                         |                    |                    |                        |     |                             |
|-------------|-----------------------------------------------------|-------------------------|--------------------|--------------------|------------------------|-----|-----------------------------|
| Pin<br>Name | AF0                                                 | AF1                     | AF2                | AF3                | AF4                    | AF5 | AF6                         |
| PB0         | EVENTOUT                                            | TIMER2_CH<br>2          | TIMER0_CH1<br>_ON  | TSI_G2_IO1         | USART1_RX              |     |                             |
| PB1         | TIMER13_C<br>H0                                     | TIMER2_CH               | TIMER0_CH2<br>_ON  | CH2 TSI_G2_IO2     |                        |     | SPI1_SC<br>K <sup>(3)</sup> |
| PB2         |                                                     |                         |                    | TSI_G2_IO3         |                        |     |                             |
| PB3         | SP10_SCK / 12S0_CK                                  | EVENTOUT                | TIMER1_CH1         | TSI_G4_IO0         |                        |     |                             |
| PB4         | SPI0_MISO /<br>I2S0_MCK                             | TIMER2_CH<br>0          | EVENTOUT           | TSI_G4_IO1         |                        |     |                             |
| PB5         | SPI0_MOSI /<br>I2S0_SD                              | TIMER2_CH<br>1          | TIMER15_BR<br>KIN  | I2CO_SMBA          |                        |     |                             |
| PB6         | USARTO_TX                                           | 12C0_SCL                | TIMER15_CH<br>0_ON | TSI_G4_IO2         |                        |     |                             |
| PB7         | USARTO_RX                                           | 12C0_SDA                | TIMER16_CH<br>0_ON | TSI_G4_IO3         |                        |     |                             |
| PB8         | CEC                                                 | 12C0_SCL                | TIMER15_CH<br>0    | TSITG              |                        |     |                             |
| PB9         | IFRP_OUT                                            | I2CO_SDA                | TIMER16_CH<br>0    | EVENTOUT           |                        |     |                             |
| PB10        | CEC                                                 | 12C1_SCL <sup>(3)</sup> | TIMER1_CH2         | TSITG              |                        |     |                             |
| PB11        | EVENTOUT                                            | I2C1_SDA (3)            | TIMER1_CH3         | TSI_G5_IO0         |                        |     |                             |
| PB12        | SPI0_NSS <sup>(1)</sup><br>SPI1_NSS <sup>(3)</sup>  | EVENTOUT                | TIMERO_BRKI<br>N   | TSI_G5_IO1         | I2C1_SMBA <sup>(</sup> |     |                             |
| PB13        | SPI0_SCK <sup>(1)</sup><br>SPI1_SCK <sup>(3)</sup>  |                         | TIMER0_CH0<br>_ON  | TSI_G5_IO2         |                        |     |                             |
| PB14        | SPI0_MISO <sup>(1</sup> ) SPI1_MISO <sup>(3</sup> ) | TIMER14_C<br>H0         | TIMER0_CH1<br>_ON  | TSI_G5_IO3         |                        |     |                             |
| PB15        | SPI0_MOSI <sup>(1</sup> ) SPI1_MOSI <sup>(3</sup> ) | TIMER14_C<br>H1         | TIMER0_CH2<br>_ON  | TIMER14_CH0_<br>ON |                        |     |                             |

#### Notes:

- (1) Functions are available on GD32F150x4 devices only.
- (2) Functions are available on GD32F150x8/6 devices.
- (3) Functions are available on GD32F150x8 devices.



Table 2-9. Port C & D & F alternate functions summary

| Table 2-9. Port C & D & F afternate functions summary |            |     |     |     |     |     |     |  |  |
|-------------------------------------------------------|------------|-----|-----|-----|-----|-----|-----|--|--|
| Pin<br>Name                                           | AF0        | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 |  |  |
| PC0                                                   | EVENTOUT   |     |     |     |     |     |     |  |  |
| PC1                                                   | EVENTOUT   |     |     |     |     |     |     |  |  |
| PC2                                                   | EVENTOUT   |     |     |     |     |     |     |  |  |
| PC3                                                   | EVENTOUT   |     |     |     |     |     |     |  |  |
| PC4                                                   | EVENTOUT   |     |     |     |     |     |     |  |  |
| PC5                                                   | TSI_G2_IO0 |     |     |     |     |     |     |  |  |
| PC6                                                   | TIMER2_CH0 |     |     |     |     |     |     |  |  |
| PC7                                                   | TIMER2_CH1 |     |     |     |     |     |     |  |  |
| PC8                                                   | TIMER2_CH2 |     |     |     |     |     |     |  |  |
| PC9                                                   | TIMER2_CH3 |     |     |     |     |     |     |  |  |
| PD2                                                   | TIMER2_ETI |     |     |     |     |     |     |  |  |
| PF0                                                   | OSCIN      |     |     |     |     |     |     |  |  |
| PF1                                                   | OSCOUT     |     |     |     |     |     |     |  |  |
| PF4                                                   | SPI1_NSS,  |     |     | _   |     |     |     |  |  |
|                                                       | EVENTOUT   |     |     |     |     |     |     |  |  |
| PF5                                                   | EVENTOUT   |     |     |     |     |     |     |  |  |



### 3. Functional description

#### 3.1. Arm® Cortex®-M3 core

The Cortex®-M3 processor is the latest generation of Arm® processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts.

- 32-bit Arm<sup>®</sup> Cortex<sup>®</sup>-M3 processor core
- Up to 72 MHz operation frequency
- Single-cycle multiplication and hardware divider
- Integrated Nested Vectored Interrupt Controller (NVIC)
- 24-bit SysTick timer

The Cortex®-M3 processor is based on the Armv7 architecture and supports both Thumb and Thumb-2 instruction sets. Some system peripherals listed below are also provided by Cortex®-M3:

- Internal Bus Matrix connected with ICode bus, DCode bus, system bus, Private Peripheral Bus (PPB) and debug accesses (AHB-AP)
- Nested Vectored Interrupt Controller (NVIC)
- Flash Patch and Breakpoint (FPB)
- Data Watchpoint and Trace (DWT)
- Instrument Trace Macrocell (ITM)
- Serial Wire JTAG Debug Port (SWJ-DP)
- Trace Port Interface Unit (TPIU)

### 3.2. On-chip memory

- Up to 64 Kbytes of Flash memory
- Up to 8 Kbytes of SRAM with hardware parity checking

The Arm® Cortex®-M3 processor is structured in Harvard architecture which can use separate buses to fetch instructions and load/store data. 64 Kbytes of inner Flash and 8 Kbytes of inner SRAM at most is available for storing programs and data, both accessed (R/W) at CPU clock speed with zero wait states. The <u>Table 2-2. GD32F150xx memory map</u> shows the memory map of the GD32F150xx series of devices, including code, SRAM, peripheral, and other pre-defined regions.

### 3.3. Clock, reset and supply management

- Internal 8 MHz factory-trimmed RC and external 4 to 32 MHz crystal oscillator
- Internal 40 KHz RC calibrated oscillator and external 32.768 KHz crystal oscillator



- Integrated system clock PLL
- 2.6 to 3.6 V application supply and I/Os
- Supply Supervisor: POR (Power On Reset), PDR (Power Down Reset), and low voltage detector (LVD)

The Clock Control Unit (CCU) provides a range of oscillator and clock functions. These include speed internal RC oscillator and external crystal oscillator, high speed and low speed two types. Several prescalers allow the frequency configuration of the AHB and two APB domains. The maximum frequency of the AHB and two APB domains is 72 MHz. See <u>Figure</u> 2-6. <u>GD32F150xx clock tree</u> for details on the clock tree.

The Reset Control Unit (RCU) controls three kinds of reset: system reset resets the processor core and peripheral IP components. Power-on reset (POR) and power-down reset (PDR) are always active, and ensures proper operation starting from 2.6 V and down to 1.8V. The device remains in reset mode when  $V_{DD}$  is below a specified threshold. The embedded low voltage detector (LVD) monitors the power supply, compares it to the voltage threshold and generates an interrupt as a warning message for leading the MCU into security.

#### Power supply schemes:

- V<sub>DD</sub> range: 2.6 to 3.6 V, external power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins.
- V<sub>SSA</sub>, V<sub>DDA</sub> range: 2.6 to 3.6 V, external analog power supplies for ADC, reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively.
- V<sub>BAT</sub> range: 1.8 to 3.6 V, power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

#### 3.4. Boot modes

At startup, boot pins are used to select one of three boot options:

- Boot from main Flash memory (default)
- Boot from system memory
- Boot from on-chip SRAM

In default condition, boot from main Flash memory is selected. The boot loader is located in the internal boot ROM memory (system memory). It is used to reprogram the Flash memory by using USART0 (PA9 and PA10) or USART1 (PA2 and PA3,PA14 and PA15) in device mode.

### 3.5. Power saving modes

The MCU supports three kinds of power saving modes to achieve even lower power consumption. They are sleep mode, deep-sleep mode, and standby mode. These operating modes reduce the power consumption and allow the application to achieve the best balance between the CPU operating time, speed and power consumption.



#### ■ Sleep mode

In sleep mode, only the clock of CPU core is off. All peripherals continue to operate and any interrupt/event can wake up the system.

#### ■ **Deep-sleep** mode

In deep-sleep mode, all clocks in the 1.2V domain are off, and all of the high speed crystal oscillator (IRC8M, HXTAL) and PLL are disabled. Only the contents of SRAM and registers are retained. Any interrupt or wakeup event from EXTI lines can wake up the system from the deep-sleep mode including the 16 external lines, the RTC alarm, the LVD output, and USB wakeup. When exiting the deep-sleep mode, the IRC8M is selected as the system clock.

#### ■ Standby mode

In standby mode, the whole 1.2V domain is power off, the LDO is shut down, and all of IRC8M, HXTAL and PLL are disabled. The contents of SRAM and registers (except Backup registers) are lost. There are four wakeup sources for the standby mode, including the external reset from NRST pin, the RTC alarm, the FWDGT reset, and the rising edge on WKUP pin.

### 3.6. Analog to digital converter (ADC)

- 12-bit SAR ADC's conversion rate is up to 1 MSPS.
- Conversion range: V<sub>SSA</sub> to V<sub>DDA</sub> (2.6 to 3.6 V)
- Temperature sensor

One 12-bit 1 MSPS multi-channel ADCs are integrated in the device. It is a total of up to 16 multiplexed external channels, 1 channel for internal temperature sensor ( $V_{\text{SENSE}}$ ), 1 channel for internal reference voltage ( $V_{\text{REFINT}}$ ) and 1 channel for battery voltage ( $V_{\text{BAT}}$ ). The input voltage range is between  $V_{\text{SSA}}$  and  $V_{\text{DDA}}$ . An analog watchdog block can be used to detect the channels, which are required to remain within a specific threshold window. A configurable channel management block of analog inputs also can be used to perform conversions in single, continuous, scan or discontinuous mode to support more advanced use.

The ADC can be triggered from the events generated by the general timers (TIMERx, x=1,2,14) and the advanced timers (TIMER0) with internal connection. The temperature sensor can be used to generate a voltage that varies linearly with temperature. It is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. Each device is factory-calibrated to improve the accuracy and the calibration data are stored in the system memory area.

### 3.7. Digital to analog converter (DAC)

- 12-bit DAC converter of independent output channel
- 8-bit or 12-bit mode in conjunction with the DMA controller

The 12-bit buffered DAC channel is used to generate variable analog outputs. The DAC is



designed with integrated resistor strings structure. The DAC channels can be triggered by the timer update outputs or EXTI with DMA support. The maximum output value of the DAC is  $V_{\mathsf{REF+}}$ .

#### 3.8. DMA

- 7 channel DMA controller
- Peripherals supported: Timers, ADC, SPIs, I<sup>2</sup>Cs, USARTs, DAC and I<sup>2</sup>S

The flexible general-purpose DMA controllers provide a hardware method of transferring data between peripherals and/or memory without intervention from the CPU, thereby freeing up bandwidth for other system functions. Three types of access method are supported: peripheral to memory, memory to peripheral, memory to memory

Each channel is connected to fixed hardware DMA requests. The priorities of DMA channel requests are determined by software configuration and hardware channel number. Transfer size of source and destination are independent and configurable.

#### 3.9. General-purpose inputs/outputs (GPIOs)

- Up to 55 fast GPIOs, all mappable on 16 external interrupt vectors (EXTI)
- Analog input/output configurable
- Alternate function input/output configurable

There are up to 55 general purpose I/O pins (GPIO) in GD32F150xx, named PA0 ~ PA15 and PB0 ~ PB15, PC0 ~ PC15, PD2, PF0, PF1, PF4-PF7 to implement logic input/output functions. Each of the GPIO ports has related control and configuration registers to satisfy the requirements of specific applications. The external interrupts on the GPIO pins of the device have related control and configuration registers in the External Interrupt Control Unit (EXTI). The GPIO ports are pin-shared with other alternative functions (AFs) to obtain maximum flexibility on the package pins. Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high-current capable except for analog inputs.

## 3.10. Timers and PWM generation

- One 16-bit advanced-control timer (TIMER0), one 32-bit general-purpose timer (TIMER1), five 16-bit general-purpose timers (TIMER2, TIMER13 ~ TIMER16), and one 16-bit basic timer (TIMER5)
- Up to 4 independent channels of PWM, output compare or input capture for each general-purpose timer (GPTM) and external trigger input
- 16-bit, motor control PWM advanced-control timer with programmable dead-time



generation for output match

- Encoder interface controller with two inputs using quadrature decoder
- 24-bit SysTick timer down counter
- 2 watchdog timers (free watchdog timer and window watchdog timer)

The advanced-control timer (TIMER0) can be used as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable dead-time generation. It can also be used as a complete general-purpose timer. The 4 independent channels can be used for input capture, output compare, PWM generation (edge-aligned or center-aligned mode) and single pulse mode output. If configured as a general-purpose 16-bit timer, it has the same functions as the TIMERx timer. It can be synchronized with external signals or to interconnect with other GPTMs together which have the same architecture and features.

The general-purpose timer (GPTM) can be used for a variety of purposes including general time, input signal pulse width measurement or output waveform generation such as a single pulse generation or PWM output, up to 4 independent channels for input capture/output compare. TIMER1 is based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. TIMER2 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. TIMER13 ~ TIMER16 is based on a 16-bit auto-reload upcounter and a 16-bit prescaler. The GPTM also supports an encoder interface with two inputs using quadrature decoder.

The basic timer, known as TIMER5, is mainly used for DAC trigger generation. They can also be used as a simple 16-bit time base.

The GD32F150xx have two watchdog peripherals, free watchdog and window watchdog. They offer a combination of high safety level, flexibility of use and timing accuracy.

The free watchdog timer includes a 12-bit down-counting counter and a 8-bit prescaler, It is clocked from an independent 40 kHz internal RC and as it operates independently of the main clock, it can operate in deep-sleep and standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management.

The window watchdog is based on a 7-bit down counter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early wake up interrupt capability and the counter can be frozen in debug mode.

The SysTick timer is dedicated for OS, but could also be used as a standard down counter. It features:

- A 24-bit down counter
- Auto reload capability
- Maskable system interrupt generation when the counter reaches 0
- Programmable clock source



#### 3.11. Real time clock (RTC)

- Independent binary-coded decimal (BCD) format timer/counter with five 32-bit backup registers.
- Calendar with subsecond, seconds, minutes, hours, week day, date, year and month automatically correction
- Alarm function with wake up from deep-sleep and standby mode capability
- On-the-fly correction for synchronization with master clock. Digital calibration with 1 ppm resolution for compensation of quartz crystal inaccuracy.

The real time clock is an Independent timer which provides a set of continuously running counters in backup registers to provide a real calendar function, and provides an alarm interrupt or an expected interrupt. It is not reset by a system or power reset, or when the device wakes up from standby mode. In the RTC unit, there are two prescalers used for implementing the calendar and other functions. One prescaler is a 7-bit asynchronous prescaler and the other is a 15-bit synchronous prescaler.

#### 3.12. Inter-integrated circuit (I2C)

- Up to two I2C bus interfaces can support both master and slave mode with a frequency up to 400 kHz
- Provide arbitration function, optional PEC (packet error checking) generation and checking
- Supports 7-bit and 10-bit addressing mode and general call addressing mode

The I2C interface is an internal circuit allowing communication with an external I2C interface which is an industry standard two line serial interface used for connection to external hardware. These two serial lines are known as a serial data line (SDA) and a serial clock line (SCL). The I2C module provides transfer rate of up to 100 KHz in standard mode and up to 400 KHz in fast mode. The I2C module also has an arbitration detect function to prevent the situation where more than one master attempts to transmit data to the I2C bus at the same time. A CRC-8 calculator is also provided in I2C interface to perform packet error checking for I2C data.

## 3.13. Serial peripheral interface (SPI)

- Up to two SPI interfaces with a frequency of up to 18 MHz
- Support both master and slave mode
- Hardware CRC calculation and transmit automatic CRC error checking

The SPI interface uses 4 pins, among which are the serial data input and output lines (MISO & MOSI), the clock line (SCK) and the slave select line (NSS). Both SPIs can be served by the DMA controller. The SPI interface may be used for a variety of purposes, including



simplex synchronous transfers on two lines with a possible bidirectional data line or reliable communication using CRC checking.

# 3.14. Universal synchronous asynchronous receiver transmitter (USART)

- Up to two USARTs with operating frequency up to 9 MHz
- Supports both asynchronous and clocked synchronous serial communication modes
- IrDA SIR encoder and decoder support
- LIN break generation and detection
- ISO 7816-3 compliant smart card interface

The USART (USART0, USART1) are used to translate data between parallel and serial interfaces, provides a flexible full duplex data exchange using synchronous or asynchronous transfer. It is also commonly used for RS-232 standard communication. The USART includes a programmable baud rate generator which is capable of dividing the system clock to produce a dedicated clock for the USART transmitter and receiver. The USART also supports DMA function for high speed data communication.

#### 3.15. Inter-IC sound (I2S)

- One I2S bus Interfaces with sampling frequency from 8 kHz to 192 kHz, multiplexed with SPI1
- Support either master or slave mode

The Inter-IC sound (I2S) bus provides a standard communication interface for digital audio applications by 3-wire serial lines. GD32F150xx contain an I2S-bus interface that can be operated with 16/32 bit resolution in master or slave mode, pin multiplexed with SPI1. The audio sampling frequency from 8 kHz to 192 kHz is supported with less than 0.5% accuracy error.

#### 3.16. **HDMI CEC**

■ Hardware support Consumer Electronics Control (CEC) protocol (HDMI standard rev1.4)

The CEC protocol provides high-level control functions between the audiovisual products linked with HDMI cables. GD32F150xx contain a HDMI-CEC controller which has an Independent clock domain and can wake up the MCU from deep-sleep mode on data reception.



#### 3.17. Universal serial bus full-speed (USBD)

- One full-speed USB Interface with frequency up to 12 Mbit/s
- Internal main PLL for USB CLK compliantly

The Universal Serial Bus (USB) is a 4-wire bus that supports communication between one or more devices. Full-speed peripheral is compliant with the USB 2.0 specification. The device controller enables 12 Mbit/s data exchange with a USB Host controller. Transaction formatting is performed by the hardware, including CRC generation and checking. The status of a completed USB transfer or error condition is indicated by status registers. An interrupt is also generated if enabled. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HXTAL crystal oscillator) and the operating frequency divided from APB1 should be 12 MHz above.

#### 3.18. Touch sensing interface (TSI)

- Supports up to 18 external electrodes by the sensing channels distributed over 6 analog
   I/O groups
- Programmable charging frequency and I/O pins
- Capability to wake up the MCU from power saving modes

Capacitive sensing technology can be used for the detection of a finger (or any conductive object) presence near an electrode. The capacitive variation of the electrode introduced by the finger can be measured by charging and detecting the voltage across the sampling capacitor. GD32F150xx contain a hardware touch sensing interface (TSI) and only requires few external components to operate. The sensing channels are distributed over 6 analog I/O groups including: Group1 (PA0 ~ PA3), Group2 (PA4 ~ PA7), Group3 (PC5, PB0 ~ PB2), Group4 (PA9 ~ PA12), Group5 (PB3, PB4, PB6, PA7) and Group6 (PB11 ~ PB14),

## 3.19. Comparators (CMP)

- Two fast rail-to-rail low-power comparators with software configurable
- Programmable reference voltage (internal, external I/O or DAC output pin)

Two Comparators (CMP) are implemented within the devices. Both comparators can wake up from deep-sleep mode to generate interrupts and breaks for the timers and also can be combined as a window comparator. The internal voltage reference is also connected to ADC\_IN17 input channel of the ADC.

## 3.20. Debug mode

Serial wire JTAG debug port (SWJ-DP)



The Arm® SWJ-DP Interface is embedded and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

## 3.21. Package and operation temperature

- LQFP64 (GD32F150Rx), LQFP48 (GD32F150Cx), QFN32 (GD32F150Kx) and QFN28 (GD32F150Gx)
- Operation temperature range: -40°C to +85°C (industrial level)



## 4. Electrical characteristics

## 4.1. Absolute maximum ratings

The maximum ratings are the limits to which the device can be subjected without permanently damaging the device. Note that the device is not guaranteed to operate properly at the maximum ratings. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

Table 4-1. Absolute maximum ratings

| Symbol           | Parameter                        | Min                    | Max                    | Unit |
|------------------|----------------------------------|------------------------|------------------------|------|
| $V_{DD}$         | External voltage range           | V <sub>SS</sub> - 0.3  | V <sub>SS</sub> + 3.6  | V    |
| $V_{DDA}$        | External analog supply voltage   | V <sub>SSA</sub> - 0.3 | V <sub>SSA</sub> + 3.6 | V    |
| $V_{BAT}$        | External battery supply voltage  | V <sub>SS</sub> - 0.3  | V <sub>SS</sub> + 3.6  | V    |
| V                | Input voltage on 5V tolerant pin | V <sub>SS</sub> - 0.3  | V <sub>DD</sub> + 4.0  | V    |
| V <sub>IN</sub>  | Input voltage on other I/O       | V <sub>SS</sub> - 0.3  | 4.0                    | V    |
| lio              | Maximum current for GPIO pins    | _                      | 25                     | mA   |
| T <sub>A</sub>   | Operating temperature range      | -40                    | +85                    | ç    |
| T <sub>STG</sub> | Storage temperature range        | -55                    | +150                   | °C   |
| TJ               | Maximum junction temperature     | _                      | 125                    | °C   |

#### 4.2. Recommended DC characteristics

Table 4-2. DC operating conditions

| Symbol    | Parameter              | Conditions              | Min | Тур | Max | Unit |
|-----------|------------------------|-------------------------|-----|-----|-----|------|
| $V_{DD}$  | Supply voltage         |                         | 2.6 | 3.3 | 3.6 | V    |
| $V_{DDA}$ | Analog supply voltage  | Same as V <sub>DD</sub> | 2.6 | 3.3 | 3.6 | V    |
| $V_{BAT}$ | Battery supply voltage | _                       | 1.8 | _   | 3.6 | V    |



## 4.3. Power consumption

The power measurements specified in the tables represent that code with data executing from on-chip Flash with the following specifications.

Table 4-3. Power consumption characteristics

| Symbol       | Parameter Parameter  | Conditions                                                                                                          | Min | Тур    | Max | Unit |
|--------------|----------------------|---------------------------------------------------------------------------------------------------------------------|-----|--------|-----|------|
|              |                      | V <sub>DD</sub> =V <sub>DDA</sub> =3.3V, HXTAL=8MHz, System clock=72 MHz, All peripherals enabled                   | _   | 26.10  |     | mA   |
|              | Supply current       | V <sub>DD</sub> =V <sub>DDA</sub> =3.3V, HXTAL=8MHz, System clock<br>=72 MHz, All peripherals disabled              | _   | 17.69  |     | mA   |
|              | (Run mode)           | V <sub>DD</sub> =V <sub>DDA</sub> =3.3V, HXTAL=8MHz, System clock<br>=48 MHz, All peripherals enabled               |     | 17.81  | _   | mA   |
|              |                      | V <sub>DD</sub> =V <sub>DDA</sub> =3.3V, HXTAL=8MHz, System Clock<br>=48 MHz, All peripherals disabled              | _   | 12.21  | _   | mA   |
| ba           | Supply current       | $V_{DD} = V_{DDA} = 3.3V$ , HXTAL=8MHz, CPU clock off, System clock =72 MHz, All peripherals enabled                | _   | 14.86  | _   | mA   |
| loo          | (Sleep mode)         | $V_{DD} = V_{DDA} = 3.3V$ , HXTAL=8MHz, CPU clock off, System clock =72 MHz, All peripherals disabled               | _   | 5.19   | _   | mA   |
|              | Supply current       | $V_{DD}$ = $V_{DDA}$ =3.3 $V$ , Regulator in run mode,IRC40 $K$ on, RTC on, All GPIOs analog mode                   | _   | 0.172  | 1.1 | mA   |
|              | (Deep-Sleep<br>mode) | V <sub>DD</sub> =V <sub>DDA</sub> =3.3V, Regulator in low power<br>mode,IRC40K on, RTC on, All GPIOs analog<br>mode | _   | 160.84 |     | μΑ   |
|              | Supply current       | V <sub>DD</sub> =V <sub>DDA</sub> =3.3V, LXTAL off,IRC40K on, RTC on                                                | _   | 7.39   | _   | μΑ   |
|              | (Standby             | V <sub>DD</sub> =V <sub>DDA</sub> =3.3V, LXTAL off,IRC40K on, RTC off                                               | _   | 6.93   | _   | μΑ   |
|              | mode)                | V <sub>DD</sub> =V <sub>DDA</sub> =3.3V, LXTAL off,IRC40K off, RTC off                                              | _   | 5.72   | _   | μΑ   |
|              |                      | $V_{\text{DD}}$ not available, $V_{\text{BAT}}$ =3.6 V, LXTAL on with external crystal, RTC on, Higher driving      | _   | 3.12   |     | μΑ   |
|              |                      | $V_{\text{DD}}$ not available, $V_{\text{BAT}}$ =3.3 V, LXTAL on with external crystal, RTC on, Higher driving      | _   | 2.80   |     | μΑ   |
| Ьлт          | Battery supply       | $V_{DD}$ not available, $V_{BAT}$ =2.6 V, LXTAL on with external crystal, RTC on, Higher driving                    | _   | 2.16   | _   | μΑ   |
| <b>I</b> BAT | current              | $V_{DD}$ not available, $V_{BAT}$ =3.6 V, LXTAL on with external crystal, RTC on, Lower driving                     | _   | 1.40   | _   | μΑ   |
|              |                      | $V_{\text{DD}}$ not available, $V_{\text{BAT}}$ =3.3 V, LXTAL on with external crystal, RTC on, Lower driving       | _   | 1.29   | _   | μΑ   |
|              |                      | $V_{DD}$ not available, $V_{BAT}$ =2.6 V, LXTAL on with external crystal, RTC on, Lower driving                     | _   | 1.10   | —   | μΑ   |



#### 4.4. EMC characteristics

EMS (electromagnetic susceptibility) includes ESD (Electrostatic discharge, positive and negative) and FTB (Burst of Fast Transient voltage, positive and negative) testing result is given in the <u>Table 4-4. EMS characteristics</u>, based on the EMS levels and classes compliant with IEC 61000 series standard.

Table 4-4. EMS characteristics

| Symbol           | Parameter                                                                                                                          | Conditions                                                                     | Level/Class |
|------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------|
| V <sub>ESD</sub> | Voltage applied to all device pins to induce a functional disturbance                                                              | $V_{DD}$ = 3.3 V, $T_A$ = +25 °C conforms to IEC 61000-4-2                     | 3B          |
| V <sub>FTB</sub> | Fast transient voltage burst applied to induce a functional disturbance through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins | $V_{DD} = 3.3 \text{ V}, T_A = +25 ^{\circ}\text{C}$ conforms to IEC 61000-4-4 | 4A          |

EMI (Electromagnetic Interference) emission testing result is given in the <u>Table 4-5</u>. <u>EMI</u> <u>characteristics</u>, compliant with IEC 61967-2 standard which specifies the test board and the pin loading.

Table 4-5. EMI characteristics

| Symbol                     | Parameter                 | Conditions                     | Tested          | Cond | ditions | Unit |
|----------------------------|---------------------------|--------------------------------|-----------------|------|---------|------|
|                            |                           |                                | frequency band  | 48M  | 72M     |      |
| Vnn = 3.                   | $V_{DD} = 3.3 \text{ V},$ | 0.1 to 2 MHz                   | <0              | <0   |         |      |
|                            |                           | $T_A = +25  ^{\circ}\text{C},$ | 2 to 30 MHz     | -3.7 | -2.8    |      |
| S <sub>EMI</sub> Peak leve | Peak level                | compliant with IEC             | 30 to 130 MHz   | -6.5 | -8      | dBμV |
|                            |                           | 61967-2                        | 130 MHz to 1GHz | -7   | -7      |      |

## 4.5. Power supply supervisor characteristics

Table 4-6. Power supply supervisor characteristics

| Symbol               | Parameter                   | Conditions | Min  | Тур  | Max  | Unit |
|----------------------|-----------------------------|------------|------|------|------|------|
| $V_{POR}$            | Pow er on reset threshold   |            | 2.32 | 2.40 | 2.48 | V    |
| $V_{PDR}$            | Pow er down reset threshold | PDR S=0    | 2.27 | 2.35 | 2.43 | V    |
| V <sub>HYST</sub>    | PDR hysteresis              | - FDN_0=0  |      | 0.05 |      | V    |
| T <sub>RSTTEMP</sub> | Reset temporization         |            | _    | 2    |      | ms   |
| V <sub>POR</sub>     | Power on reset threshold    |            | 2.32 | 2.40 | 2.48 | V    |
| V <sub>PDR</sub>     | Pow er down reset threshold | DDD S_1    | 1.72 | 1.80 | 1.88 | V    |
| V <sub>HYST</sub>    | PDR hysteresis              | PDR_S=1    |      | 0.6  | _    | V    |
| T <sub>RSTTEMP</sub> | Reset temporization         |            | _    | 2    | _    | ms   |



## 4.6. Electrical sensitivity

The device is strained in order to determine its performance in terms of electrical sensitivity. Electrostatic discharges (ESD) are applied directly to the pins of the sample. Static latch-up (LU) test is based on the two measurement methods.

Table 4-7. ESD characteristics

| Symbol                | Parameter                     | Conditions             | Min | Тур | Max  | Unit |
|-----------------------|-------------------------------|------------------------|-----|-----|------|------|
| V                     | Electrostatic discharge       | T <sub>A</sub> =25 °C; |     |     | 5000 | \/   |
| V ESD(HBM)            | voltage (human body model)    | JESD22-A114            |     |     | 5000 | V    |
| V                     | Electrostatic discharge       | T <sub>A</sub> =25 °C; |     |     | 500  | .,   |
| V <sub>ESD(CDM)</sub> | voltage (charge device model) | JESD22-C101            | _   | _   | 500  | V    |

Table 4-8. Static latch-up characteristics

| Symbol | Parameter                        | Conditions                    | Min | Тур | Max  | Unit |
|--------|----------------------------------|-------------------------------|-----|-----|------|------|
| 111    | l-test                           | T <sub>A</sub> =25 °C; JESD78 | _   |     | ±100 | mA   |
| LU     | V <sub>supply</sub> over voltage | 1A=25 °C; JESD/8              |     |     | 5.4  | V    |



## 4.7. External clock characteristics

Table 4-9. High speed crystal oscillator (HXTAL) generated from a crystal/ceramic characteristics

| Symbol              | Parameter                          | Conditions                                  | Min | Тур | Max | Unit    |
|---------------------|------------------------------------|---------------------------------------------|-----|-----|-----|---------|
| f <sub>HXTAL</sub>  | High speed crystal oscillator      | Vnn=3.3V                                    | 4   | 8   | 32  | MHz     |
| THXTAL              | (HXTAL) frequency                  | V DD=3.3 V                                  | +   | 0   | 32  | IVII IZ |
| Cunaru              | Recommended load capacitance on    |                                             |     | 20  | 30  | pF      |
| CHXTAL              | OSCIN and OSCOUT                   |                                             |     | 20  | 30  | рг      |
|                     | Recommended external feedback      |                                             |     |     |     |         |
| R <sub>FHXTAL</sub> | resistor between XTALIN and        | _                                           | _   | 200 | _   | ΚΩ      |
|                     | XTALOUT                            |                                             |     |     |     |         |
| D <sub>HXTAL</sub>  | HXTAL oscillator duty cycle        | _                                           | 48  | 50  | 52  | %       |
| IDDHXTAL            | HXTAL oscillator operating current | V <sub>DD</sub> =3.3V, T <sub>A</sub> =25°C | _   | 1.4 |     | μΑ      |
| <b>t</b> SUHXTAL    | HXTAL oscillator startup time      | V <sub>DD</sub> =3.3V, T <sub>A</sub> =25°C | _   | 2   | _   | ms      |

Table 4-10. Low speed crystal oscillator (LXTAL) generated from a crystal/ceramic characteristics

| Symbol             | Parameter                          | Conditions                              | Min | Тур    | Max  | Unit |
|--------------------|------------------------------------|-----------------------------------------|-----|--------|------|------|
| f                  | Low speed crystal oscillator       | VDD=VBAT=3.3V                           |     | 32.768 | 1000 | KHz  |
| f <sub>LXTAL</sub> | (LXTAL) frequency                  | VDD=VBAT=3.3V                           | _   | 32.700 | 1000 | NΠZ  |
|                    | Recommended load                   |                                         |     |        |      |      |
| C <sub>LXTAL</sub> | capacitance on OSC32IN and         | _                                       | _   | _      | 15   | pF   |
|                    | OSC32OUT                           |                                         |     |        |      |      |
| D <sub>LXTAL</sub> | LXTAL oscillator duty cycle        |                                         | 48  | 50     | 52   | %    |
| IDDLXTAL           | LXTAL oscillator operating current | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V |     | 1.4    |      | μΑ   |
| tsulxtal           | LXTAL oscillator startup time      | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V | _   | 3      | _    | S    |



## 4.8. Internal clock characteristics

Table 4-11. Internal 8 MHz RC oscillator (IRC8M) characteristics

| Symbol               | Parameter                                      | Conditions                                           | Min  | Тур | Max  | Unit |
|----------------------|------------------------------------------------|------------------------------------------------------|------|-----|------|------|
| f <sub>IRC8M</sub>   | Internal 8 MHz RC oscillator (IRC8M) frequency | V <sub>DD</sub> =3.3V                                | _    | 8   | _    | MHz  |
|                      | ( == /, =  == = ,                              | V <sub>DD</sub> =3.3V, T <sub>A</sub> =-40°C ~+105°C | -2.5 | _   | +1.5 | %    |
| ACC <sub>IRC8M</sub> | IRC8M oscillator Frequency                     | V <sub>DD</sub> =3.3V, T <sub>A</sub> =0°C ~ +85°C   | -1.2 | _   | +1.2 | %    |
|                      | accuracy, Factory-trimmed                      | V <sub>DD</sub> =3.3V, T <sub>A</sub> =25°C          | -1   | _   | +1   | %    |
| D <sub>IRC8M</sub>   | IRC8M oscillator duty cycle                    | $V_{DD}$ =3.3V, $f_{IRC8M}$ =8MHz                    | 48   | 50  | 52   | %    |
| IDDIRC8M             | IRC8M oscillator operating current             | V <sub>DD</sub> =3.3V, f <sub>IRC8M</sub> =8MHz      |      | 80  | 100  | μΑ   |
| tsuirc8M             | IRC8M oscillator startup time                  | $V_{DD}$ =3.3V, $f_{IRC8M}$ =8MHz                    | 1    | _   | 2    | us   |

Table 4-12. Internal 40KHz RC oscillator (IRC40K) characteristics

| Symbol              | Parameter                    | Conditions                                                    | Min | Тур | Max | Unit |
|---------------------|------------------------------|---------------------------------------------------------------|-----|-----|-----|------|
| f <sub>IRC40K</sub> | Internal 40KHz RC oscillator | $V_{DD}=V_{BAT}=3.3V$ ,                                       | 30  | 40  | 60  | KHz  |
|                     | (IRC40K) frequency           | $T_A=-40$ °C ~ +85°C                                          | 30  | 40  | 60  | KΠZ  |
|                     | IRC40K oscillator operating  | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V, T <sub>A</sub> =25°C |     | 4   | 2   |      |
| IDDIRC40KI          | current                      | V DD=V BAT=3.3V, TA=23 C                                      |     |     |     | μΑ   |
| tournous            | IRC40K oscillator startup    | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V, T <sub>A</sub> =25°C |     |     | 80  | He   |
| tsuirc40K           | time                         | V DD-V BAI-5.3V, TA=23 C                                      |     |     | 30  | μs   |



## 4.9. PLL characteristics

Table 4-13. PLL characteristics

| Symbol                | Parameter                  | Conditions | Min | Тур | Max | Unit |
|-----------------------|----------------------------|------------|-----|-----|-----|------|
| f <sub>PLLIN</sub>    | PLL input clock frequency  |            | 1   | 8   | 25  | MHz  |
| f <sub>PLL</sub>      | PLL output clock frequency |            | 16  | _   | 72  | MHz  |
| tLOCK                 | PLL lock time              |            | _   |     | 200 | μs   |
| Jitter <sub>PLL</sub> | Cycle to cycle Jitter      |            |     |     | 300 | ps   |

# 4.10. Memory characteristics

Table 4-14. Flash memory characteristics

| Symbol              | Parameter Conditions M                                                |                               | Min | Тур | Max | Unit    |
|---------------------|-----------------------------------------------------------------------|-------------------------------|-----|-----|-----|---------|
| PEcyc               | Number of guaranteed program /erase cycles before failure (Endurance) | T <sub>A</sub> =-40°C ~ +85°C | 100 |     | _   | kcycles |
| t <sub>RET</sub>    | Data retention time                                                   | T <sub>A</sub> =125°C         | 20  |     | _   | years   |
| t <sub>PROG</sub>   | Word programming time                                                 | T <sub>A</sub> =-40°C ~ +85°C | 200 |     | 400 | us      |
| terase              | Page erase time                                                       | T <sub>A</sub> =-40°C ~ +85°C | 60  | 100 | 450 | ms      |
| t <sub>MERASE</sub> | Mass erase time                                                       | T <sub>A</sub> =-40°C ~ +85°C | 3.2 | _   | 9.6 | s       |

#### 4.11. **GPIO** characteristics

Table 4-15. I/O port characteristics

| Symbol          | Parameter                   | Conditions                       | Min  | Тур | Max  | Unit |
|-----------------|-----------------------------|----------------------------------|------|-----|------|------|
|                 | Standard IO Low level input | V <sub>DD</sub> =2.6V            | -0.3 |     | 0.95 | V    |
| VIL             | voltage                     | V DD-2.6 V                       | 0.0  |     | 0.00 | ,    |
| V IL            | 5V-tolerant IO Low level    | Vpp=2.6V                         | -0.3 |     | 0.9  | V    |
|                 | input voltage               | V DD=2.6V                        |      |     | 0.9  | V    |
|                 | Standard IO High level      | V <sub>DD</sub> =2.6V            | 1.2  |     | 4.0  | V    |
| V               | input voltage               |                                  | 1.2  |     | 4.0  | V    |
| V <sub>IH</sub> | 5V-tolerant IO High level   | Vnn=2.6V                         | 1.5  |     | 5.5  | V    |
|                 | input voltage               | V DD=2.6V                        | 1.5  |     | 5.5  | V    |
| Vol             | Low level output voltage    | V <sub>DD</sub> =2.6V            | _    | _   | 0.2  | V    |
| V <sub>OH</sub> | High level output voltage   | V <sub>DD</sub> =2.6V            | 2.3  |     |      | V    |
| R <sub>PU</sub> | Internal pull-up resistor   | V <sub>IN</sub> =V <sub>SS</sub> | 30   | 40  | 50   | kΩ   |
| R <sub>PD</sub> | Internal pull-down resistor | V <sub>IN</sub> =V <sub>DD</sub> | 30   | 40  | 50   | kΩ   |



#### 4.12. ADC characteristics

Table 4-16. ADC characteristics

| Symbol               | Parameter                        | Conditions                      | Min | Тур | Max       | Unit |
|----------------------|----------------------------------|---------------------------------|-----|-----|-----------|------|
| $V_{DDA}$            | Operating voltage                |                                 | 2.6 | 3.3 | 3.6       | V    |
| V <sub>IN</sub>      | ADC input voltage range          |                                 | 0   | _   | $V_{DDA}$ | V    |
| f <sub>ADC</sub>     | ADC clock                        |                                 | 0.6 | _   | 14        | MHz  |
| fs                   | Sampling rate                    |                                 | _   | _   | 1         | MHz  |
| f <sub>ADCCONV</sub> | ADC conversion time              | f <sub>ADC</sub> =14MHz         | 1   | _   | 18        | μs   |
| Radc                 | Input sampling switch resistance |                                 |     | _   | 0.2       | kΩ   |
| C <sub>ADC</sub>     | Input sampling capacitance       | No pin/pad capacitance included |     | 32  |           | pF   |
| tsu                  | Startup time                     |                                 | _   |     | 1         | μs   |

## 4.13. DAC characteristics

Table 4-17. DAC characteristics

| Symbol             | Parameter                        | Conditions                                | Min | Тур | Max       | Unit |
|--------------------|----------------------------------|-------------------------------------------|-----|-----|-----------|------|
| $V_{DDA}$          | Operating voltage                |                                           | 2.6 | 3.3 | 3.6       | V    |
| V <sub>DACIN</sub> | DAC input voltage range          |                                           | 0   | _   | $V_{REF}$ | V    |
| R <sub>LOAD</sub>  | Load resistance                  | Resistive load vs. VSSA with buffer ON    | 5   | _   | _         | kΩ   |
| CLOAD              | Load capacitance                 | No pin/pad capacitance included           |     |     | 50        | pF   |
| DNE                | Differential non-linearity error | DAC in 12-bit                             |     | _   | ±3        | LSB  |
| INL                | Integral non-linearity           | DAC in 12-bit                             | _   | _   | ±4        | LSB  |
| Offset             | Offset error                     | DAC in 12-bit, $V_{REF+} = 3.6 \text{ V}$ | _   | _   | ±12       | LSB  |
| GE                 | Gain error                       | DAC in 12-bit                             |     | _   | ±0.5      | %    |

#### 4.14. I2C characteristics

Table 4-18. I2C characteristics

| Comple al           | Danama atau         | Conditions | Standar | dmode | Fast n | node | I lin it |
|---------------------|---------------------|------------|---------|-------|--------|------|----------|
| Symbol              | Parameter           | Conditions | Min     | Max   | Min    | Max  | Unit     |
| f <sub>SCL</sub>    | SCL clock frequency |            | 0       | 100   | 0      | 400  | KHz      |
| t <sub>SCL(H)</sub> | SCL clock high time |            | 4.0     | _     | 0.6    |      | ns       |
| t <sub>SCL(L)</sub> | SCL clock low time  |            | 4.7     | _     | 1.3    | _    | ns       |



## 4.15. SPI characteristics

Table 4-19. SPI characteristics

| Symbol               | Parameter                | Conditions               | Min | Тур | Max | Unit |
|----------------------|--------------------------|--------------------------|-----|-----|-----|------|
| fsck                 | SCK clock frequency      |                          | _   | _   | 18  | MHz  |
| t <sub>SCK(H)</sub>  | SCK clock high time      |                          | 19  | _   | _   | ns   |
| tsck(L)              | SCK clock low time       |                          | 19  | _   | _   | ns   |
|                      |                          | SPI master mode          |     |     |     |      |
| t <sub>V(MO)</sub>   | Data output valid time   |                          |     | _   | 25  | ns   |
| t <sub>H(MO)</sub>   | Data output hold time    |                          | 2   | _   | _   | ns   |
| t <sub>SU(MI)</sub>  | Data input setup time    |                          | 5   | _   | _   | ns   |
| t <sub>H(MI)</sub>   | Data input hold time     |                          | 5   | _   | _   | ns   |
|                      |                          | SPI slave mode           |     |     |     |      |
| t <sub>SU(NSS)</sub> | NSS enable setup time    | f <sub>PCLK</sub> =54MHz | 74  | _   |     | ns   |
| t <sub>H(NSS)</sub>  | NSS enable hold time     | f <sub>PCLK</sub> =54MHz | 37  | _   |     | ns   |
| t <sub>A(SO)</sub>   | Data output access time  | f <sub>PCLK</sub> =54MHz | 0   | _   | 55  | ns   |
| t <sub>DIS(SO)</sub> | Data output disable time |                          | 3   | _   | 10  | ns   |
| t <sub>V(SO)</sub>   | Data output valid time   |                          |     | _   | 25  | ns   |
| t <sub>H(SO)</sub>   | Data output hold time    |                          | 15  | _   | _   | ns   |
| tsu(si)              | Data input setup time    |                          | 5   |     |     | ns   |
| t <sub>H(SI)</sub>   | Data input hold time     |                          | 4   |     |     | ns   |



# 5. Package information

## 5.1. QFN package outline dimensions

Figure 5-1. QFN package outline





Table 5-1. QFN package dimensions

|        |      | QFN28 |      | QFN32 |       |      |  |
|--------|------|-------|------|-------|-------|------|--|
| Symbol | Min  | Тур   | Max  | Min   | Тур   | Max  |  |
| А      | 0.8  | 0.85  | 0.9  | 0.8   | 0.85  | 0.9  |  |
| A1     | 0    | 0.035 | 0.05 | 0     | 0.035 | 0.05 |  |
| A2     | -    | 0.65  | 0.67 | -     | 0.65  | 0.67 |  |
| А3     | -    | 0.203 | -    | -     | 0.203 | -    |  |
| D      | -    | 4.0   | -    | -     | 5.0   | -    |  |
| Е      | -    | 4.0   | -    | -     | 5.0   | -    |  |
| D1     | 2.7  | 2.8   | 2.9  | 3.4   | 3.5   | 3.6  |  |
| E1     | 2.7  | 2.8   | 2.9  | 3.4   | 3.5   | 3.6  |  |
| L      | 0.25 | 0.35  | 0.45 | 0.3   | 0.4   | 0.5  |  |
| е      |      | 0.4   |      |       | 0.5   |      |  |
| b      | 0.15 | 0.2   | 0.25 | 0.2   | 0.25  | 0.3  |  |

(Original dimensions are in millimeters)



# 5.2. LQFP package outline dimensions

Figure 5-2. LQFP package outline





Table 5-2. LQFP package dimensions

| Cross la al |      | LQFP48 |      |      | LQFP64 |      |
|-------------|------|--------|------|------|--------|------|
| Sym bol     | Min  | Тур    | Max  | Min  | Тур    | Max  |
| А           | -    | -      | 1.20 | -    | -      | 1.60 |
| A1          | 0.05 | -      | 0.15 | 0.05 | -      | 0.15 |
| A2          | 0.95 | 1.00   | 1.05 | 1.35 | 1.40   | 1.45 |
| D           | -    | 9.00   | -    | -    | 12.00  | -    |
| D1          | -    | 7.00   | -    | -    | 10.00  | -    |
| Е           | -    | 9.00   | -    | -    | 12.00  | -    |
| E1          | -    | 7.00   | -    | -    | 10.00  | -    |
| R1          | 0.08 | -      | -    | 0.08 | -      | -    |
| R2          | 0.08 | -      | 0.20 | 0.08 | -      | 0.20 |
| θ           | 0°   | 3.5°   | 7°   | 0°   | 3.5°   | 7°   |
| θ1          | 0°   | -      | -    | 0°   | -      | -    |
| θ2          | 11°  | 12°    | 13°  | 11°  | 12°    | 13°  |
| θ3          | 11°  | 12°    | 13°  | 11°  | 12°    | 13°  |
| С           | 0.09 | -      | 0.20 | 0.09 | -      | 0.20 |
| L           | 0.45 | 0.60   | 0.75 | 0.45 | 0.60   | 0.75 |
| L1          | -    | 1.00   | -    | -    | 1.00   | -    |
| S           | 0.20 | -      | -    | 0.20 | -      | -    |
| b           | 0.17 | 0.22   | 0.27 | 0.17 | 0.20   | 0.27 |
| е           | -    | 0.50   | -    | -    | 0.50   | -    |
| D2          | -    | 5.50   | -    | -    | 7.50   | -    |
| E2          | -    | 5.50   | -    | -    | 7.50   | -    |
| aaa         |      | 0.20   |      | 0.20 |        |      |
| bbb         |      | 0.20   |      | 0.20 |        |      |
| ccc         | -    | 0.08   |      | 0.08 |        |      |

(Original dimensions are in millimeters)



# 6. Ordering information

Table 6-1. Part ordering code for GD32F150xx devices

| Ordering code | Flash (KB) | Package | Package type | Temperature operating range  |
|---------------|------------|---------|--------------|------------------------------|
| GD32F150G4U6  | 16         | QFN28   | Green        | Industrial<br>-40°C to +85°C |
| GD32F150G6U6  | 32         | QFN28   | Green        | Industrial<br>-40°C to +85°C |
| GD32F150G8U6  | 64         | QFN28   | Green        | Industrial<br>-40°C to +85°C |
| GD32F150K4U6  | 16         | QFN32   | Green        | Industrial<br>-40°C to +85°C |
| GD32F150K6U6  | 32         | QFN32   | Green        | Industrial<br>-40°C to +85°C |
| GD32F150K8U6  | 64         | QFN32   | Green        | Industrial<br>-40°C to +85°C |
| GD32F150C4T6  | 16         | LQFP48  | Green        | Industrial<br>-40°C to +85°C |
| GD32F150C6T6  | 32         | LQFP48  | Green        | Industrial<br>-40°C to +85°C |
| GD32F150C8T6  | 64         | LQFP48  | Green        | Industrial<br>-40°C to +85°C |
| GD32F150R4T6  | 16         | LQFP64  | Green        | Industrial<br>-40°C to +85°C |
| GD32F150R6T6  | 32         | LQFP64  | Green        | Industrial<br>-40°C to +85°C |
| GD32F150R8T6  | 64         | LQFP64  | Green        | Industrial<br>-40°C to +85°C |



# 7. Revision history

Table 7-1. Revision history

| Revision No. | Description                                                                                                                                                                 | Date         |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 1.0          | 1. Initial Release                                                                                                                                                          | Mar.8, 2014  |
| 1.1          | <ol> <li>Package data updated in <u>Table 5-1. QFN package</u><br/><u>dimensions</u> and <u>Table 6-1. Part ordering code</u><br/><u>for GD32F150xx devices</u>.</li> </ol> | Jun.18, 2014 |
| 2.1          | <ol> <li>Characteristics values updated in <u>Table 4-3. Power</u><br/><u>consumption characteristics</u>.</li> </ol>                                                       | Oct.20, 2014 |
| 3.0          | Adapt To New Name Convention.                                                                                                                                               | Jan.24, 2018 |
| 3.1          | Modify formats and descriptions.                                                                                                                                            | Nov.21, 2019 |
| 3.2          | <ol> <li>Table 4-3 update, refers to <u>Table 4-3. Power</u><br/>consumption characteristics.</li> </ol>                                                                    |              |



#### **Important Notice**

This document is the property of GigaDevice Semiconductor Inc. and its subsidiaries (the "Company"). This document, including any product of the Company described in this document (the "Product"), is owned by the Company under the intellectual property Ia ws and treaties of the People's Republic of China and other jurisdictions worldwide. The Company reserves all rights under such laws and treaties and does not grant any license under its patents, copyrights, trademarks, or other intellectual property rights. The names and brands of third party referred thereto (if any) are the property of their respective owner and referred to for identification purposes only.

The Company makes no warranty of any kind, express or implied, with regard to this document or any Product, including, but no t limited to, the implied warranties of merchantability and fitness for a particular purpose. The Company does not assume any liability arising out of the application or use of any Product described in this document. Any information provided in this document is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Except for customized products which has be en expressly identified in the applicable agreement, the Products are designed, developed, and/or manufactured for ordinary business, industrial, personal, and/or household applications only. The Products are not designed, intended, or authorized for use as components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, atomic energy control instruments, combustion control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or Product could cause personal injury, death, property or environmental damage ("Unintended Uses"). Customers shall take any and all actions to ensure using and selling the Products in accordance with the applicable laws and regulations. The Company is not liable, in whole or in part, and customers shall and hereby do release the Company as well as it's suppliers and/or distributors from any claim, damage, or other liability arising from or related to all Unintended Uses of the Products. Customers shall indemnify and hold the Company as well as it's suppliers and/or distributors harmless from and against all daims, costs, damages, and other liabilities, including daims for personal injury or death, arising from or related to any Unintended Uses of the Products.

Information in this document is provided solely in connection with the Products. The Company reserves the right to make changes, corrections, modifications or improvements to this document and Products and services described herein at any time, without notice.

© 2021 GigaDevice - All rights reserved