# Computer Architecture Lab 03 : Single Cycle CPU

Yoonyoung Cho, Haozheng Du, Shruti Iyer

November 16 2016

## 1 Introduction

In this lab, we implemented a single-cycle CPU that supports the fundamental subset of MIPS operations, ranging LW, SW, J, JR, JAL, BNE, XORI, ADDI, ADD, SUB, and SLT.

### 2 Processor Architecture

The CPU contains the following blocks: program counter, instruction fetch, instruction decode, arithmetic logic unit, data memory for instructions and values.



Figure 1: Cap

## 2.1 Control Signals

For each of the ten instructions, we determined the values of each control signal by hand. In the CPU program, these control signals are set depending on the value of the the opcode or, in the case of R-type instruction, funct.

Table 1: Control Signals for the CPU

| Instruction | $sel\_pc$ | sgn | $sel_{-}a$ | $sel_{-}b$ | aluop | $dm\_wen$ | $rf\_wen$ | $rf\_selwadr$ | $rf\_seldin$ |
|-------------|-----------|-----|------------|------------|-------|-----------|-----------|---------------|--------------|
| LW          | 00        | 1   | 0          | 1          | ADD   | 0         | 1         | 00            | 01           |
| SW          | 00        | 1   | 0          | 1          | ADD   | 1         | 0         | X             | X            |
| J           | 10        | X   | X          | X          | X     | 0         | 0         | X             | X            |
| JR          | 01        | x   | X          | X          | X     | 0         | 0         | X             | X            |
| $_{ m JAL}$ | 10        | x   | X          | X          | X     | 0         | 1         | 01            | 00           |
| BNE         | 11        | 1   | 1          | 0          | ADD   | 0         | 0         | X             | X            |
| ADDI        | 00        | 1   | 0          | 1          | ADD   | 0         | 1         | 00            | 10           |
| XORI        | 00        | 0   | 0          | 1          | XOR   | 0         | 1         | 00            | 10           |
| ADD         | 00        | X   | 0          | 0          | ADD   | 0         | 1         | 10            | 10           |
| SUB         | 00        | X   | 0          | 0          | SUB   | 0         | 1         | 10            | 10           |
| SLT         | 00        | x   | 0          | 0          | SLT   | 0         | 1         | 10            | 10           |

Here are the control signals and their description:

- sel\_pc: Selects between the regular PC increment (00), address stored in register (01), address calculated from the immediate (10), jump address (11)
- sgn: Flag to the extender that determines whether or not to extend the input with consideration for its MSB.
- sel\_a: This signal controls the multiplexer into the first operand of the alu; this is only high when the instruction is BNE.
- sel\_b: Selects between Reg[Rt] and sign-extended immediate.
- sel\_aluop: This signal determines the alu's operation.
- dm\_wen: The value is high whenever the data is being written to the data memory
- rf\_wen: The The value is high whenever the data is being written to the register
- rf\_selwadr: The value of this signal dictates which write-address should be chosen for the register, should it be enabled.
- rf\_seldin: Selects the data being written into the register. The possible options are branch address from BNE (00), value from the data memory (01) and ALU result (10).

#### 3 Test Plan and Results

In order to test the full capacity of the cpu, we developed a code that would establish dependencies to a prior operation such that the program would require every component of the cpu to be functional in order to output a correct result.

```
start:
    xori $sp $zero 0x00ff # initialize stack pointer
    j main

addsubslt:
    add $t2, $t1, $t0 # Register $t2 should hold 7
    sub $t3, $t1, $t0 # Register $t3 should hold 3
    slt $t4, $t3, $t2 # Register $t4 should hold 1
    jr $ra

store:
    sw $t0, 4($sp) # push $t0
    sw $t1, 0($sp) # push $t1
    jr $ra
```

```
16
   load:
                              # Put 2 into register $t5
       lw $t5, 4($sp)
17
18
       lw $t6, 0($sp)
                              # Put 5 into register $t6
       jr $ra
19
20
21
  main:
       xori $t0, $zero, 2 # Put 2 into register $t0
22
        xori $t1, $zero, 5 # Put 5 into register $t1
23
       \textcolor{red}{\textbf{bne}} ~\$\texttt{t0} \;, ~\$\texttt{t1} \;, ~\texttt{skip}
24
25
       addi $t1, $t1, 5 % Skip this code; otherwise $t1 == 10
26
   skip:
       jal addsubslt
27
28
       addi $sp, $sp, -8 # Allocate space
29
       jal store
30
       jal load
31
       addi $sp, $sp, 8 # Delete space
32
33
       j end
34
35
  end:
36
37
         j end
38
  # Instructions used: ADD, SUB, SLT, XORI, J, JAL, JR, BNE, LW, SW
39
  # No .data requirement
40
  # At the end, the registers should have the following value
       t0 2
42
  #
       t1
            5
43
  #
       t2
            7
44
  #
            3
       t3
  #
            1
       t.4
46
  #
       t5
            2
  #
            5
       t6
```

Listing 1: Assembly Test Code for verifying CPU Operation

The above program jumps to the main function<sup>1</sup> at the start of the program, skipping over functions. Once the program enters the main code, it loads 2 to temporary register \$t0 and 5 to \$t1. Albeit a redundant step, it also conditionally branches to skip<sup>2</sup> the addition that would otherwise make \$t1 hold 10. From there it invokes addsubslt to test the respective behaviors, and returns the execution to the main loop, where it stores data on the stack and retrieves it immediately to a different register. After this, it cleans up the stack and ends the program.

<sup>&</sup>lt;sup>1</sup>it also initializes the stack pointer, but that is implicit.

<sup>&</sup>lt;sup>2</sup>in this particular configuration, the program would always "skip" the first addi, hence the name of the label.



Figure 2: Waveform description that spans the program's execution; of particular note is the value contained in each of the registers, as the program propagates data through its execution.

Here, the full execution flow is described in waveforms. The execution path of the program simulated in MARS was observed to be congruent to that in verilog; the data flow matches as well, with the final output of:

Table 2: The final state of the seven registers, although they are temporary.

| Register | \$t0 | \$t1 | \$t2 | \$t3 | \$t4 | \$t5 | \$t6 |
|----------|------|------|------|------|------|------|------|
| Value    | 2    | 5    | 7    | 3    | 1    | 2    | 5    |

## 4 Area Analysis and Performance

#### 4.1 Program Counter

Our program counter holds a 32-bit address, we estimated it cost as below:

| Component   | Unit Cost | Number Used | Total Cost |
|-------------|-----------|-------------|------------|
| D-Flip-Flop | 13        | 32          | 416        |

#### 4.2 32-bit Adder

| Component   | Unit Cost | Number Used | Total Cost |
|-------------|-----------|-------------|------------|
| 1-Bit Adder | 6         | 32          | 192        |

#### 4.3 Instruction Memory

Our instruction memory holds a register array size at  $32 * 2^10 = 32768$ . The estimated cost shows below:

| Component       | Unit Cost | Number Used | Total Cost |  |
|-----------------|-----------|-------------|------------|--|
| DFF with Enable | 20        | 32768       | 655360     |  |
| 1024-1 MUX      | 7161      | 32          | 229152     |  |

Thus, the total cost of instruction memory is 884512.

#### 4.4 Instruction Decoder

Instruction decoder simply decodes the instruction through wires, requires no gate.

#### 4.5 Registers

| Component       | Unit Cost | Number Used | Total Cost |  |
|-----------------|-----------|-------------|------------|--|
| DFF with Enable | 20        | 1024        | 20480      |  |
| MUX             | 217       | 32          | 6944       |  |

The total cost is 27424.

#### 4.6 ALU

We implemented behavioral verilog for the ALU. our estimated cost is 3760.

#### 4.7 Data Memory

Our data memory module is similar to the instruction memory module:

| Component       | Unit Cost | Number Used | Total Cost |
|-----------------|-----------|-------------|------------|
| DFF with Enable | 20        | 32768       | 655360     |
| 1024-1 MUX      | 7161      | 32          | 229152     |

Total cost: 884512

#### 4.8 Sign Extender

The sign extender module checks if the most significant bit is 1 or 0. This module implements an XOR gate, so the cost is 3.

#### 4.9 Controller

The controller module is a look up table using 16 2-1 muxes, so the total cost is 16\*7=112.

#### 4.10 Additions

We also implemented 2 2-1 Muxes and 3 3-1 Muxes. The total cost of these additional components is: 2\*7+3\*14=56

#### 4.11 Total Cost

From all the unit costs calculated above, our CPU total cost is: 416 + 192 + 884512 + 27424 + 3760 + 884512 + 3 + 112 + 56 = 1,800,987GIE

#### 4.12 Performance

#### 5 Work Plan Reflection

We spent around 12 hours working on the lab. We started by designing the CPU and drawing out different blocks. We also went through each instruction and determined values of each control signal. This process took two hours. We then built the data memory, sign extend , instruction decoder blocks all of which were done under an hour. We reused the ALU and Regfile from previous work in the class. Testing all the components took around 3 hours; we had to edit the previously written tests for Regfile and ALU to output "Done" or "xyz Test Failed" instead of printing actual and expected outputs. We spent another one hour building the parametrized mux and jump address blocks. Integrating all the sub-components together and debugging the CPU took 3 hours. Although we had a working single-cycle CPU by Nov 18, the team couldn't meet to finish the writeup. It was hard to communicate to all the team members because they weren't at Olin. We spent another 2 hours on Nov 20 trying to finish different parts of the writeup. Overall, although we had some challenges in finishing the writeup, the team worked smoothly and efficiently on designing and building the CPU.