## Optimizing for the serial processors

- Scaled speedup: operate near the memory boundary.
- Memory systems on modern processors are complicated.
- The performance of a simple program can depend on the details of the micro-architecture.
- Today we will study matrix multiplication optimizations
  - An important kernel in some scientific problems
  - Closely related to other algorithms, e.g., transitive closure on a graph using Floyd-Warshall (is there a path between arbitrary vertices)
  - Optimization ideas can be used in other problems
  - The best case for optimization payoffs
  - The most well-studied algorithm in high performance computing Slide sources: Kathy Yellick UCB and Larry Carter UCSD

#### **Outline**

- Performance Modeling
- Matrix-Vector Multiply (Warmup)
- Matrix Multiply Cache Optimizations
- Bag of Tricks
- Research in Matrix Multiply

# <u>Using a Simple Model of Memory to Optimize</u>

- Assume just 2 levels in the hierarchy, fast and slow
- All data initially in slow memory
  - m = number of memory elements (words) moved between fast and slow memory
     Computational

Intensity: Key to

algorithm efficiency

- t<sub>m</sub> = time per slow memory operation
- f = number of arithmetic operations
- t<sub>f</sub> = time per arithmetic operation << t<sub>m</sub>
   q = f / m average number of flops per slow element access
- Minimum possible time =  $f^* t_f$  when all data in fast memory
- Larger q means time closer to minimum  $f * t_f$

## Warm up: Matrix-vector multiplication

{implements 
$$y = y + A*x$$
}
for  $i = 1:n$ 
for  $j = 1:n$ 

$$y(i) = y(i) + A(i,j)*x(j)$$



## Warm up: Matrix-vector multiplication

- m = number of slow memory refs =  $3n + n^2$
- f = number of arithmetic operations =  $2n^2$
- $q = f / m \sim = 2$
- · Matrix-vector multiplication limited by slow memory speed

## **Modeling Matrix-Vector Multiplication**

- Compute time for nxn = 1000x1000 matrix
- Time

• 
$$f * t_f + m * t_m = f * t_f * (1 + t_m/t_f * 1/q)$$
  
•  $= 2*n^2 * (1 + 0.5 * t_m/t_f)$ 

- For t<sub>f</sub> and t<sub>m</sub>, using data from R. Vuduc's PhD (pp 352-3)
  - http://bebop.cs.berkeley.edu/pubs/vuduc2003-dissertation.pdf
  - For t<sub>m</sub> use words-per-cache-line / minimum-memory-latency

|           | Clock | Peak    | Mem Lat ( | Min,Max) | Linesize | t_m/t_f |
|-----------|-------|---------|-----------|----------|----------|---------|
|           | MHz   | Mflop/s | сус       | eles     | Bytes    |         |
| Ultra 2i  | 333   | 667     | 38        | 66       | 16       | 24.8    |
| Ultra 3   | 900   | 1800    | 28        | 200      | 32       | 14.0    |
| Pentium 3 | 500   | 500     | 25        | 60       | 32       | 6.3     |
| Pentium3N | 800   | 800     | 40        | 60       | 32       | 10.0    |
| Power3    | 375   | 1500    | 35        | 139      | 128      | 8.8     |
| Power4    | 1300  | 5200    | 60        | 10000    | 128      | 15.0    |
| ltanium1  | 800   | 3200    | 36        | 85       | 32       | 36.0    |
| Itanium2  | 900   | 3600    | 11        | 60       | 64       | 5.5     |

machine
"balance"
(q must
be at least
this for
peak
speed)

# **What Simplifying Assumptions**

- What simplifying assumptions did we make in this analysis?
  - Ignored parallelism in processor between memory and arithmetic within the processor
    - Sometimes drop arithmetic term in this type of analysis
  - Assumed fast memory was large enough to hold three vectors
    - Reasonable if we are talking about any level of cache
    - Not if we are talking about registers (~32 words)
  - Assumed the cost of a fast memory access is 0
    - Reasonable if we are talking about registers
    - Not necessarily if we are talking about cache (1-2 cycles for L1)
  - Memory latency is constant
- Could simplify even further by ignoring memory operations in X and Y vectors
  - Mflop rate/element =  $2 / (2^* t_f + t_m)$

## Validating the Model

- How well does the model predict actual performance?
  - Using DGEMV: Most highly optimized code for the platform
- Model sufficient to compare across machines
- But under-predicting on most recent ones due to latency estimate



## "Naïve" Matrix Multiply

```
{implements C = C + A*B}
for i = 1 to n
for j = 1 to n
for k = 1 to n
C(i,j) = C(i,j) + A(i,k) * B(k,j)
```

Algorithm has  $2*n^3 = O(n^3)$  Flops and operates on  $3*n^2$  words of memory



# **Matrix Multiply on RS/6000**



O(N<sup>3</sup>) performance would have constant cycles/flop Performance looks much closer to O(N<sup>5</sup>)

## **Note on Matrix Storage**

- A matrix is a 2-D array of elements, but memory addresses are "1-D"
- Conventions for matrix layout
  - by column, or "column major" (Fortran default); A(i,j) at A+i+j\*n

cachelines

by row, or "row major" (C default) A(i,j) at A+i\*n+j

#### **Column major**

| 0 | 5 | 10 | 15 |
|---|---|----|----|
| 1 | 6 | 11 | 16 |
| 2 | 7 | 12 | 17 |
| 3 | 8 | 13 | 18 |
| 4 | 9 | 14 | 19 |

#### Row major

| 0  | 1  | 2  | 3  |
|----|----|----|----|
| 4  | 5  | 6  | 7  |
| 8  | 9  | 10 | 11 |
| 12 | 13 | 14 | 15 |
| 16 | 17 | 18 | 19 |



stored in red cachelines

## "Naïve" Matrix Multiply

```
 \begin{cases} \text{implements } C = C + A^*B \rbrace \\ \text{for } i = 1 \text{ to } n \\ \text{for } j = 1 \text{ to } n \\ \text{for } k = 1 \text{ to } n \\ C(i,j) = C(i,j) + A(i,k) * B(k,j) \end{cases}  Reuse Stride-N Sequential value from a access to access through register one row* entire matrix
```

- When cache (or TLB or memory) can't hold entire B matrix, there will be a miss on every line.
- When cache (or TLB or memory) can't hold a row of A, there will be a miss on each access

<sup>\*</sup>Assumes column-major order

# **Matrix Multiply on RS/6000**



## "Naïve" Matrix Multiply

```
 \begin{aligned} &\{\text{implements } C = C + A^*B\} \\ &\text{for } i = 1 \text{ to } n \\ &\{\text{read row } i \text{ of } A \text{ into } \text{fast memory}\} \\ &\text{for } j = 1 \text{ to } n \\ &\{\text{read } C(i,j) \text{ into } \text{fast memory}\} \\ &\{\text{read column } j \text{ of } B \text{ into } \text{fast memory}\} \\ &\text{for } k = 1 \text{ to } n \\ &C(i,j) = C(i,j) + A(i,k) * B(k,j) \\ &\{\text{write } C(i,j) \text{ back to slow memory}\} \end{aligned}
```



## "Naïve" Matrix Multiply

Number of slow memory references on unblocked matrix multiply  $m = n^3$  read each column of B n times

- + n<sup>2</sup> read each row of A once
- + 2n<sup>2</sup> read and write each element of C once

$$= n^3 + 3n^2$$

So 
$$q = f / m = 2n^3 / (n^3 + 3n^2)$$

 $\sim$ = 2 for large n, no improvement over matrix-vector multiply



Consider A,B,C to be N by N matrices of b by b subblocks where b=n / N is called the block size

```
for i = 1 to N

for j = 1 to N

{read block C(i,j) into fast memory}

for k = 1 to N

{read block A(i,k) into fast memory}

{read block B(k,j) into fast memory}

C(i,j) = C(i,j) + A(i,k) * B(k,j) {do a matrix multiply on blocks}

{write block C(i,j) back to slow memory}
```















#### Recall:

m is amount memory traffic between slow and fast memory matrix has nxn elements, and NxN blocks each of size bxb f is number of floating point operations,  $2n^3$  for this problem q = f / m is our measure of algorithm efficiency in the memory system So:

```
m = N*n² read each block of B N³ times (N³ * n/N * n/N)

+ N*n² read each block of A N³ times

+ 2n² read and write each block of C once

= (2N + 2) * n²
```

```
So computational intensity q = f / m = 2n^3 / ((2N + 2) * n^2)

\sim = n / N = b for large n
```

So we can improve performance by increasing the blocksize b Can be much faster than matrix-vector multiply (q=2)

## **Using Analysis to Understand Machines**

The blocked algorithm has computational intensity q ~= b

- The larger the block size, the more efficient our algorithm will be
- Limit: All three blocks from A,B,C must fit in fast memory (cache), so we cannot make these blocks arbitrarily large
- Assume your fast memory has size M<sub>fast</sub>

$$3b^2 \le M_{fast}$$
, so q  $\sim = b \le sqrt(M_{fast}/3)$ 

 To build a machine to run matrix multiply at the peak arithmetic speed of the machine, we need a fast memory of size

$$M_{fast} >= 3b^2 \sim = 3q^2 = 3(T_m/T_f)^2$$

- This sizes are reasonable for L1 cache, but not for register sets
- Note: analysis assumes it is possible to schedule the instructions perfectly

|           |         | required |
|-----------|---------|----------|
|           | t_m/t_f | KB       |
| Ultra 2i  | 24.8186 | 14.8     |
| Ultra 3   | 14      | 4.7      |
| Pentium 3 | 6.25    | 0.9      |
| Pentium3M | 10      | 2.4      |
| Power3    | 8.75    | 1.8      |
| Power4    | 15      | 5.4      |
| Itanium1  | 36      | 31.1     |
| Itanium2  | 5.5     | 0.7      |

# **Limits to Optimizing Matrix Multiply**

- The blocked algorithm changes the order in which values are accumulated into each C[i,j] by applying associativity
- The previous analysis showed that the blocked algorithm has computational intensity:

$$q \sim = b <= sqrt(M_{fast}/3)$$

- There is a lower bound result that says we cannot do any better than this (using only algebraic associativity)
- Theorem (Hong & Kung, 1981): Any reorganization of this algorithm (that uses only algebraic associativity) is limited to  $q = O(sqrt(M_{fast}))$

## **Basic Linear Algebra Subroutines**

- Industry standard interface (evolving)
- Vendors, others supply optimized implementations
- History
  - BLAS1 (1970s):
    - vector operations: dot product, saxpy ( $y=\alpha^*x+y$ ), etc
    - m=2\*n, f=2\*n, q ~1 or less
  - BLAS2 (mid 1980s)
    - matrix-vector operations: matrix vector multiply, etc
    - m=n^2, f=2\*n^2, q~2, less overhead
    - somewhat faster than BLAS1
  - BLAS3 (late 1980s)
    - matrix-matrix operations: matrix matrix multiply, etc
    - m >= 4n^2, f=O(n^3), so q can possibly be as large as n, so BLAS3 is potentially much faster than BLAS2
- Good algorithms used BLAS3 when possible (LAPACK)
  - See www.netlib.org/blas, www.netlib.org/lapack

## BLAS speeds on an IBM RS6000/590

#### Peak speed = 266 Mflops



BLAS 3 (n-by-n matrix matrix multiply) vs BLAS 2 (n-by-n matrix vector multiply) vs BLAS 1 (saxpy of n vectors)

## **Search Over Block Sizes**

- Performance models are useful for high level algorithms
  - Helps in developing a blocked algorithm
  - Models have not proven very useful for block size selection
    - too complicated to be useful
      - See work by Sid Chatterjee for detailed model
    - too simple to be accurate
      - Multiple multidimensional arrays, virtual memory, etc.
- Some systems use search
  - Atlas being incorporated into Matlab
  - BeBOP http://www.cs.berkeley.edu/~richie/bebop

## What the Search Space Looks Like



A 2-D slice of a 3-D register-tile search space. The dark blue region was pruned. (Platform: Sun Ultra-IIi, 333 MHz, 667 Mflop/s peak, Sun cc v5.0 compiler)

## ATLAS (DGEMM n = 500)



 ATLAS is faster than all other portable BLAS implementations and it is comparable with machine-specific libraries provided by the vendor.

# Tiling Alone Might Not Be Enough

- Naïve and a "naïvely tiled" code on Itanium 2
  - Searched all block sizes to find best, b=56
  - Starting point for hw1



# **Optimizing in Practice**

- Tiling for registers
  - loop unrolling, use of named "register" variables
- Tiling for multiple levels of cache and TLB
- Exploiting fine-grained parallelism in processor
  - superscalar; pipelining
- Complicated compiler interactions
- Hard to do by hand (but you'll try)
- Automatic optimization an active research area
  - BeBOP: bebop.cs.berkeley.edu/
  - PHiPAC: www.icsi.berkeley.edu/~bilmes/phipac
     in particular tr-98-035.ps.gz
  - ATLAS: www.netlib.org/atlas

## **Removing False Dependencies**

 Using local variables, reorder operations to remove false dependencies

With some compilers, you can declare a and b unaliased.

Done via "restrict pointers," compiler flag, or pragma)

## **Exploit Multiple Registers**

Reduce demands on memory bandwidth by pre-loading into local variables

```
while( ... ) {
   *res++ = filter[0]*signal[0]
             + filter[1]*signal[1]
             + filter[2]*signal[2];
   signal++;
}
float f0 = filter[0];
                            also: register float f0 = ...;
float f1 = filter[1];
float f2 = filter[2];
while( ... ) {
                               Example is a convolution
    *res++ = f0*signal[0]
             + f1*signal[1]
             + f2*signal[2];
    signal++;
```

# **Loop Unrolling**

Expose instruction-level parallelism

```
float f0 = filter[0], f1 = filter[1], f2 = filter[2];
float s0 = signal[0], s1 = signal[1], s2 = signal[2];
*res++ = f0*s0 + f1*s1 + f2*s2;
do {
   signal += 3;
   s0 = signal[0];
   res[0] = f0*s1 + f1*s2 + f2*s0;
   s1 = signal[1];
   res[1] = f0*s2 + f1*s0 + f2*s1;
   s2 = signal[2];
   res[2] = f0*s0 + f1*s1 + f2*s2;
   res += 3;
} while( ... );
```

## **Expose Independent Operations**

- Hide instruction latency
  - Use local variables to expose independent operations that can execute in parallel or in a pipelined fashion
  - Balance the instruction mix (what functional units are available?)

```
f1 = f5 * f9;
f2 = f6 + f10;
f3 = f7 * f11;
f4 = f8 + f12;
```

# **Copy optimization**

- Copy input operands or blocks
  - Reduce cache conflicts
  - Constant array offsets for fixed size blocks
  - Expose page-level locality

Original matrix (numbers are addresses)

|          | 0 | 4 | 8  | 12 |
|----------|---|---|----|----|
|          | 1 | 5 | 9  | 13 |
| <b>↓</b> | 2 | 6 | 10 | 14 |
|          | 3 | 7 | 11 | 15 |

Reorganized into 2x2 blocks

| 0 | 2 | 8  | 10 |
|---|---|----|----|
| 1 | 3 | 9  | 11 |
| 4 | 6 | 12 | 13 |
| 5 | 7 | 14 | 15 |

#### **Recursive Data Layouts**

- Copy optimization often works because it improves spatial locality
- A related (recent) idea is to use a recursive structure for the matrix
- There are several possible recursive decompositions depending on the order of the sub-blocks
- This figure shows Z-Morton Ordering
- See papers on "cache oblivious algorithms" and "recursive layouts"



#### Advantages:

 the recursive layout works well for any cache size

#### Disadvantages:

- The index calculations to find A[i,j] are expensive
- Implementations switch to column-major for small sizes

# **Strassen's Matrix Multiply**

- The traditional algorithm (with or without tiling) has O(n^3) flops
- Strassen discovered an algorithm with asymptotically lower flops
  - O(n^2.81)
- Consider a 2x2 matrix multiply, normally takes 8 multiplies, 7 adds
  - Strassen does it with 7 multiplies and 18 adds

```
Let M = \begin{pmatrix} m11 & m12 \\ m21 & m22 \end{pmatrix} = \begin{pmatrix} a11 & a12 \\ a21 & a22 \end{pmatrix} \begin{pmatrix} b11 & b12 \\ b21 & b22 \end{pmatrix}

Let p1 = (a12 - a22) * (b21 + b22)

p2 = (a11 + a22) * (b11 + b22)

p3 = (a11 - a21) * (b11 + b12)

p4 = (a11 + a12) * b22

Then p4 = (a11 + a12) * b22

Then p4 = p4 + p5

p4 = p4 + p5

p4 = p4 + p5

Extends to nxn by divide&conquer

p4 = p4 + p5

p4 = p4 + p5

p4 = p4 + p5

p5 = a11 * (b12 - b22)

p5 = a11 * (b12 - b22)

p7 = (a21 + a22) * b11

p7 = (a21 + a22) * b11

p8 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p7 = (a21 + a22) * b11

p8 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p7 = (a21 + a22) * b11

p8 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p7 = (a21 + a22) * b11

p8 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p7 = (a21 + a22) * b11

p8 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p7 = (a21 + a22) * b11

p8 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p7 = (a21 + a22) * b11

p8 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p7 = (a21 + a22) * b11

p8 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p9 = a22 * (b21 - b22)

p9 = a22 * (b21 - b11)

p9 = a22 * (b21 - b11)

p7 = (a21 + a22) * b11

p9 = a22 * (b21 - b22)

p9 = a22 * (b21 -
```

# Strassen (continued)

```
T(n) = Cost of multiplying nxn matrices

= 7*T(n/2) + 18*(n/2)^2

= O(n \log_2 7)

= O(n 2.81)
```

- Asymptotically faster
  - Several times faster for large n in practice
  - Cross-over depends on machine
  - Available in several libraries
- Caveats
  - Needs more memory than standard algorithm
  - Can be less accurate because of roundoff error
  - Current world's record is O(n <sup>2.376..</sup>)
- Why does Hong/Kung theorem not apply?

#### **Locality in Other Algorithms**

- The performance of any algorithm is limited by q
- In matrix multiply, we increase q by changing computation order
  - increased temporal locality
- For other algorithms and data structures, even handtransformations are still an open problem
  - sparse matrices (reordering, blocking)
  - trees (B-Trees are for the disk level of the hierarchy)
  - linked lists (some work done here)

# **Summary**

- Performance programming on uniprocessors requires
  - understanding of memory system
  - understanding of fine-grained parallelism in processor
- Simple performance models can aid in understanding
  - Two ratios are key to efficiency (relative to peak)
  - 1.computational intensity of the algorithm:
    - q = f/m = # floating point opns / # slow memory opns
  - 2.machine balance in the memory system:
    - t<sub>m</sub>/t<sub>f</sub> = time for slow memory operation / time for floating point operation
- Blocking (tiling) is a basic approach
  - Techniques apply generally, but the details (e.g., block size) are architecture dependent
  - Similar techniques are possible on other data structures and algorithms

#### Reading

- "Performance Optimization of Numerically Intensive Codes", by Stefan Goedecker and Adolfy Hoisie, SIAM 2001.
- Web pages for reference:
  - BeBOP Homepage
  - ATLAS Homepage
  - <u>BLAS</u> (Basic Linear Algebra Subroutines), Reference for (unoptimized) implementations of the BLAS, with documentation.
  - <u>LAPACK</u> (Linear Algebra PACKage), a standard linear algebra library optimized to use the BLAS effectively on uniprocessors and shared memory machines (software, documentation and reports)
  - <u>ScaLAPACK</u> (Scalable LAPACK), a parallel version of LAPACK for distributed memory machines (software, documentation and reports)
- Tuning Strassen's Matrix Multiplication for Memory Efficiency Mithuna S. Thottethodi, Siddhartha Chatterjee, and Alvin R. Lebeck in Proceedings of Supercomputing '98, November 1998 postscript
- Recursive Array Layouts and Fast Parallel Matrix Multiplication" by Chatterjee et al. IEEE TPDS November 2002.

#### **Questions You Should Be Able to Answer**

- 1. What is the key to understand algorithm efficiency in our simple memory model?
- 2. What is the key to understand machine efficiency in our simple memory model?
- 3. What is tiling?
- 4. Why does block matrix multiply reduce the number of memory references?
- 5. What are the BLAS?
- 6. What is LAPACK? ScaLAPACK?
- 7. Why does loop unrolling improve uniprocessor performance?

# Review from Last Lecture

#### **Membench: What to Expect**



- Consider the average cost per load
  - Plot one line for each array size, time vs. stride
  - Small stride is best: if cache line holds 4 words, at most ¼ miss
  - If array is smaller than a given cache, all those accesses will hit (after the first run, which is negligible for large enough runs)
  - Picture assumes only one level of cache
  - Values have gotten more difficult to measure on modern procs

# **Memory Hierarchy on a Sun Ultra-2i**



See www.cs.berkeley.edu/~yelick/arvindk/t3d-isca95.ps for details

# **PHiPAC: Portable High Performance ANSI C**



Speed of n-by-n matrix multiply on Sun Ultra-1/170, peak = 330 MFlops