# B38DB: Digital Design and Programming Sequential Logic Design – Controller Design

#### Mustafa Suphi Erden

Heriot-Watt University
School of Engineering & Physical Sciences
Electrical, Electronic and Computer Engineering

Room: EM 2.01

Phone: 0131-4514159

E-mail: m.s.erden@hw.ac.uk



## Reminder: FSM for Three-Cycles High Laser Timer

#### Inputs: b; Outputs: x





How to Implement this physically?



#### **Standard Controller Architecture**

- Convert an FSM to a sequential circuit, known as a controller.
  - Use standard architecture (a straightforward design process)
    - -State register → stores the present FSM state
    - Combinational logic → computes the outputs & the next state based on the inputs & the current state







## **Controller Design**

#### Five steps controller design process:

|        | Step                              | Description                                                                                                                                                                                                                                                     |
|--------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Step 1 | Capture the FSM                   | Create an FSM that describes the desired behavior of the controller.                                                                                                                                                                                            |
| Step 2 | Create the<br>architecture        | Create the standard architecture by using a state register of appropriate width, and combinational logic with inputs being the state register bits and the FSM inputs and outputs being the next state bits and the FSM outputs.                                |
| Step 3 | Encode the states                 | Assign a unique binary number to each state. Each binary number representing a state is known as an <i>encoding</i> . Any encoding will do as long as each state has a unique encoding.                                                                         |
| Step 4 | Create the state<br>table         | Create a truth table for the combinational logic such that the logic will generate the correct FSM outputs and next state signals. Ordering the inputs with state bits first makes this truth table describe the state behavior, so the table is a state table. |
| Step 5 | Implement the combinational logic | Implement the combinational logic using any method.                                                                                                                                                                                                             |



## **Controller Design: Laser Timer Example (1/4)**

- Step 1: Capture the FSM
  - Already done
- Step 2: Create architecture
  - 2-bit state register (for 4 states)
  - Input b, output x
  - Next state signals n1, n0
- Step 3: Encode the states
  - Any encoding with each state having a unique representation







# **Controller Design: Laser Timer Example (2/4)**

Step 4: Create state table

|     |        |        |        |         |        |        | X=0                                                |
|-----|--------|--------|--------|---------|--------|--------|----------------------------------------------------|
|     | Inputs |        |        | Outputs |        |        | Off b'                                             |
|     | s1     | s0     | b      | Х       | nl     | n0     | x=1 x=1 x=1<br>01 On1) (10 On2) (11 On3)           |
| Off | 0      | 0      | 0      | 0       | 0      | 0      |                                                    |
| On1 | 0      | 1<br>1 | 0      | 1<br>1  | 1<br>1 | 0<br>0 | Sombinational logic x outputs  Combinational logic |
| On2 | 1<br>1 | 0      | 0<br>1 | 1<br>1  | 1<br>1 | 1<br>1 | s1 s0                                              |
| On3 | 1<br>1 | 1<br>1 | 0<br>1 | 1<br>1  | 0<br>0 | 0<br>0 | State register                                     |
|     |        |        |        |         |        |        |                                                    |

Inputs: b; Outputs: x



## Controller Design: Laser Timer Example (3/4)

Step 5: Implement combinational logic

|     | Inputs |        |        |  | Outputs |  |        |  |        |   |
|-----|--------|--------|--------|--|---------|--|--------|--|--------|---|
|     | s 1    | s0     | b      |  | X       |  | n l    |  | h0     | \ |
| Off | 0<br>0 | 0<br>0 | 0<br>1 |  | 0<br>0  |  | 0      |  | 0<br>1 |   |
| On1 | 0<br>0 | 1<br>1 | 0<br>1 |  | 1<br>1  |  | 1<br>1 |  | 0<br>0 |   |
| On2 | 1<br>1 | 0<br>0 | 0<br>1 |  | 1<br>1  |  | 1<br>1 |  | 1<br>1 |   |
| On3 | 1<br>1 | 1<br>1 | 0<br>1 |  | 1 1 1   |  | 0      |  | 0<br>0 |   |



$$x = s1 + s0$$
 (note from the table that x=1 if s1=1 or s0=1)

$$n1 = s1's0b' + s1's0b + s1s0'b' + s1s0'b$$
  
 $n1 = s1's0 + s1s0'$ 

$$n0 = s1's0'b + s1s0'b' + s1s0'b$$
  
 $n0 = s1's0'b + s1s0'$ 



## **Controller Design: Laser Timer Example (4/4)**

#### Step 5: Implement combinational logic (cont'd)

|     | ]      | Inputs | 3      | Outputs |        |        |  |
|-----|--------|--------|--------|---------|--------|--------|--|
|     | s 1    | s0     | b      | Χ       | n1     | n0     |  |
| Off | 0<br>0 | 0      | 0<br>1 | 0<br>0  | 0<br>0 | 0<br>1 |  |
| On1 | 0<br>0 | 1<br>1 | 0      | 1<br>1  | 1<br>1 | 0      |  |
| On2 | 1<br>1 | 0      | 0      | 1<br>1  | 1<br>1 | 1<br>1 |  |
| On3 | 1<br>1 | 1<br>1 | 0      | 1<br>1  | 0      | 0      |  |





#### **Understanding the Controller's Behavior**



