# **B38DF:** Computer Architecture and Embedded Systems

### **Alexander Belyaev**

Heriot-Watt University
School of Engineering & Physical Sciences
Electrical, Electronic and Computer Engineering

Room: EM 2.29

E-mail: <u>a.belyaev@hw.ac.uk</u>

Based on the slides prepared by Dr. Mustafa Suphi Erden



### The Instruction Set Architecture (ISA) Level

The ISA level is the interface between the compilers and the hardware.





### **ISA Level**

- The ISA level defines the interface between the compilers and the hardware.
- ISA level is the language both the compiler and hardware understands.
- Programs in various high-level languages are translated to the common intermediate form – the ISA-level.
- ISA-level code is what a compiler outputs (ignoring operating system calls and symbolic assembly language).
- Hardware is built to execute ISA-level programs directly.



### **Instruction Formats (1)**



Four common instruction formats:

- (a) Zero-address instruction. (b) One-address instruction
- (c) Two-address instruction. (d) Three-address instruction.



### **Instruction Formats (2)**



Some possible relationships between instruction and word length.



# **Trade-offs between Opcodes and Addresses**

- (n+k) bit instruction: k-bit opcode + n-bit address
  - > 2<sup>k</sup> different instructions + 2<sup>n</sup> addressable memory cells.
- (n+k) bit instruction: (k-1)-bit opcode + (n+1)-bit address
  - half as many instructions+ twice as much memory address
- A way of solving this trade-off is using <u>expanding opcode</u>.



# **Expanding Opcodes (1)**

An instruction with a 4-bit opcode and three 4-bit address fields.



An instruction with a 4-bit opcode and three 4-bit address fields, giving

16 three-address instructions





An expanding opcode allowing **15 three-address instructions**, **14 two-address instructions**, **31 one-address instructions**, and **16 zero-address instructions**. The fields marked *xxxx*, *yyyy*, and *zzzz* are 4-bit address fields.

Tanenbaum, Structured Computer Organization, Fifth Edition, (c) 2006 Pearson Education, Inc.



# Addressing

 A large portion of the bits in a program are used to specify where operands come from rather than what operations are being performed on them.

An Example for E=(A+B)\*(C+D)

(R: registry; A-E: memory addresses)

LOAD R1, A
ADD R1, B
LOAD R2, C
ADD R2, D
MUL R2, R1
STORE E, R2

6 opcodes and 12 addressing are used in this program.



# **Basic Addressing Modes (1)**

Immediate Addressing

Immediate operand

MOV R1, #4

MOV R1 4

An immediate instruction for loading 4 into register 1.

#### Memory Direct Addressing

- Specifying an operand in the memory by giving its full address
- Register Direct Addressing
  - Specifying an operand in the register by giving its full address





# **Basic Addressing Modes (2)**

#### Register Indirect Addressing

- The operand being specified comes from memory or goes to memory, but its address is contained in a register.
- The register gives the address of the operand in the memory.
- When an address is used in this manner, it is called a pointer.

```
MOV R1,#0 ; accumulate the sum in R1, initially 0
MOV R2,#A ; R2 = address of the array A
MOV R3,#A+4096 ; R3 = address of the first word beyond A
LOOP: ADD R1 (R2) ; register indirect through R2 to get operand
ADD R2,#4 ; increment R2 by one word (4 bytes)
CMP R2,R3 ; are we done yet?
BLT LOOP ; if R2 < R3, we are not done, so continue
```

A generic assembly program for computing the sum of the elements of an array.



# **Basic Addressing Modes (3)**

#### Indexed Addressing

Addressing memory by giving a register (explicit or implicit) plus a constant offset.

MOV R4, A(R2) MOV R4 R2 124300 R4 = A [i]

```
MOV R1.#0
                               ; accumulate the OR in R1, initially 0
        MOV R2,#0
                               ; R2 = index, i, of current product: A[i] AND B[i]
        MOV R3,#4096
                               ; R3 = first index value not to use
LOOP: MOV R4,A(R2)
                               R4 = A[i]
                               ; R4 = A[i] AND B[i]
        AND R4 B(R2)
        OR R1,R4
                               ; OR all the Boolean products into R1
        ADD R2,#4
                               ; i = i + 4 (step in units of 1 word = 4 bytes)
        CMP R2,R3
                               ; are we done yet?
        BLT LOOP
                               ; if R2 < R3, we are not done, so continue
```

A generic assembly program for computing the OR of Ai AND Bi for two 1024-element arrays.



## **Basic Datapath Operations**

- Load operation: Load data from data memory to RF
- ALU operation: Transforms data by passing one or two RF register values through ALU, performing operation (ADD, SUB, AND, OR, etc.), and writing back into RF.
- Store operation: Stores RF register value back into data memory
- Each operation can be done in one clock cycle







 D[9] = D[0] + D[1] – requires a sequence of four datapath operations:

```
0: RF[0] = D[0]
1: RF[1] = D[1]
2: RF[2] = RF[0] + RF[1]
3: D[9] = RF[2]
```

- Each operation is an instruction
  - Sequence of instructions program
  - Looks cumbersome, but that's the world of programmable processors – Decomposing desired computations into processor-supported operations
  - Store program in *Instruction memory*
  - Control unit reads each instruction and executes it on the datapath
    - PC: Program counter address of current instruction
    - IR: Instruction register current instruction







- To carry out each instruction, the control unit must:
  - Fetch Read instruction from inst. mem.
  - Decode Determine the operation and operands of the instruction
  - Execute Carry out the instruction's operation using the datapath





Frank Vahid



















To summarize, the control unit processes each instruction in three stages:

- first fetching the instruction by loading the current instruction into IR and incrementing the PC for the next fetch,
- 2. next decoding the instruction to determine its operation, and
- 3. finally executing the operation by setting the appropriate control lines for the datapath, if applicable. If the operation is a datapath operation, the operation may be one of three possible types:
  - (a) loading a data memory location into a register file location,
  - (b) transforming data using an ALU operation on register file locations and writing results back to a register file location, or
  - (c) storing a register file location into a data memory location.





Digital Design 2e Copyright © 2010

Frank Vahid

**Fetch** 

IR=I[PC]

PC=PC+1

Init

PC=0

# **Three-Instruction Programmable Processor**

 Instruction Set – List of allowable instructions and their representation in memory, e.g.,

• Load instruction  $-0000 r_3 r_2 r_1 r_0 d_7 d_6 d_5 d_4 d_3 d_2 d_1 d_0$ 

Store instruction  $-0001 r_3 r_2 r_1 r_0 d_7 d_6 d_5 d_4 d_3 d_2 d_1 d_0$ 

Add instruction 0010 ra<sub>3</sub>ra<sub>2</sub>ra<sub>1</sub>ra<sub>0</sub> rb<sub>3</sub>rb<sub>2</sub>rb<sub>1</sub>rb<sub>0</sub> rc<sub>3</sub>rc<sub>2</sub>rc<sub>1</sub>rc<sub>0</sub>



Instructions in 0s and 1s

machine code



## **Program for Three-Instruction Processor**







## **Program for Three-Instruction Processor**

- Another example program in machine code
  - Compute D[5] = D[5] + D[6] + D[7]





### **Assembly Code**

- Machine code (0s and 1s) hard to work with
- Assembly code Uses mnemonics
  - Load instruction—MOV Ra, d
    - specifies the operation RF[a]=D[d]. a must be 0,1, ..., or 15—so R0 means RF[0], R1 means RF[1], etc. d must be 0, 1, ..., 255
  - Store instruction—MOV d, Ra
    - specifies the operation D[d]=RF[a]
  - Add instruction—ADD Ra, Rb, Rc
    - specifies the operation RF[a]=RF[b]+RF[c]

| Desired program  0: RF[0]=D[0]  1: RF[1]=D[1]  2: RF[2]=RF[0]+RF[1]  3: D[9]=RF[2] | 0: 0000 0000 00000000<br>1: 0000 0001 00000001<br>2: 0010 0010 0000 0001<br>3: 0001 0010 00001001 | 0: MOV R0, 0<br>1: MOV R1, 1<br>2: ADD R2, R0, R1<br>3: MOV 9, R2 |
|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| 3: D[9]=RF[2]                                                                      | 3: 0001 0010 00001001 machine code                                                                | 3: MOV 9, R2 assembly code                                        |
|                                                                                    | machine couc                                                                                      | assembly code                                                     |



# Control-Unit and Datapath for Three-Instruction Processor

 To design the processor, we can begin with a high-level state machine description of the processor's behavior









# Control-Unit and Datapath for Three-Instruction Processor

Create detailed connections among components





# Control-Unit and Datapath for Three-Instruction Processor

Convert high-level state machine description of entire processor to FSM D addr 8 description of controller that uses addr addr rd data datapath and other components to rd 16 256x16 achieve same behavior 16 >W dataR data PC **IR** clr up 16 Init IR=I[PC] PC=PC+1 Fetch RF s -PC=0 I rd=1 PC inc=1 16-bit PC\_clr=1 IR Id=1 16 Decode W data RF\_W\_addr W addr RF W wr W wr RF Rp addr op=0000 op=0001 Rp\_addr RF Rp rd Controller 16x16 Rp rd RF Rq addr RF Execute Rq addr RF Rq rd Store states Load Add Ra rd 16 Rp data Rg data -D[d]=RF[ra] RF[ra] = RF[rb] +RF[ra]=D[d] D addr=d D addr=d -RF[rc]alu s0 16 16 D rd=1D wr=1RF Rp addr=rb RF s=X RF s=1RF\_Rp\_rd=1 ALU RF Rp addr=ra s0 RF W addr=ra RF s=0RF W wr=1 RF Rp rd=1 RF Rq addr=rc Control unit Datapath RF\_Rq \_rd=1 RF W addr=ra Digital Design 2e RF W wr=1 Copyright © 2010 alu s0=1 Frank Vahid



#### **A Six-Instruction Programmable Processor**

Let us add three more instructions:

- -Load-constant instruction—0011  $\mathbf{r}_3\mathbf{r}_2\mathbf{r}_1\mathbf{r}_0$   $\mathbf{c}_7\mathbf{c}_6\mathbf{c}_5\mathbf{c}_4\mathbf{c}_3\mathbf{c}_2\mathbf{c}_1\mathbf{c}_0$  MOV Ra, #c—specifies the operation RF[a]=c
- -Subtract instruction—0100  $ra_3ra_2ra_1ra_0$   $rb_3rb_2rb_1rb_0$   $rc_3rc_2rc_1rc_0$  SUB Ra, Rb, Rc—specifies the operation RF/a/=RF/b/-RF/c/
- -Jump-if-zero instruction—0101  $ra_3ra_2ra_1ra_0$   $o_7o_6o_5o_4o_3o_2o_1o_0$ JMPZ Ra, offset—specifies the operation PC = PC + offset if RF[a] is 0

TABLE 8.1 Six-instruction instruction set...

| Instruction     | Meaning                 |
|-----------------|-------------------------|
| MOV Ra, d       | RF[a] = D[d]            |
| MOV d, Ra       | D[d] = RF[a]            |
| ADD Ra, Rb, Rc  | RF[a] = RF[b] + RF[c]   |
| MOV Ra, #C      | RF[a] = C               |
| SUB Ra, Rb, Rc  | RF[a] = RF[b]-RF[c]     |
| JMPZ Ra, offset | PC=PC+offset if RF[a]=0 |

TABLE 8.2 Instruction opcodes.

| Instruction     | Opcode |
|-----------------|--------|
| MOV Ra, d       | 0000   |
| MOV d, Ra       | 0001   |
| ADD Ra, Rb, Rc  | 0010   |
| MOV Ra, #C      | 0011   |
| SUB Ra, Rb, Rc  | 0100   |
| JMPZ Ra, offset | 0101   |





#### **A Six-Instruction Programmable Processor**

Example program – Count number of non-zero words in D[4] and D[5]

- Result will be either 0, 1, or 2

(a)

- Put result in D[9]

| MOV R0, #0; // initialize result to 0                     | 0011 0000 00000000  |
|-----------------------------------------------------------|---------------------|
| MOV R1, #1; // constant 1 for incrementing result         | 0011 0001 00000001  |
| MOV R2, 4; // get data memory location 4                  | 0000 0010 00000100  |
| JMPZ R2, lab1; // if zero, skip next instruction          | 0101 0010 00000010  |
| ADD R0, R0, R1; // not zero, so increment result          | 0010 0000 0000 0001 |
| lab1:MOV R2, 5; // get data memory location 5             | 0000 0010 00000101  |
| JMPZ R2, lab2; // if zero, skip next instruction          | 0101 0010 00000010  |
| ADD R0, R0, R1; //not zero, so increment result           | 0010 0000 0000 0001 |
| lab2:MOV 9, R0; // store result in data memory location 9 | 0001 0000 00001001  |
|                                                           |                     |

TABLE 8.2 Instruction opcodes.

| Instruction     | Opcode |
|-----------------|--------|
| MOV Ra, d       | 0000   |
| MOV d, Ra       | 0001   |
| ADD Ra, Rb, Rc  | 0010   |
| MOV Ra, #C      | 0011   |
| SUB Ra, Rb, Rc  | 0100   |
| JMPZ Ra, offset | 0101   |
| ·               |        |





(b)

#### A Six-Instruction Programmable Processor: A loop example

```
i=0;
sum=0;
While ( i!=N ) {
  sum = sum + i;
  i = i + 1;
}
```

TABLE 8.2 Instruction opcodes.

| Instruction     | Opcode |
|-----------------|--------|
| MOV Ra, d       | 0000   |
| MOV d, Ra       | 0001   |
| ADD Ra, Rb, Rc  | 0010   |
| MOV Ra, #C      | 0011   |
| SUB Ra, Rb, Rc  | 0100   |
| JMPZ Ra, offset | 0101   |





#### A Six-Instruction Programmable Processor: A loop example

```
i = 0;
                                                                TABLE 8.2 Instruction opcodes.
               N is stored at D[9]
sum=0;
                                                                               Opcode
                                                                Instruction
while (i!=N) {
                                                                MOV Ra, d
                                                                               0000
   sum = sum + i;
                                                                MOV d. Ra
                                                                               0001
   i = i + 1;
                                                                ADD Ra, Rb, Rc
                                                                               0010
                                                                               0011
                                                                MOV Ra, #C
             MOV R0, #0 // R0 is "i"
                                                                SUB Ra, Rb, Rc
                                                                               0100
             MOV R1, #0 // R1 is "sum"
                                                                JMPZ Ra, offset
                                                                               0101
             MOV R2, #1 // R2 is the constant "1"
             MOV R3, 9 // R3 is "N" or "D[9]"
             MOV R4, #0
                                // R4 is the constant "0" (for looping)
       loop: SUB R5, R3, R0 // R5 = N - i
             JMPZ R5, done // if i==N, end while loop
             ADD R1, R1, R0 // sum = sum + i
             ADD R0, R0, R2 // i = i + 1
             JMPZ R4, loop // continue through while loop
                                                                               Digital Design 2e
       done:
                                                                               Copyright © 2010
                                                                               Frank Vahid
```

