

RA4L1 Group

#### Renesas Microcontrollers

R01DS0447EJ0110 Jan 31, 2025

The RA4L1 group features low power, 32-bit microcontrollers (MCUs) based on the Arm® Cortex®-M33 (CM33) core with TrustZone®, delivering an ideal balance of low voltage operation, low power consumption, and high performance. The RA4L1 offers operation down to 1.6V combined with a low power standby current of as little as 1.65µA and a multitude of low power features enabling the user to dynamically optimize power/performance to their application requirements. BGA/WLCSP are under development.

#### **Features**

- Arm<sup>®</sup> Cortex<sup>®</sup>-M33 Core
  - Armv8-M architecture with the main extension
  - Maximum operating frequency: 80 MHz
  - Arm Memory Protection Unit (Arm MPU)
  - Protected Memory System Architecture (PMSAv8)
    Secure MPU (MPU\_S): 8 regions

  - Non-secure MPU (MPU\_NS): 8 regions
     SysTick timer
  - - Embeds two Systick timers: Secure and Non-secure instance
    - Driven by LOCO or system clock
  - CoreSight<sup>™</sup> ETM-M33

#### Memory

- Up to 512-KB code flash memory
- 8-KB data flash memory (100,000 program/erase (P/E) cycles)
- 64-KB SRAM

#### Connectivity

- Serial Communications Interface (SCI) × 6
  - Asynchronous interfaces
  - 8-bit clock synchronous interface
  - Smart card interface
  - Simple IIC
  - Simple SPI
  - Simple LIN (SCI1)
  - Manchester coding (SCI3, SCI4)
- IrDA interface (IrDA)
- I<sup>2</sup>C bus interface (IIC)
- I3C bus interface (I3Ć)
- Serial Interface UARTA (UARTA)
- Serial Peripheral Interface (SPI)
- Quad Serial Peripheral Interface (QSPI)
- USB 2.0 Full-Speed Module (USBFS)
  CAN with Flexible Data-rate (CANFD)
  Serial Sound Interface Enhanced (SSIE)

#### Analog

- 12-bit A/D Converter (ADC12)
- 12-bit D/A Converter (DAC12)
- Low-Power Analog Comparator (ACMPLP) × 2
   Temperature Sensor (TSN)

- General PWM Timer 32-bit (GPT32) × 2
- General PWM Timer 16-bit (GPT16) × 4
- Low Power Asynchronous General Purpose Timer (AGT) × 2

#### Security and Encryption

- Renesas Secure IP (RSIP-E11A)
  - Symmetric algorithms: AES
  - Asymmetric algorithms: ECC
- Hash-value generation: SHA224, SHA256
- 128-bit unique ID
- Arm® TrustZone®
  - Up to three or six regions for the code flash, depending on the bank mode
  - Up to two regions for the data flash
  - Up to three regions for the SRAM
- Individual secure or non-secure security attribution for each peripheral
- Device lifecycle management
- Pin function
  - Up to three tamper pins
  - Secure pin multiplexing

#### ■ System and Power Management

- Low power modes
- Realtime Clock (RTC)
- Event Link Controller (ELC)
- Data Transfer Controller (DTC)
- DMA Controller (DMAC) × 8
- Power-on reset
- Low Voltage Detection (LVD) with voltage settings
  Watchdog Timer (WDT)
  Independent Watchdog Timer (IWDT)

#### Human Machine Interface (HMI)

- Capacitive Touch Sensing Unit (CTSU)
- Segment LCD Controller (SLCDC)

#### ■ Multiple Clock Sources

- Main clock oscillator (MOSC) (1 to 20 MHz)
  Sub-clock oscillator (SOSC) (32.768 kHz)
  High-speed on-chip oscillator (HOCO) (48/64/80 MHz)
- Middle-speed on-chip oscillator (MOCO) (8 MHz)
   Low-speed on-chip oscillator (LOCO) (32.768 kHz)
   IWDT-dedicated on-chip oscillator (15 kHz)
   Clock trim function for HOCO/MOCO/LOCO

- PLL
- Clock out support

#### ■ General-Purpose I/O Ports

• 5-V tolerance, open drain, input pull-up

#### Operating Voltage

VCC: 1.6 to 3.6 V

#### ■ Operating Temperature and Packages

- Ta = -40 °C to +125 °C
  - 100-pin LQFP (14 mm × 14 mm, 0.5 mm pitch)

- 100-pin LQFP (14 mm × 14 mm, 0.5 mm pitch)
   64-pin LQFP (10 mm × 10 mm, 0.5 mm pitch)
   48-pin LQFP (7 mm × 7 mm, 0.5 mm pitch)
   48-pin QFN (7 mm × 7 mm, 0.5 mm pitch)
   100-pin BGA (7 mm × 7 mm, 0.5 mm pitch)
   64-pin BGA (5.5 mm × 5.5 mm, 0.65 mm pitch)
   72-pin WLCSP (3.64 mm × 4.28 mm, 0.4 mm pitch)

### 1. Overview

The MCU integrates multiple series of software- and pin-compatible Arm®-based 32-bit cores that share a common set of Renesas peripherals to facilitate design scalability and efficient platform-based product development.

The MCU in this series incorporates a high-performance Arm Cortex®-M33 core running up to 80 MHz with the following features:

- Up to 512 KB code flash memory
- 64 KB SRAM
- Quad Serial Peripheral Interface (QSPI)
- USRES
- Capacitive Touch Sensing Unit (CTSU)
- Analog peripherals
- Security and safety features

#### 1.1 Function Outline

#### Table 1.1 Arm core

| Feature             | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Arm Cortex-M33 core | Maximum operating frequency: up to 80 MHz     Arm Cortex-M33 core:         — Armv8-M architecture with security extension         — Revision: r0p4-00rel1     Arm Memory Protection Unit (Arm MPU)         — Protected Memory System Architecture (PMSAv8)         — Secure MPU (MPU_S): 8 regions         — Non-secure MPU (MPU_NS): 8 regions         — SysTick timer         — Embeds two Systick timers: Secure and Non-secure instance         — Driven by SysTick timer clock (SYSTICCLK) or system clock (ICLK)         • CoreSight™ ETM-M33 |

### Table 1.2 Memory

| Feature               | Functional description                                                         |
|-----------------------|--------------------------------------------------------------------------------|
| Code flash memory     | Maximum 512 KB of code flash memory.                                           |
| Data flash memory     | 8 KB of data flash memory.                                                     |
| Option-setting memory | The option-setting memory determines the state of the MCU after a reset.       |
| SRAM                  | On-chip high-speed SRAM with either parity bit or Error Correction Code (ECC). |

#### Table 1.3 System (1 of 2)

| Feature                     | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating modes             | Two operating modes:  Single-chip mode  SCI/USB/SWD boot mode                                                                                                                                                                                                                                                                                                                                                                                                |
| Resets                      | The MCU provides 13 resets.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Low Voltage Detection (LVD) | The Low Voltage Detection (LVD) module monitors the voltage level input to the VCC and EXLVD pins. The detection level can be selected by register settings. The LVD module consists of three separate voltage level detectors (LVD0, LVD1, LVD2). LVD0, LVD1, and LVD2 measure the voltage level input to the VCC and to the EXLVD pins for LVD2. LVD registers allow your application to configure detection of VCC changes at various voltage thresholds. |

### Table 1.3 System (2 of 2)

| Feature                                               | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clocks                                                | Main clock oscillator (MOSC)     Sub-clock oscillator (SOSC)     High-speed on-chip oscillator (HOCO)     Middle-speed on-chip oscillator (MOCO)     Low-speed on-chip oscillator (LOCO)     IWDT-dedicated on-chip oscillator     PLL     Clock out support                                                                                                                                                                                                                                                                         |
| Clock Frequency Accuracy<br>Measurement Circuit (CAC) | The Clock Frequency Accuracy Measurement Circuit (CAC) counts pulses of the clock to be measured (measurement target clock) within the time generated by the clock selected as the measurement reference (measurement reference clock), and determines the accuracy depending on whether the number of pulses is within the allowable range. When measurement is complete or the number of pulses within the time generated by the measurement reference clock is not within the allowable range, an interrupt request is generated. |
| Interrupt Controller Unit (ICU)                       | The Interrupt Controller Unit (ICU) controls which event signals are linked to the Nested Vector Interrupt Controller (NVIC), the DMA Controller (DMAC), and the Data Transfer Controller (DTC) modules. The ICU also controls non-maskable interrupts.                                                                                                                                                                                                                                                                              |
| Low power modes                                       | Power consumption can be reduced in multiple ways, including setting clock dividers, stopping modules, selecting power control mode in normal operation, and transitioning to low power modes.                                                                                                                                                                                                                                                                                                                                       |
| Register write protection                             | The register write protection function protects important registers from being overwritten due to software errors. The registers to be protected are set with the Protect Register (PRCR).                                                                                                                                                                                                                                                                                                                                           |
| Memory Protection Unit (MPU)                          | The MCU has one Memory Protection Unit (MPU).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

#### Table 1.4 Event link

| Feature                     | Functional description                                                                                                                                                                                                     |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Event Link Controller (ELC) | The Event Link Controller (ELC) uses the event requests generated by various peripheral modules as source signals to connect them to different modules, allowing direct link between the modules without CPU intervention. |

### Table 1.5 Direct memory access

| Feature                        | Functional description                                                                                                                                                                                                                                                      |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Transfer Controller (DTC) | A Data Transfer Controller (DTC) module is provided for transferring data when activated by an interrupt request.                                                                                                                                                           |
| DMA Controller (DMAC)          | The MCU includes an 8-channel direct memory access controller (DMAC) that can transfer data without intervention from the CPU. When a DMA transfer request is generated, the DMAC transfers data stored at the transfer source address to the transfer destination address. |

#### Table 1.6 External bus interface

| Feature      | Functional description                                               |
|--------------|----------------------------------------------------------------------|
| External bus | QSPI area (EQBIU): Connected to the QSPI (external device interface) |

# Table 1.7 Timers (1 of 2)

| Feature                                               | Functional description                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General PWM Timer (GPT)                               | The General PWM Timer (GPT) is a 32-bit timer with GPT32 × 2 channels and a 16-bit timer with GPT16 × 4 channels. PWM waveforms can be generated by controlling the up-counter, down-counter, or the up- and down-counter. In addition, PWM waveforms can be generated for controlling brushless DC motors. The GPT can also be used as a general-purpose timer.          |
| Port Output Enable for GPT (POEG)                     | The Port Output Enable (POEG) function can place the General PWM Timer (GPT) output pins in the output disable state.                                                                                                                                                                                                                                                     |
| Low Power Asynchronous General<br>Purpose Timer (AGT) | The low power Asynchronous General Purpose Timer (AGT) is a 32-bit timer that can be used for pulse output, external pulse width or period measurement, and counting external events. This timer consists of a reload register and a down counter. The reload register and the down counter are allocated to the same address, and can be accessed with the AGT register. |

### Table 1.7 Timers (2 of 2)

| Feature                           | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Realtime Clock (RTC)              | The Realtime Clock (RTC) has two operation modes, normal operation mode and low-consumption clock mode. In each of the operation mode, the RTC has two counting modes, calendar count mode and binary count mode, that are used by switching register settings. For calendar count mode, the RTC has a 100-year calendar from 2000 to 2099 and automatically adjusts dates for leap years. For binary count mode, the RTC counts seconds and retains the information as a serial value. Binary count mode can be used for calendars other than the Gregorian (Western) calendar.                   |
| Watchdog Timer (WDT)              | The Watchdog Timer (WDT) is a 14-bit down counter that can be used to reset the MCU when the counter underflows because the system has run out of control and is unable to refresh the WDT. In addition, the WDT can be used to generate a non-maskable interrupt or an underflow interrupt.                                                                                                                                                                                                                                                                                                       |
| Independent Watchdog Timer (IWDT) | The Independent Watchdog Timer (IWDT) consists of a 14-bit down counter that must be serviced periodically to prevent counter underflow. The IWDT provides functionality to reset the MCU or to generate a non-maskable interrupt or an underflow interrupt. Because the timer operates with an independent, dedicated clock source, it is particularly useful in returning the MCU to a known state as a fail-safe mechanism when the system runs out of control. The IWDT can be triggered automatically by a reset, underflow, refresh error, or a refresh of the count value in the registers. |

Table 1.8 Communication interfaces (1 of 2)

| Feature                                                         | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial Communications Interface (SCI)                           | The Serial Communications Interface (SCI) × 6 channels have asynchronous and synchronous serial interfaces:  • Asynchronous interfaces (UART and Asynchronous Communications Interface Adapter (ACIA))  • 8-bit clock synchronous interface  • Simple IIC (master-only)  • Simple SPI  • Smart card interface  • Manchester interface  • Manchester interface  • Simple LIN  The smart card interface complies with the ISO/IEC 7816-3 standard for electronic signals and transmission protocol. SCIn (n = 0, 3 to 5, 9) has FIFO buffers to enable continuous and full-duplex communication, and the data transfer speed can be configured independently using an on-chip baud rate generator. |
| IrDA Interface                                                  | The IrDA interface sends and receives IrDA data communication waveforms in cooperation with the SCI5 based on the IrDA (Infrared Data Association) standard 1.0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| I <sup>2</sup> C bus interface (IIC)                            | The I <sup>2</sup> C bus interface (IIC) has one channel. The IIC module conforms with and provides a subset of the NXP I <sup>2</sup> C (Inter-Integrated Circuit) bus interface functions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| I3C bus interface (I3C)                                         | The I3C bus interface (I3C) has one channel. The I3C module conforms with and provides a subset of the NXP I <sup>2</sup> C (Inter-Integrated Circuit) bus interface functions and a subset of the MIPI I3C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Serial Interface UARTA (UARTA)                                  | The serial interface UARTA (UARTA) has two channels. The UARTA supports the following modes:  Operation stop mode UART mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Serial Peripheral Interface (SPI)                               | The Serial Peripheral Interface (SPI) has one channel. The SPI provides high-speed full-duplex synchronous serial communications with multiple processors and peripheral devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Control Area Network with Flexible<br>Data-Rate Module (CAN-FD) | The CAN with Flexible Data-Rate (CANFD) module can handle classical CAN frames and CANFD frames complied with ISO 11898-1 standard. The module supports 4 transmit buffers and 16 receive buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| USB 2.0 Full-Speed module (USBFS)                               | The USB 2.0 Full-Speed module (USBFS) can operate as a host controller or device controller. The module supports full-speed and low-speed (host controller only) transfer as defined in Universal Serial Bus Specification 2.0. The module has an internal USB transceiver and supports all of the transfer types defined in Universal Serial Bus Specification 2.0. The USB has buffer memory for data transfer, providing a maximum of 10 pipes. Pipes 1 to 9 can be assigned any endpoint number based on the peripheral devices used for communication or based on your system.                                                                                                              |

### Table 1.8 Communication interfaces (2 of 2)

| Feature                                 | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Quad Serial Peripheral Interface (QSPI) | The Quad Serial Peripheral Interface (QSPI) is a memory controller for connecting a serial ROM (nonvolatile memory such as a serial flash memory, serial EEPROM, or serial FeRAM) that has an SPI-compatible interface.                                                                                                                                                                                                                                                                                                     |
| Serial Sound Interface Enhanced (SSIE)  | The Serial Sound Interface Enhanced (SSIE) peripheral provides functionality to interface with digital audio devices for transmitting I <sup>2</sup> S/Monaural/TDM audio data over a serial bus. The SSIE supports an audio clock frequency of up to 40 MHz, and can be operated as a slave or master receiver, transmitter, or transceiver to suit various applications. The SSIE includes 32-stage FIFO buffers in the receiver and transmitter, and supports interrupts and DMA-driven data reception and transmission. |

#### Table 1.9 Analog

| Feature                              | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12-bit A/D Converter (ADC12)         | A 12-bit successive approximation A/D converter (ADC12) is provided. Analog input channels are selectable up to 16. The temperature sensor output and an internal reference voltage are selectable for conversion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 12-bit D/A Converter (DAC12)         | A 12-bit D/A converter (DAC12) is provided.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Temperature Sensor (TSN)             | The on-chip Temperature Sensor (TSN) determines and monitors the die temperature for reliable operation of the device. The sensor outputs a voltage directly proportional to the die temperature, and the relationship between the die temperature and the output voltage is fairly linear. The output voltage is provided to the ADC12 for conversion and can be further used by the end application.                                                                                                                                                                                                                                                                                                                                                                                                  |
| Low-Power Analog Comparator (ACMPLP) | The Low-Power Analog Comparator (ACMPLP) compares a reference input voltage with an analog input voltage. Comparator channels ACMPLP0 and ACMPLP1 are independent of each other.  The comparison result of the reference input voltage and analog input voltage can be read by software. The comparison result can also be output externally. The reference input voltage can be selected from either an input to the CMPREFi (i = 0, 1) pin or from the internal reference voltage (V <sub>REF</sub> ) generated internally in the MCU.  The ACMPLP response speed can be set before starting an operation. Setting high-speed mode decreases the response delay time, but increases current consumption. Setting low-speed mode increases the response delay time, but decreases current consumption. |

### Table 1.10 Human machine interfaces

| Feature                              | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Capacitive Touch Sensing Unit (CTSU) | The Capacitive Touch Sensing Unit (CTSU) measures the electrostatic capacitance of the touch sensor. Changes in the electrostatic capacitance are determined by software that enables the CTSU to detect whether a finger is in contact with the touch sensor. The electrode surface of the touch sensor is usually enclosed with an electrical conductor so that a finger does not come into direct contact with the electrode.                                                                                                 |  |  |  |  |  |  |
| Segment LCD Controller (SLCDC)       | The SLCDC provides the following functions:  Internal voltage boosting method, capacitor split method, and external resistance division method are switchable  VL1 or VL2 reference mode is selectable under internal voltage boosting method  VCC or VL4 reference mode is selectable under capacitor split method  Segment signal output: 52 (48)  Common signal output: 4 (8)  Waveform A or B selectable  The LCD can be made to blink  Note: The values in parentheses are the number of signal outputs when 8 com is used. |  |  |  |  |  |  |

### Table 1.11 Data processing

| Feature                                  | Functional description                                                                                                                                                                                                                                 |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cyclic Redundancy Check (CRC) calculator | The Cyclic Redundancy Check (CRC) generates CRC codes to detect errors in the data. The bit order of CRC calculation results can be switched for LSB-first or MSB-first communication. Additionally, various CRC-generation polynomials are available. |
| Data Operation Circuit (DOC)             | The Data Operation Circuit (DOC) compares, adds, and subtracts 32-bit data. When a selected condition applies, 32-bit data is compared and an interrupt can be generated.                                                                              |

# Table 1.12 I/O ports

| Feature                | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Programmable I/O ports | <ul> <li>I/O ports for the 100-pin LQFP, 100-pin BGA</li> <li>I/O pins: 82</li> <li>Input pins: 3</li> <li>Pull-up resistors: 82</li> <li>N-ch open-drain outputs: 75</li> <li>5-V tolerance: 5</li> <li>I/O ports for the 72-pin WLCSP</li> <li>I/O pins: 53</li> <li>Input pins: 3</li> <li>Pull-up resistors: 53</li> <li>N-ch open-drain outputs: 46</li> <li>5-V tolerance: 5</li> <li>I/O ports for the 64-pin LQFP</li> <li>I/O pins: 48</li> <li>Input pins: 3</li> <li>Pull-up resistors: 48</li> <li>N-ch open-drain outputs: 41</li> <li>5-V tolerance: 5</li> <li>I/O ports for the 64-pin BGA</li> <li>I/O ports for the 64-pin BGA</li> <li>I/O pins: 32</li> <li>Pull-up resistors: 52</li> <li>N-ch open-drain outputs: 45</li> <li>5-V tolerance: 5</li> <li>I/O ports for the 48-pin LQFP, 48-pin QFN</li> <li>I/O pins: 34</li> <li>Input pins: 3</li> <li>Pull-up resistors: 34</li> <li>N-ch open-drain outputs: 29</li> <li>5-V tolerance: 5</li> </ul> |

### 1.2 Block Diagram

Figure 1.1 shows a block diagram of the MCU superset. Some individual devices within the group have a subset of the features.



Figure 1.1 Block diagram

#### 1.3 Part Numbering

Figure 1.2 shows the product part number information, including memory capacity and package type. Table 1.13 shows a list of products.



Figure 1.2 Part numbering scheme

Table 1.13 Product list (1 of 2)

| Product part number         | Package code   | Code flash | Data flash | SRAM  | Operating temperature       |
|-----------------------------|----------------|------------|------------|-------|-----------------------------|
| R7FA4L1BD4CFP               | PLQP0100KB-B   | 512 KB     | 8 KB       | 64 KB | -40 to +125 °C              |
| R7FA4L1BD4CFM               | PLQP0064KB-C   |            |            |       |                             |
| R7FA4L1BD4CFL               | PLQP0048KB-B   |            |            |       |                             |
| R7FA4L1BD4CNE               | PWQN0048KC-A   |            |            |       |                             |
| R7FA4L1BD3CAG*1             | PLBG0100KB-A*1 |            |            |       | -40 to +105 °C (TBD)        |
| R7FA4L1BD3CAH*1             | PLBG0064JD-A*1 |            |            |       |                             |
| R7FA4L1BD4CDB <sup>*1</sup> | SUBG0072LB-A*1 |            |            |       | -40 to +105 or 125 °C (TBD) |

# Table 1.13 Product list (2 of 2)

| Product part number | Package code   | Code flash | Data flash | SRAM  | Operating temperature       |
|---------------------|----------------|------------|------------|-------|-----------------------------|
| R7FA4L1BB4CFP       | PLQP0100KB-B   | 256 KB     | 8 KB       | 64 KB | -40 to +125 °C              |
| R7FA4L1BB4CFM       | PLQP0064KB-C   |            |            |       |                             |
| R7FA4L1BB4CFL       | PLQP0048KB-B   |            |            |       |                             |
| R7FA4L1BB4CNE       | PWQN0048KC-A   |            |            |       |                             |
| R7FA4L1BB3CAG*1     | PLBG0100KB-A*1 |            |            |       | -40 to +105 °C (TBD)        |
| R7FA4L1BB3CAH*1     | PLBG0064JD-A*1 |            |            |       |                             |
| R7FA4L1BB4CDB*1     | SUBG0072LB-A*1 |            |            |       | -40 to +105 or 125 °C (TBD) |

Note 1. Under development

# 1.4 Function Comparison

Table 1.14 Function comparison (1 of 2)

| Parts number      |                     | R7FA4L1BD4CFP<br>R7FA4L1BD3CAG<br>R7FA4L1BB4CFP<br>R7FA4L1BB3CAG | R7FA4L1BD4CDB<br>R7FA4L1BB4CDB   | R7FA4L1BD4CFM<br>R7FA4L1BB4CFM   | R7FA4L1BD3CAH<br>R7FA4L1BB3CAH   | R7FA4L1BD4CFL<br>R7FA4L1BD4CNE<br>R7FA4L1BB4CFL<br>R7FA4L1BB4CNE |  |  |  |  |  |  |
|-------------------|---------------------|------------------------------------------------------------------|----------------------------------|----------------------------------|----------------------------------|------------------------------------------------------------------|--|--|--|--|--|--|
| Pin count         |                     | 100                                                              | 72                               | 64                               | 64                               | 48                                                               |  |  |  |  |  |  |
| Package           |                     | LQFP/BGA                                                         | LQFP/BGA WLCSP LQFP BGA LQFP/QF  |                                  |                                  |                                                                  |  |  |  |  |  |  |
| Code flash memor  | у                   |                                                                  |                                  | 512 KB<br>256 KB                 |                                  |                                                                  |  |  |  |  |  |  |
| Data flash memory | ,                   |                                                                  | 8 KB                             |                                  |                                  |                                                                  |  |  |  |  |  |  |
| SRAM              |                     |                                                                  |                                  | 64 KB                            |                                  |                                                                  |  |  |  |  |  |  |
|                   | Parity              |                                                                  |                                  | 32 KB                            |                                  |                                                                  |  |  |  |  |  |  |
|                   | ECC                 |                                                                  |                                  | 32 KB                            |                                  |                                                                  |  |  |  |  |  |  |
| DMA               | DTC                 |                                                                  |                                  | Yes                              |                                  |                                                                  |  |  |  |  |  |  |
|                   | DMAC                |                                                                  |                                  | 8                                |                                  |                                                                  |  |  |  |  |  |  |
| System            | CPU clock           | 80 MHz (max.)                                                    |                                  |                                  |                                  |                                                                  |  |  |  |  |  |  |
|                   | CPU clock sources   | MOSC, SOSC, HOCO, MOCO, LOCO, PLL                                |                                  |                                  |                                  |                                                                  |  |  |  |  |  |  |
|                   | CAC                 | Yes                                                              |                                  |                                  |                                  |                                                                  |  |  |  |  |  |  |
|                   | WDT/IWDT            |                                                                  | Yes                              |                                  |                                  |                                                                  |  |  |  |  |  |  |
| Communication     | SCI*1               | 6                                                                |                                  |                                  |                                  |                                                                  |  |  |  |  |  |  |
|                   | IIC                 | 1                                                                |                                  |                                  |                                  |                                                                  |  |  |  |  |  |  |
|                   | I3C                 | 1                                                                |                                  |                                  |                                  |                                                                  |  |  |  |  |  |  |
|                   | UARTA               | 2                                                                |                                  |                                  |                                  |                                                                  |  |  |  |  |  |  |
|                   | SPI                 | 1                                                                |                                  |                                  |                                  |                                                                  |  |  |  |  |  |  |
|                   | CANFD               | 1                                                                |                                  |                                  |                                  |                                                                  |  |  |  |  |  |  |
|                   | USBFS               |                                                                  | Yes                              |                                  |                                  |                                                                  |  |  |  |  |  |  |
|                   | QSPI                |                                                                  |                                  | Yes                              |                                  |                                                                  |  |  |  |  |  |  |
|                   | SSIE                | Y                                                                | es                               | No                               | Yes                              | No                                                               |  |  |  |  |  |  |
| Timers            | GPT32*1             |                                                                  |                                  | 2                                |                                  | •                                                                |  |  |  |  |  |  |
|                   | GPT16 <sup>*1</sup> |                                                                  |                                  | 4                                |                                  |                                                                  |  |  |  |  |  |  |
|                   | AGT <sup>*1</sup>   |                                                                  |                                  | 2                                |                                  |                                                                  |  |  |  |  |  |  |
|                   | RTC                 |                                                                  |                                  | Yes                              |                                  |                                                                  |  |  |  |  |  |  |
| Analog            | ADC12               | Unit 0: 16                                                       | Unit 0: 13                       | Unit 0: 12                       | Unit 0: 12                       | Unit 0: 10                                                       |  |  |  |  |  |  |
|                   | DAC12               |                                                                  |                                  | 1                                | I .                              |                                                                  |  |  |  |  |  |  |
|                   | ACMPLP              |                                                                  |                                  | 2                                |                                  |                                                                  |  |  |  |  |  |  |
|                   | TSN                 |                                                                  |                                  | Yes                              |                                  |                                                                  |  |  |  |  |  |  |
| HMI               | CTSU                | 12                                                               | 9                                | 8                                | 8                                | 8                                                                |  |  |  |  |  |  |
|                   | SLCDC               | 52 seg × 4 com<br>48 seg × 8 com                                 | 26 seg × 4 com<br>22 seg × 8 com | 22 seg × 4 com<br>18 seg × 8 com | 26 seg × 4 com<br>22 seg × 8 com | No                                                               |  |  |  |  |  |  |
| Data processing   | CRC                 |                                                                  |                                  | Yes                              | •                                | •                                                                |  |  |  |  |  |  |
|                   | DOC                 |                                                                  |                                  | Yes                              |                                  |                                                                  |  |  |  |  |  |  |
| Event control     | ELC                 |                                                                  | Yes                              |                                  |                                  |                                                                  |  |  |  |  |  |  |
| Security          | <del>.</del>        |                                                                  | RSIP-E11A, Tri                   | ustZone, and Lifecyo             | cle management                   |                                                                  |  |  |  |  |  |  |

Table 1.14 Function comparison (2 of 2)

| Parts number |                         | R7FA4L1BD4CFP<br>R7FA4L1BD3CAG<br>R7FA4L1BB4CFP<br>R7FA4L1BB3CAG | R7FA4L1BD4CDB<br>R7FA4L1BB4CDB | R7FA4L1BD4CFM<br>R7FA4L1BB4CFM | R7FA4L1BD3CAH<br>R7FA4L1BB3CAH | R7FA4L1BD4CFL<br>R7FA4L1BD4CNE<br>R7FA4L1BB4CFL<br>R7FA4L1BB4CNE |
|--------------|-------------------------|------------------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|------------------------------------------------------------------|
| I/O ports    | I/O pins                | 82                                                               | 53                             | 48                             | 52                             | 34                                                               |
|              | Input pins              | 3                                                                | 3                              | 3                              | 3                              | 3                                                                |
|              | Pull-up resistors       | 82                                                               | 53                             | 48                             | 52                             | 34                                                               |
|              | N-ch open-drain outputs | 75                                                               | 46                             | 41                             | 45                             | 29                                                               |
|              | 5-V tolerance           | 5                                                                | 5                              | 5                              | 5                              | 5                                                                |

Note 1. Available pins depend on the pin count. For details, see section 1.7. Pin Lists.

### 1.5 Pin Functions

Table 1.15 Pin functions (1 of 4)

| Function               | Signal                                | I/O    | Description                                                                                                                                              |
|------------------------|---------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power supply           | VCC                                   | Input  | Power supply pin. Connect it to the system power supply. Connect this pin to VSS by a 0.1-µF capacitor. The capacitor should be placed close to the pin. |
|                        | VCL/VCL0                              | I/O    | Connect this pin to the VSS pin by the smoothing capacitor used to stabilize the internal power supply. Place the capacitor close to the pin.            |
|                        | VSS                                   | Input  | Ground pin. Connect it to the system power supply (0 V).                                                                                                 |
| Voltage detector       | EXLVD                                 | Input  | Low voltage detector for external pin.                                                                                                                   |
| Clock                  | XTAL                                  | Output | Pins for a crystal resonator. An external clock signal can be input                                                                                      |
|                        | EXTAL                                 | Input  | through the EXTAL pin.                                                                                                                                   |
|                        | XCIN                                  | Input  | Input/output pins for the sub-clock oscillator. Connect a crystal                                                                                        |
|                        | XCOUT Outp                            |        | resonator between XCOUT and XCIN.                                                                                                                        |
|                        | CLKOUT                                | Output | Clock output pin                                                                                                                                         |
| Operating mode control | MD                                    | Input  | Pin for setting the operating mode. The signal level on this pin must not be changed during operation mode transition on release from the reset state.   |
| System control         | RES                                   | Input  | Reset signal input pin. The MCU enters the reset state when this signal goes low.                                                                        |
| CAC                    | CACREF                                | Input  | Measurement reference clock input pin                                                                                                                    |
| On-chip emulator       | SWDIO                                 | I/O    | Serial wire debug data input/output pin                                                                                                                  |
|                        | SWCLK                                 | Input  | Serial wire clock pin                                                                                                                                    |
| Interrupt              | NMI                                   | Input  | Non-maskable interrupt request pin                                                                                                                       |
|                        | IRQn                                  | Input  | Maskable interrupt request pins                                                                                                                          |
| GPT                    | GTETRGA, GTETRGB,<br>GTETRGC, GTETRGD | Input  | External trigger input pins                                                                                                                              |
|                        | GTIOCnA, GTIOCnB                      | I/O    | Input capture, output compare, or PWM output pins                                                                                                        |
|                        | GTIU                                  | Input  | Hall sensor input pin U                                                                                                                                  |
|                        | GTIV                                  | Input  | Hall sensor input pin V                                                                                                                                  |
|                        | GTIW                                  | Input  | Hall sensor input pin W                                                                                                                                  |
|                        | GTOUUP                                | Output | 3-phase PWM output for BLDC motor control (positive U phase)                                                                                             |
|                        | GTOULO                                | Output | 3-phase PWM output for BLDC motor control (negative U phase)                                                                                             |
|                        | GTOVUP                                | Output | 3-phase PWM output for BLDC motor control (positive V phase)                                                                                             |
|                        | GTOVLO                                | Output | 3-phase PWM output for BLDC motor control (negative V phase)                                                                                             |
|                        | GTOWUP                                | Output | 3-phase PWM output for BLDC motor control (positive W phase)                                                                                             |
|                        | GTOWLO                                | Output | 3-phase PWM output for BLDC motor control (negative W phase)                                                                                             |
| AGT                    | AGTEEn                                | Input  | External event input enable signals                                                                                                                      |
|                        | AGTIOn                                | I/O    | External event input and pulse output pins                                                                                                               |
|                        | AGTOn                                 | Output | Pulse output pins                                                                                                                                        |
|                        | AGTOAn                                | Output | Output compare match A output pins                                                                                                                       |
|                        | AGTOBn                                | Output | Output compare match B output pins                                                                                                                       |
| RTC                    | RTCOUT                                | Output | Output pin for 1-Hz or 64-Hz clock                                                                                                                       |
|                        | RTCICn                                | Input  | Time capture event input pins                                                                                                                            |

Table 1.15 Pin functions (2 of 4)

|       |                |        | Description                                                                                                                       |
|-------|----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------|
| SCI   | SCKn           | I/O    | Input/output pins for the clock (clock synchronous mode)                                                                          |
|       | RXDn           | Input  | Input pins for received data (asynchronous mode/clock synchronous mode)                                                           |
|       | TXDn           | Output | Output pins for transmitted data (asynchronous mode/clock synchronous mode)                                                       |
|       | CTSn_RTSn      | I/O    | Input/output pins for controlling the start of transmission and reception (asynchronous mode/clock synchronous mode), active-low. |
|       | CTSn           | Input  | Input for the start of transmission.                                                                                              |
|       | SCLn           | I/O    | Input/output pins for the IIC clock (simple IIC mode)                                                                             |
|       | SDAn           | I/O    | Input/output pins for the IIC data (simple IIC mode)                                                                              |
|       | SCKn           | I/O    | Input/output pins for the clock (simple SPI mode)                                                                                 |
|       | MISOn          | I/O    | Input/output pins for slave transmission of data (simple SPI mode)                                                                |
|       | MOSIn          | I/O    | Input/output pins for master transmission of data (simple SPI mode)                                                               |
|       | RXDXn          | Input  | Input pins for received data (Simple LIN Mode)                                                                                    |
|       | TXDXn          | Output | Output pins for transmitted data (Simple LIN Mode)                                                                                |
|       | SIOXn          | I/O    | Input/output pins for received or transmitted data (Simple LIN Mode)                                                              |
|       | SSn            | Input  | Chip-select input pins (simple SPI mode), active-low                                                                              |
| IIC   | SCLn           | I/O    | Input/output pins for the clock                                                                                                   |
|       | SDAn           | I/O    | Input/output pins for data                                                                                                        |
| I3C   | I3C_SCL0       | I/O    | Input/output pin for clock                                                                                                        |
|       | I3C_SDA0       | I/O    | Input/output pin for data                                                                                                         |
| UARTA | RxDAn          | Input  | Serial data input signal                                                                                                          |
|       | TxDAn          | Output | Serial data output signal                                                                                                         |
|       | CLKAn          | Output | Serial clock output signal                                                                                                        |
| SPI   | RSPCKA         | I/O    | Clock input/output pin                                                                                                            |
|       | MOSIA          | I/O    | Input or output pin for data output from the master                                                                               |
|       | MISOA          | I/O    | Input or output pin for data output from the slave                                                                                |
|       | SSLA0          | I/O    | Input or output pin for slave selection                                                                                           |
|       | SSLA1 to SSLA3 | Output | Output pins for slave selection                                                                                                   |
| CANFD | CRXn           | Input  | Receive data                                                                                                                      |
|       | CTXn           | Output | Transmit data                                                                                                                     |

Table 1.15 Pin functions (3 of 4)

| Function            | Signal                      | I/O    | Description                                                                                                                                                                                           |
|---------------------|-----------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USBFS               | VCC_USB                     | Input  | Power supply pin                                                                                                                                                                                      |
|                     | VSS_USB                     | Input  | Ground pin                                                                                                                                                                                            |
|                     | USB_DP                      | I/O    | D+ pin of the USB on-chip transceiver. Connect this pin to the D+ pin of the USB bus.                                                                                                                 |
|                     | USB_DM                      | I/O    | D- pin of the USB on-chip transceiver. Connect this pin to the D- pin of the USB bus.                                                                                                                 |
|                     | USB_VBUS                    | Input  | USB cable connection monitor pin. Connect this pin to VBUS of the USB bus. The VBUS pin status (connected or disconnected) can be detected when the USB module is operating as a function controller. |
|                     | USB_EXICEN                  | Output | Low-power control signal for external power supply (OTG) chip                                                                                                                                         |
|                     | USB_VBUSEN                  | Output | VBUS (5 V) supply enable signal for external power supply chip                                                                                                                                        |
|                     | USB_OVRCURA,<br>USB_OVRCURB | Input  | Connect the external overcurrent detection signals to these pins.  Connect the VBUS comparator signals to these pins when the OTG power supply chip is connected.                                     |
|                     | USB_ID                      | Input  | Connect the MicroAB connector ID input signal to this pin during operation in OTG mode                                                                                                                |
| QSPI                | QSPCLK                      | Output | QSPI clock output pin                                                                                                                                                                                 |
|                     | QSSL                        | Output | QSPI slave output pin                                                                                                                                                                                 |
|                     | QIO0 to QIO3                | I/O    | Data0 to Data3                                                                                                                                                                                        |
| SSIE                | SSIBCK0                     | I/O    | SSIE serial bit clock pin                                                                                                                                                                             |
|                     | SSILRCK0/SSIFS0             | I/O    | LR clock/frame synchronization pin                                                                                                                                                                    |
|                     | SSITXD0                     | Output | Serial data output pin                                                                                                                                                                                |
|                     | SSIRXD0                     | Input  | Serial data input pin                                                                                                                                                                                 |
|                     | AUDIO_CLK                   | Input  | External clock pin for audio (input oversampling clock)                                                                                                                                               |
| Analog power supply | AVCC0                       | Input  | Analog voltage supply pin. This is used as the analog power supply for the respective modules. Supply this pin with the same voltage as the VCC pin.                                                  |
|                     | AVSS0                       | Input  | Analog ground pin. This is used as the analog ground for the respective modules. Supply this pin with the same voltage as the VSS pin.                                                                |
|                     | VREFH0                      | Input  | Analog reference voltage supply pin for the ADC12. Connect this pin to AVCC0 when not using the ADC12.                                                                                                |
|                     | VREFL0                      | Input  | Analog reference ground pin for the ADC12. Connect this pin to AVSS0 when not using the ADC12.                                                                                                        |
| ADC12               | AN0n                        | Input  | Input pins for the analog signals to be processed by the A/D converter.                                                                                                                               |
|                     | ADTRG0                      | Input  | Input pins for the external trigger signals that start the A/D conversion, active-low.                                                                                                                |
| DAC12               | DA0                         | Output | Output pin for the analog signals processed by the D/A converter.                                                                                                                                     |
| ACMPLP              | VCOUT                       | Output | Comparator output pin                                                                                                                                                                                 |
|                     | CMPREF0, CMPREF1            | Input  | Reference voltage input pins                                                                                                                                                                          |
|                     | CMPIN0, CMPIN1              | Input  | Analog voltage input pins                                                                                                                                                                             |
| SLCDC               | VL1, VL2, VL3, VL4          | I/O    | Voltage pin for driving the LCD                                                                                                                                                                       |
|                     | CAPH, CAPL                  | I/O    | Capacitor connection for the LCD controller/driver                                                                                                                                                    |
|                     | COM0 to COM7                | Output | Common signal output pins for the LCD controller/driver                                                                                                                                               |
|                     | SEG0 to SEG51               | Output | Segment signal output pins for the LCD controller/driver                                                                                                                                              |

# Table 1.15 Pin functions (4 of 4)

| Function  | Signal | 1/0   | Description                                                          |
|-----------|--------|-------|----------------------------------------------------------------------|
| CTSU      | TSn    | Input | Capacitive touch detection pins (touch pins)                         |
|           | TSCAP  | I/O   | Secondary power supply pin for the touch driver                      |
| I/O ports | Pmn    | I/O   | General-purpose input/output pins<br>(m: port number, n: pin number) |
|           | P200   | Input | General-purpose input pin                                            |

### 1.6 Pin Assignments

The following figures show the pin assignments from the top view.



Figure 1.3 Pin assignment for LQFP 100-pin

|   | 1              | 2              | 3    | 4    | 5    | 6       | 7               | 8               | 9       | 10      | 11   | 12              | 13              |   |
|---|----------------|----------------|------|------|------|---------|-----------------|-----------------|---------|---------|------|-----------------|-----------------|---|
| Α | P108/<br>SWDIO | P300/<br>SWCLK |      | P301 | P302 | VCC     | VSS             | P204            | VCC_USB | VSS_USB |      | P814/<br>USB_DP | P815/<br>USB_DM | А |
| В | P110           | P109           | P111 | P303 | P304 | P201/MD | RES             | P209            | P210    | P211    | P205 | P207            | P407            | В |
| С |                | P112           |      |      |      | P200    |                 | P208            |         |         |      | P206            |                 | С |
| D | P113           | P114           |      |      |      |         |                 |                 | •       |         |      | P408            | P212/<br>EXTAL  | D |
| E | P115           | P608           |      |      |      |         | P306            |                 |         |         |      | P409            | P213/<br>XTAL   | E |
| F | VCC            | VCC            | P105 |      |      | P609    | P305            | P307            |         |         | P415 | P411            | VCC             | F |
| G | VSS            | VSS            |      |      | P610 | P602    |                 | P413            | P412    | '       |      | P410            | VSS             | G |
| Н | VCL            | P107           | P106 |      |      | P601    | P600            | P414            |         |         | P708 | P700            | P214/<br>XCOUT  | н |
| J | P103           | P505           |      | •    |      |         | P104            |                 | •       | '       |      | P406            | P215/<br>XCIN   | J |
| К | P102           | P504           |      |      |      |         |                 |                 |         |         |      | P405            | VCL0            | К |
| L |                | P503           |      |      |      | P510    |                 | P513            |         |         |      | P404            |                 | L |
| М | P101           | P502           | P500 | P507 | P508 | P511    | AVCC0           | AVSS0           | P003    | P002    | P000 | P403            | P401            | М |
| N | P100           | P501           |      | P506 | P509 | P512    | P010/<br>VREFH0 | P011/<br>VREFL0 | P004    | P001    |      | P402            | P400            | N |
|   | 1              | 2              | 3    | 4    | 5    | 6       | 7               | 8               | 9       | 10      | 11   | 12              | 13              | • |

Figure 1.4 Pin assignment for BGA 100-pin

|   | 1               | 2               | 3              | 4             | 5              | 6             | 7    | 8               | 9               |   |
|---|-----------------|-----------------|----------------|---------------|----------------|---------------|------|-----------------|-----------------|---|
| А | P108/<br>SWDIO  | P112            | P114           | VCC           | VSS            | VCL           | P103 | P102            | P100            | А |
| В | P300/<br>SWCLK  | P109            | P111           | P113          | P608           | P106          | P101 | P500            | P501            | В |
| С | P304            | P303            | P302           | P110          | P115           | P105          | P104 | vcc             | vss             | С |
| D | P208            | RES             | P201/MD        | P301          | P510           | P506          | P507 | P508            | P509            | D |
| E | P814/<br>USB_DP | P815/<br>USB_DM | P206           | P205          | P200           | P402          | P004 | AVCC0           | AVSS0           | E |
| F | VCC_USB         | P408            | P410           | VSS           | P207           | P700          | P003 | P011/<br>VREFL0 | P010/<br>VREFH0 | F |
| G | VSS_USB         | P409            | VCC            | vss           | VSS            | VSS           | P000 | P001            | P002            | G |
| н | P407            | P411            | P212/<br>EXTAL | P213/<br>XTAL | P214/<br>XCOUT | P215/<br>XCIN | VCL0 | P401            | P400            | н |
|   | 1               | 2               | 3              | 4             | 5              | 6             | 7    | 8               | 9               |   |

Figure 1.5 Pin assignment for WLCSP 72-pin



Figure 1.6 Pin assignment for LQFP 64-pin

|   | 1              | 2              | 3    | 4     | 5               | 6               | 7               | 8              | _ |
|---|----------------|----------------|------|-------|-----------------|-----------------|-----------------|----------------|---|
| А | P108/<br>SWDIO | P300/<br>SWCLK | P302 | P304  | P208            | P814/<br>USB_DP | P815/<br>USB_DM | P407           | A |
| В | P109           | P301           | P303 | P200  | RES             | P408            | P409            | P213/<br>XTAL  | В |
| С | P608           | P112           | P111 | P110  | P205            | P410            | P411            | P212/<br>EXTAL | С |
| D | VCC_USB        | P115           | P114 | P113  | P201/MD         | P207            | vcc             | VSS            | D |
| E | VSS_USB        | P106           | P105 | P103  | P102            | P206            | P215/<br>XCIN   | P214/<br>XCOUT | E |
| F | VCL            | P107           | P104 | P509  | P002            | P402            | P700            | VCL0           | F |
| G | P101           | P507           | P508 | AVSS0 | P004            | P003            | P000            | P401           | G |
| Н | P100           | P500           | P506 | AVCC0 | P011/<br>VREFL0 | P010/<br>VREFH0 | P001            | P400           | н |
|   | 1              | 2              | 3    | 4     | 5               | 6               | 7               | 8              | 4 |

Figure 1.7 Pin assignment for BGA 64-pin



Figure 1.8 Pin assignment for LQFP 48-pin



Figure 1.9 Pin assignment for QFN 48-pin

### 1.7 Pin Lists

Table 1.16 Pin list (1 of 3)

| Tabi    | e 1.16 Pin list (1 of 3) |         |        |       | of 3)            |                                           |              |               |                                                     |                                  |                 |        |       |      |
|---------|--------------------------|---------|--------|-------|------------------|-------------------------------------------|--------------|---------------|-----------------------------------------------------|----------------------------------|-----------------|--------|-------|------|
| LQFP100 | BGA100                   | WLCSP72 | LQFP64 | BGA64 | LQFP48/<br>QFN48 | Power,<br>System,<br>Clock, Debug,<br>CAC | I/O<br>ports | Ex. interrupt | SCI/IIC/I3C/CANFD/<br>USBFS/SPI/QSPI/UARTA/<br>SSIE | GPT/AGT/RTC                      | ADC12/<br>DAC12 | ACMPLP | SLCDC | стѕи |
| 1       | N13                      | H9      | 1      | H8    | 1                | _                                         | P400         | IRQ0          | TXD1/SDA1/MOSI1/TXDX1/<br>SIOX1/I3C_SCL0/AUDIO_CLK  | GTETRGB/<br>GTIOC2A/AGTIO1       | _               | _      | SEG4  | -    |
| 2       | M13                      | H8      | 2      | G8    | 2                | _                                         | P401         | IRQ5          | RXD1/SCL1/MISO1/RXDX1/<br>I3C_SDA0/CRX0             | GTETRGA/<br>GTIOC2B              | _               | _      | SEG5  | -    |
| 3       | N12                      | E6      | 3      | F6    | _                | CACREF                                    | P402         | IRQ4          | CTS1_RTS1/SS1/CTX0/<br>AUDIO_CLK                    | GTETRGC/AGTIO0/<br>AGTIO1/RTCIC0 | _               | _      | SEG6  | -    |
| 4       | M12                      | -       | _      | _     | -                | _                                         | P403         | IRQ14         | SCK1/SSIBCK0_A                                      | AGTIO0/AGTIO1/<br>RTCIC1         | _               | _      | SEG7  | _    |
| 5       | L12                      | _       | _      | _     | _                | _                                         | P404         | IRQ15         | SSILRCK0_A/SSIFS0_A                                 | AGTIO0/AGTIO1/<br>RTCIC2         | _               | _      | SEG8  | _    |
| 6       | K12                      | _       | _      | _     | _                |                                           | P405         | _             | SSITXD0_A                                           | GTIOC1A                          | _               | _      | SEG9  | _    |
| 7       | J12                      | _       | _      | _     | _                | _                                         | P406         | _             | SSIRXD0_A                                           | GTIOC1B                          | _               | _      | SEG10 | _    |
| 8       | H12                      | F6      | 4      | F7    | _                | _                                         | P700         | _             | _                                                   | _                                | _               | _      | SEG11 | _    |
| 9       | K13                      | H7      | 5      | F8    | 3                | VCL0                                      | _            | _             | _                                                   | _                                | _               | _      | _     | _    |
| 10      | J13                      | H6      | 6      | E7    | 4                | XCIN                                      | P215         | _             | _                                                   | _                                | _               | _      | _     | _    |
| 11      | H13                      | H5      | 7      | E8    | 5                | XCOUT                                     | P214         | _             | _                                                   | _                                | _               | _      | _     | _    |
| 12      | G13                      | G4      | 8      | D8    | 6                | VSS                                       | _            | _             | _                                                   | _                                | _               | _      | _     | _    |
| 13      | E13                      | H4      | 9      | В8    | 7                | XTAL                                      | P213         | IRQ2          | TXD0/SDA0/MOSI0                                     | GTETRGC/<br>GTIOC0A              | _               | _      | _     | _    |
| 14      | D13                      | НЗ      | 10     | C8    | 8                | EXTAL                                     | P212         | IRQ3          | RXD0/SCL0/MISO0                                     | GTETRGD/<br>GTIOC0B/AGTEE1       | _               | _      | _     | _    |
| 15      | F13                      | G3      | 11     | D7    | 9                | vcc                                       | _            | _             | _                                                   | _                                | _               | _      | _     | _    |
| 16      | H11                      | _       | _      | _     | _                | CACREF                                    | P708         | IRQ11         | AUDIO_CLK                                           | _                                | _               | _      | SEG12 | _    |
| 17      | F11                      | _       | _      | _     | _                | ı                                         | P415         | IRQ8          | USB_VBUSEN                                          | GTIOC0A                          | _               | _      | SEG13 | _    |
| 18      | Н8                       | _       | -      | _     | _                | -                                         | P414         | IRQ9          | _                                                   | GTIOC0B                          | _               | _      | SEG14 | _    |
| 19      | G8                       | _       | -      | _     | _                | -                                         | P413         | _             | _                                                   | GTOUUP                           | _               | _      | SEG15 | _    |
| 20      | G9                       | _       | _      | _     | _                | _                                         | P412         | _             | CTS3                                                | GTOULO/AGTEE1                    | _               | _      | SEG16 | _    |
| 21      | F12                      | H2      | 12     | C7    | _                | _                                         | P411         | IRQ4          | CTS3_RTS3/SS3                                       | GTOVUP/AGTOA1                    | _               | _      | VL1   | _    |
| 22      | G12                      | F3      | 13     | C6    | _                | _                                         | P410         | IRQ5          | SCK3                                                | GTOVLO/AGTOB1                    | _               | _      | VL2   | _    |
| 23      | E12                      | G2      | 14     | В7    | 10               | _                                         | P409         | IRQ6          | TXD3/SDA3/MOSI3/<br>USB_EXICEN                      | GTOWUP                           | _               | _      | VL4   | -    |
| 24      | D12                      | F2      | 15     | В6    | 11               | _                                         | P408         | IRQ7          | CTS4_RTS4/SS4/RXD3/SCL3/<br>MISO3/USB_ID            | GTOWLO/<br>GTIOC2B/RTCIC0        | _               | _      | VL3   | _    |
| 25      | B13                      | H1      | 16     | A8    | 12               | Ī                                         | P407         | _             | CTS4/USB_VBUS                                       | GTIOC2A/AGTIO0/<br>RTCOUT        | ADTRG0          | _      | SEG17 | _    |
| 26      | A10                      | G1      | 17     | E1    | 13               | VSS_USB                                   | _            | _             | _                                                   | _                                | _               | _      | _     | _    |
| 27      | A13                      | E2      | 18     | A7    | 14               | USB_DM                                    | P815         | _             | TxDA1                                               | _                                | _               | _      | _     | _    |
| 28      | A12                      | E1      | 19     | A6    | 15               | USB_DP                                    | P814         | _             | RxDA1                                               | _                                | _               | _      | _     | _    |
| 29      | A9                       | F1      | 20     | D1    | 16               | VCC_USB                                   | _            | _             | _                                                   | _                                | _               | _      | _     | _    |
| 30      | B12                      | F5      | 21     | D6    | 17               | _                                         | P207         | _             | TXD4/SDA4/MOSI4/<br>USB_OVRCURB/QSSL                | GTIOC3A                          | _               | _      | CAPH  | _    |
| 31      | C12                      | E3      | 22     | E6    | 18               | Ī                                         | P206         | IRQ0          | RXD4/SCL4/MISO4/<br>USB_VBUSEN                      | GTIU/GTIOC3B                     | _               | _      | CAPL  | _    |
| 32      | B11                      | E4      | 23     | C5    | -                | CLKOUT                                    | P205         | IRQ1          | SCK4/USB_OVRCURA                                    | GTIV/GTIOC4A/<br>AGTO1           | _               | _      | СОМ0  | _    |
| 33      | A8                       | _       | _      | _     | _                | 1                                         | P204         | _             | CTS4_RTS4/SS4/SSLA0_A/<br>QSPCLK                    | GTIU                             | _               | _      | SEG18 | _    |
| 34      | B10                      | _       | _      | _     | _                | _                                         | P211         | _             | OSIA_A/QIO0 GTIV                                    |                                  | _               | _      | SEG19 | _    |
| 35      | В9                       | _       | -      | _     | _                | ı                                         | P210         | _             | MISOA_A/QIO1                                        | GTIW                             | _               | _      | SEG20 | _    |
| 36      | В8                       | _       | -      | _     | _                | ı                                         | P209         | _             | RSPCKA_A/QIO2                                       | GTOVUP                           | _               | _      | SEG21 | _    |
| 37      | C8                       | D1      | 24     | A5    | _                | 1                                         | P208         | IRQ12         | QIO3                                                | GTOVLO                           | _               | _      | COM1  | _    |
| 38      | В7                       | D2      | 25     | B5    | 19               | RES                                       | _            | _             | _                                                   | _                                | _               | _      | _     | _    |
| 39      | B6                       | D3      | 26     | D5    | 20               | MD                                        | P201         | _             | _                                                   | _                                | _               | _      | _     | _    |

**Table 1.16 Pin list (2 of 3)** 

|         | e 1.   | 10      | Pin list (2 of 3) |       |                  |                                           |              |               |                                                     |                            |                 |         |           |       |
|---------|--------|---------|-------------------|-------|------------------|-------------------------------------------|--------------|---------------|-----------------------------------------------------|----------------------------|-----------------|---------|-----------|-------|
| LQFP100 | BGA100 | WLCSP72 | LQFP64            | BGA64 | LQFP48/<br>QFN48 | Power,<br>System,<br>Clock, Debug,<br>CAC | I/O<br>ports | Ex. interrupt | SCI/IIC/I3C/CANFD/<br>USBFS/SPI/QSPI/UARTA/<br>SSIE | GPT/AGT/RTC                | ADC12/<br>DAC12 | ACMPLP  | SLCDC     | стѕи  |
| 40      | C6     | E5      | 27                | B4    | 21               | _                                         | P200         | NMI           | _                                                   | _                          | _               | _       | _         | _     |
| 41      | F8     | -       | _                 | _     | _                | _                                         | P307         | _             | — GTOUUP                                            |                            | _               | _       | SEG22     | _     |
| 42      | E7     | -       | _                 | _     | _                | _                                         | P306         | _             | TxDA0                                               | GTOULO                     | _               | _       | SEG23     | _     |
| 43      | F7     | -       | _                 | _     | _                | _                                         | P305         | IRQ8          | RxDA0                                               | GTOWUP                     | _               | _       | SEG24     | _     |
| 44      | B5     | C1      | 28                | A4    | _                | _                                         | P304         | IRQ9          | CTS5_RTS5/SS5/CLKA0                                 | GTOWLO/GTIOC3A             | _               | _       | COM2      | _     |
| 45      | A7     | -       | _                 | _     | _                | VSS                                       | _            | _             | _                                                   | _                          | _               | _       | _         | _     |
| 46      | A6     | -       | _                 | _     | _                | VCC                                       | _            | _             | _                                                   | _                          | _               | _       | _         | _     |
| 47      | B4     | C2      | 29                | ВЗ    | _                | _                                         | P303         | _             | SCK5                                                | GTIOC3B                    | _               | _       | СОМЗ      | _     |
| 48      | A5     | C3      | 30                | А3    | 22               | _                                         | P302         | IRQ5          | TXD5/SDA5/MOSI5/SCL0_A/<br>SSLA3_B                  | GTOUUP/GTIOC4A             | ADTRG0          | _       | SEG25     | _     |
| 49      | A4     | D4      | 31                | B2    | 23               | _                                         | P301         | IRQ6          | RXD5/SCL5/MISO5/SDA0_A/<br>SSLA2_B                  | GTOULO/GTIOC4B/<br>AGTIO0  | _               | _       | SEG26     | _     |
| 50      | A2     | В1      | 32                | A2    | 24               | SWCLK                                     | P300         | _             | CTS5/SSLA1_B                                        | GTOUUP/GTIOC0A             | _               | _       | SEG27     | _     |
| 51      | A1     | A1      | 33                | A1    | 25               | SWDIO                                     | P108         | _             | CTS9_RTS9/SS9/SSLA0_B                               | GTOULO/GTIOC0B             | _               | _       | SEG28     | _     |
| 52      | B2     | B2      | 34                | B1    | 26               | CLKOUT                                    | P109         | _             | TXD9/SDA9/MOSI9/MOSIA_B                             | GTOVUP/GTIOC1A             | _               | _       | COM4/SEG0 | _     |
| 53      | B1     | C4      | 35                | C4    | 27               | _                                         | P110         | IRQ3          | RXD9/SCL9/MISO9/MISOA_B                             | GTOVLO/GTIOC1B             | _               | _       | COM5/SEG1 | _     |
| 54      | В3     | В3      | 36                | СЗ    | 28               | _                                         | P111         | IRQ4          | SCK9/RSPCKA_B                                       | _                          | _               | VCOUT   | COM6/SEG2 | _     |
| 55      | C2     | A2      | 37                | C2    | 29               | _                                         | P112         | _             | CTS9_RTS9/SS9/SSLA0_B/<br>QSSL                      | _                          | _               | _       | COM7/SEG3 | _     |
| 56      | D1     | B4      | 38                | D4    | _                | _                                         | P113         | _             | SSIBCK0_B                                           | _                          | _               | _       | SEG29     | _     |
| 57      | D2     | А3      | _                 | D3    | _                | _                                         | P114         | _             | CTS9/SSILRCK0_B/SSIFS0_B                            | _                          | _               | _       | SEG30     | _     |
| 58      | E1     | C5      | _                 | D2    | _                | _                                         | P115         | _             | TXD1/SDA1/MOSI1/TXDX1/<br>SIOX1/SSIRXD0_B           | GTIOC4A                    | _               | _       | SEG31     | _     |
| 59      | E2     | B5      | _                 | C1    | _                | _                                         | P608         | _             | RXD1/SCL1/MISO1/RXDX1/<br>SSITXD0_B                 | GTIOC4B                    | _               | _       | SEG32     | _     |
| 60      | F6     | -       | -                 | _     | _                | _                                         | P609         | _             | SCK1                                                | GTIOC5A                    | _               | _       | SEG33     | _     |
| 61      | G5     | -       | _                 | _     | _                | _                                         | P610         | _             | CTS1_RTS1/SS1                                       | GTIOC5B                    | _               | _       | SEG34     | _     |
| 62      | F1     | A4      | 39                | _     | 30               | VCC                                       | _            | _             | _                                                   | _                          | _               | _       | _         | _     |
| 63      | G1     | A5      | 40                | _     | 31               | VSS                                       | _            | _             | _                                                   | _                          | _               | _       | _         | _     |
| 64      | H1     | A6      | 41                | F1    | 32               | VCL                                       | _            | _             | 1                                                   | _                          | _               | _       | _         | _     |
| 65      | G6     | _       | _                 | _     | _                | -                                         | P602         | _             | _                                                   | _                          | _               | _       | SEG35     | _     |
| 66      | H6     | _       | _                 | _     | _                | -                                         | P601         | _             |                                                     | GTIOC2A                    | _               | _       | SEG36     | _     |
| 67      | H7     | _       | _                 | _     | _                | CACREF/<br>CLKOUT                         | P600         | _             | _                                                   | GTIOC2B                    | _               | _       | SEG37     | _     |
| 68      | H2     | _       | -                 | F2    | _                | ı                                         | P107         | _             |                                                     | AGTOA0                     | _               | _       | SEG38     | _     |
| 69      | НЗ     | В6      | 42                | E2    | _                | _                                         | P106         | _             | CTS3                                                | GTETRGD/AGTOB0             | _               | _       | SEG39     | _     |
| 70      | F3     | C6      | 43                | E3    | -                |                                           | P105         | IRQ0          | CTS3_RTS3/SS3                                       | GTETRGA/<br>GTIOC1A        | _               | _       | SEG40     | _     |
| 71      | J7     | C7      | 44                | F3    | -                | _                                         | P104         | IRQ1          | SCK3/QSPCLK                                         | GTETRGB/<br>GTIOC1B        | _               | _       | SEG41     | _     |
| 72      | J1     | A7      | 45                | E4    | 33               | _                                         | P103         | _             | CTS0_RTS0/SS0/TXD3/SDA3/<br>MOSI3/CRX0/QIO2         | GTOWUP                     | _               | CMPREF1 | SEG42     | TS0   |
| 73      | K1     | A8      | 46                | E5    | 34               | _                                         | P102         | _             | SCK0/RXD3/SCL3/MISO3/<br>CTX0/QIO3                  | GTOWLO/AGTO0               | ADTRG0          | CMPIN1  | SEG43     | TS1   |
| 74      | M1     | В7      | 47                | G1    | 35               | _                                         | P101         | IRQ1          | TXD0/SDA0/MOSI0/SCL0_B/<br>QIO0                     | GTETRGB/<br>GTIOC5A/AGTEE0 | _               | CMPREF0 | SEG44     | TS2   |
| 75      | N1     | A9      | 48                | H1    | 36               | _                                         | P100         | IRQ2          | RXD0/SCL0/MISO0/SDA0_B/<br>QIO1                     | GTETRGA/<br>GTIOC5B/AGTIO0 | _               | CMPIN0  | SEG45     | TS3   |
| 76      | M3     | B8      | 49                | H2    | 37               | CACREF                                    | P500         | _             | CTS0/USB_VBUSEN/QSPCLK                              | GTIU/AGTOA0                | AN021           | VCOUT   | SEG46     | TSCAP |
| 77      | N2     | В9      | _                 | _     | _                | _                                         | P501         | IRQ11         | USB_OVRCURA/QSSL                                    | GTIV/AGTOB0                | _               | _       | SEG47     | TS4   |
| 78      | M2     | _       | _                 | _     | _                | _                                         | P502         | IRQ12         | USB_OVRCURB/QIO0                                    | GTIW                       | _               | _       | SEG48     | TS5   |
| 79      | L2     | _       | _                 | _     | _                | _                                         | P503         | _             | USB_EXICEN/QIO1                                     | GTETRGC                    | _               | _       | SEG49     | TS6   |
| 80      | K2     | _       | _                 | _     | _                | _                                         | P504         | _             | USB_ID/QIO2                                         | GTETRGD                    | _               | _       | SEG50     | TS7   |
| 81      | J2     | _       | _                 | _     | _                | _                                         | P505         | IRQ14         | QIO3                                                | _                          | _               | VCOUT   | SEG51     | _     |

Table 1.16 Pin list (3 of 3)

| LQFP100 | BGA100     | WLCSP72 | LQFP64 | BGA64 | LQFP48/<br>QFN48 | Power,<br>System,<br>Clock, Debug,<br>CAC | I/O<br>ports | Ex. interrupt | SCI/IIC/I3C/CANFD/<br>USBFS/SPI/QSPI/UARTA/<br>SSIE | GPT/AGT/RTC | ADC12/<br>DAC12 | ACMPLP | SLCDC | стѕи |
|---------|------------|---------|--------|-------|------------------|-------------------------------------------|--------------|---------------|-----------------------------------------------------|-------------|-----------------|--------|-------|------|
| 82 F    | -2         | C8      | 50     | _     | -                | VCC                                       | _            | ı             | 1                                                   | _           | _               | _      | _     | _    |
| 83 G    | <b>3</b> 2 | C9      | 51     | _     | _                | VSS                                       | _            | 1             | 1                                                   | _           | _               | _      | _     | _    |
| 84 N    | ٧4         | D6      | 52     | НЗ    | 38               |                                           | P506         | IRQ13         | TXD5/SDA5/MOSI5                                     | GTIOC4A     | AN020           | _      | _     | TS8  |
| 85 M    | И4         | D7      | 53     | G2    | 39               | -                                         | P507         | _             | RXD5/SCL5/MISO5/CLKA0                               | GTIOC4B     | AN019           | _      | _     | TS9  |
| 86 M    | M5         | D8      | 54     | G3    | 40               | -                                         | P508         | _             | CTS5_RTS5/SS5/TxDA0                                 | _           | AN018           | _      | _     | TS10 |
| 87 N    | <b>N</b> 5 | D9      | 55     | F4    | 41               | EXLVD                                     | P509         | _             | SCK5/RxDA0                                          | _           | AN017           | _      | _     | TS11 |
| 88 L    | .6         | D5      | -      | _     | -                | _                                         | P510         | _             | TXD9/SDA9/MOSI9                                     | _           | AN025           | _      | _     | _    |
| 89 M    | И6         | -       | -      | _     | -                | _                                         | P511         | _             | RXD9/SCL9/MISO9/CLKA1                               | _           | AN024           | _      | _     | _    |
| 90 N    | ۱6         | -       | -      | _     | -                | _                                         | P512         | _             | CTS9_RTS9/SS9/TxDA1                                 | _           | AN023           | _      | _     | _    |
| 91 L    | _8         | -       | -      | _     | -                | _                                         | P513         | _             | SCK9/RxDA1                                          | _           | AN022           | _      | _     | _    |
| 92 M    | M7         | E8      | 56     | H4    | 42               | AVCC0                                     | _            | _             | _                                                   | _           | _               | _      | _     | _    |
| 93 M    | M8         | E9      | 57     | G4    | 43               | AVSS0                                     | -            | 1             | _                                                   | _           | _               | _      | _     | _    |
| 94 N    | <b>N8</b>  | F8      | 58     | H5    | 44               | VREFL0                                    | P011         | IRQ11         | _                                                   | _           | AN004           | _      | _     | _    |
| 95 N    | N7         | F9      | 59     | H6    | 45               | VREFH0                                    | P010         | IRQ10         | _                                                   | _           | AN003           | _      | _     | _    |
| 96 N    | <b>1</b> 9 | E7      | 60     | G5    | 46               |                                           | P004         | IRQ9          | 1                                                   | _           | AN002/DA0       | _      | _     | _    |
| 97 M    | И9         | F7      | 61     | G6    | 47               | 1                                         | P003         | -             | _                                                   | _           | AN001           | _      | _     | _    |
| 98 M    | M10        | G9      | 62     | F5    | 48               | 1                                         | P002         | IRQ8          | _                                                   | _           | AN000           | _      | _     | _    |
| 99 N    | N10        | G8      | 63     | H7    | _                | _                                         | P001         | IRQ7          | _                                                   | _           | AN006           | _      | _     | _    |
| 100 M   | VI11       | G7      | 64     | G7    | _                | _                                         | P000         | IRQ6          | _                                                   | _           | AN005           | _      | _     | _    |
| _  -    | -          | G5      | _      | _     | _                | VSS                                       | _            | _             | _                                                   | _           | _               | _      | _     | _    |
| _  -    | -          | G6      | _      | _     | _                | VSS                                       | _            | _             | _                                                   | _           | _               | _      | _     | _    |
| _  -    | -          | F4      | _      | _     | _                | VSS                                       | _            | _             | _                                                   | _           | _               | _      | _     | _    |

RA4L1 Datasheet 2. Electrical Characteristics

### 2. Electrical Characteristics

Electrical Characteristics are only for QFP/QFN. BGA/WLCSP are under development.

Unless otherwise specified, the electrical characteristics of the MCU are defined under the following conditions:

$$VCC^{*1} = AVCC0 = VCC\_USB = 1.6 \text{ to } 3.6 \text{ V}, VREFH0 = 1.6 \text{ V to } AVCC0$$

$$VSS = AVSS0 = VREFL0 = VSS\_USB = 0 V, Ta = T_{opr}$$

Note 1. The typical condition is set to VCC = 3.3 V.

Figure 2.1 shows the timing conditions.



Figure 2.1 Input or output timing measurement conditions

The measurement conditions of the timing specifications for each peripheral are recommended for the best peripheral operation. However, make sure to adjust driving abilities for each pin to meet the conditions of your system.

### 2.1 Absolute Maximum Ratings

Table 2.1 Absolute maximum ratings (1 of 2)

| Parameter                    |                              | Symbol          | Value                      | Unit |
|------------------------------|------------------------------|-----------------|----------------------------|------|
| Power supply voltage         |                              | VCC, VCC_USB*2  | -0.5 to +4.0               | V    |
| Input voltage                | 5V-tolerant ports*1          | V <sub>in</sub> | -0.3 to +6.5               | V    |
|                              | P000 to P004, P010, P011     | V <sub>in</sub> | -0.3 to AVCC0 + 0.3        | V    |
|                              | Others                       | V <sub>in</sub> | -0.3 to VCC + 0.3          | V    |
| Reference power supply v     | oltage                       | VREFH0          | -0.3 to +4.0               | V    |
| Analog power supply volta    | ge                           | AVCC0*2         | -0.5 to +4.0               | V    |
| Analog input voltage         | When AN000 to AN006 are used | V <sub>AN</sub> | -0.3 to AVCC0 + 0.3        | V    |
| When AN017 to AN025 are used |                              |                 | -0.3 to VCC + 0.3          | V    |
| Operating temperature*3 *2   | Operating temperature*3 *4   |                 | -40 to +105<br>-40 to +125 | °C   |

Table 2.1 Absolute maximum ratings (2 of 2)

| Parameter           | Symbol           | Value       | Unit |
|---------------------|------------------|-------------|------|
| Storage temperature | T <sub>stg</sub> | -55 to +140 | °C   |

Note 1. Ports P301, P302, P400, P401, and P407 are 5V-tolerant.

Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up might cause malfunction and the abnormal current that passes in the device at this time might cause degradation of internal elements.

- Note 2. Connect AVCC0 and VCC USB to VCC
- Note 3. See section 2.2.1. Tj/Ta Definition.
- Note 4. The upper limit of the operating temperature is 105 °C or 125 °C, depending on the product.

#### Caution: Permanent damage to the MCU may result if absolute maximum ratings are exceeded.

To preclude any malfunctions due to noise interference, insert capacitors with high frequency characteristics between the VCC and VSS pins, between the AVCC0 and AVSS0 pins, and between the VREFH0 and VREFL0 pins when VREFH0 is selected as the high potential reference voltage for the ADC12. Place capacitors of the following value as close as possible to every power supply pin and use the shortest and heaviest possible traces:

- VCC and VSS: about 0.1 μF
- AVCC0 and AVSS0: about 0.1 μF
- VREFH0 and VREFL0: about 0.1 μF

Also, connect capacitors as stabilization capacitance.

Connect the VCL pin and VCL0 pin to a VSS pin by a 4.7  $\mu F$  capacitor. Each capacitor must be placed close to the pin.

Table 2.2 Recommended operating conditions

| Parameter                    | Symbol     |                      | Min | Тур      | Max   | Unit |
|------------------------------|------------|----------------------|-----|----------|-------|------|
| Power supply voltages        | VCC*1 *2   | When USB is not used | 1.6 | _        | 3.6   | ٧    |
|                              |            | When USB is used     | 3.0 | <u> </u> | 3.6   | ٧    |
|                              | VSS        | vss                  |     |          | _     | ٧    |
| USB power supply voltage     | VCC_USB    | VCC_USB              |     |          |       | ٧    |
|                              | VSS_USB    | VSS_USB              |     |          |       | ٧    |
| Analog power supply voltages | AVCC0*1 *2 | AVCC0*1 *2           |     |          | 3.6   | V    |
|                              | AVSS0      |                      | _   | 0        | _     | ٧    |
|                              | VREFH0     | When used as ADC12   | 1.6 | -        | AVCC0 | V    |
|                              | VREFL0     | Reference            | _   | 0        | _     | V    |

Note 1. Use AVCC0 and VCC under the following conditions: AVCC0 = VCC

#### 2.2 DC Characteristics

### 2.2.1 Tj/Ta Definition

#### Table 2.3 DC characteristics

Conditions: Products with operating temperature (Ta) -40 to +125 °C

| Parameter                        | Symbol | Тур | Max               | Unit | Test conditions                                    |
|----------------------------------|--------|-----|-------------------|------|----------------------------------------------------|
| Permissible junction temperature | Tj     | _   | 140               | °C   | High-speed mode                                    |
|                                  |        |     | 105 <sup>*1</sup> |      | Middle-speed mode Low-speed mode Subosc-speed mode |

Note: Make sure that Tj = T<sub>a</sub> +  $\theta$ ja × total power consumption (W), where total power consumption = (VCC - V<sub>OH</sub>) ×  $\Sigma$ I<sub>OH</sub> + V<sub>OL</sub> ×  $\Sigma$ I<sub>OL</sub> + I<sub>CC</sub>max × VCC.

Note 1. The upper limit of operating temperature is 105 °C or 125 °C, depending on the product. If the part number shows the operation temperature at 85 °C, then the maximum value of Tj is 105 °C, otherwise it is 140 °C.



Note 2. When powering on the VCC and AVCC0 pins, power them on at the same time or the VCC pin first and then the AVCC0 pins. When powering off the VCC and AVCC0 pins, power them off at the same time or the AVCC0 pin first and then the VCC pins.

**RA4L1 Datasheet** 2. Electrical Characteristics

#### I/O V<sub>IH</sub>, V<sub>IL</sub> 2.2.2

Table 2.4  $I/O V_{IH}, V_{IL}$ 

Conditions: VCC = AVCC0 = 1.6 to 3.6 V

| Parameter                     |                                  | Symbol          | Min         | Тур | Max         | Unit | Test Conditions      |
|-------------------------------|----------------------------------|-----------------|-------------|-----|-------------|------|----------------------|
| Schmitt trigger               | IIC (SDA0_A,                     | V <sub>IH</sub> | VCC × 0.7   | _   | 5.8         | V    | _                    |
| input voltage                 | SCL0_A)/I3C (except for SMBus)*1 | V <sub>IL</sub> | _           | _   | VCC × 0.3   |      |                      |
|                               |                                  | ΔV <sub>T</sub> | VCC × 0.10  | _   | _           |      | VCC = 2.7 V to 3.6 V |
|                               |                                  |                 | VCC × 0.05  | _   | _           |      | VCC = 1.6 V to2.7 V  |
|                               | RES, NMI Other                   | V <sub>IH</sub> | VCC × 0.8   | _   | _           |      | _                    |
|                               | peripheral input pins excluding  | V <sub>IL</sub> | _           | _   | VCC × 0.2   |      |                      |
|                               | IIC (SDA0_A,<br>SCL0_A)/I3C      | ΔV <sub>T</sub> | VCC × 0.10  | _   | _           |      | VCC = 2.7 V to 3.6 V |
|                               | _ / - /                          |                 | VCC × 0.05  | _   | _           |      | VCC = 1.6 V to 2.7 V |
| Input voltage                 | IIC/I3C (SMBus)*2                | V <sub>IH</sub> | 2.0         | _   | _           |      | VCC = 1.8 to 3.6 V   |
| except for<br>Schmitt trigger |                                  | V <sub>IL</sub> | _           | _   | 0.5         |      | VCC = 1.8 to 3.6 V   |
| input pin                     | 5V-tolerant ports*3              | V <sub>IH</sub> | VCC × 0.8   | _   | 5.8         | 1    | _                    |
|                               |                                  | V <sub>IL</sub> | _           | _   | VCC × 0.2   |      |                      |
|                               | P000 to P004, P010,              | V <sub>IH</sub> | AVCC0 × 0.8 | _   | _           |      |                      |
|                               | P011                             | V <sub>IL</sub> | _           | _   | AVCC0 × 0.2 |      |                      |
|                               | Input port pins except           | V <sub>IH</sub> | VCC × 0.8   | _   | _           |      |                      |
|                               | for P000 to P004,<br>P010, P011  | V <sub>IL</sub> | _           | _   | VCC × 0.2   |      |                      |

Note 1. SCL0\_A, SDA0\_A, I3C\_SCL, I3C\_SDA (total 4 pins)
Note 2. SCL0\_A, SDA0\_A, SCL0\_B, SDA0\_B, I3C\_SCL, I3C\_SDA (total 6 pins)

Note 3. P400, P401, P407, P301, P302 (total 5 pins)

#### 2.2.3 I/O I<sub>OH</sub>, I<sub>OL</sub>

#### I/O I<sub>OH</sub>, I<sub>OL</sub> (1 of 8) Table 2.5

| Parameter                                          | Symbol          | Min | Тур | Max  | Unit | Test conditions |
|----------------------------------------------------|-----------------|-----|-----|------|------|-----------------|
| Permissible output current (average value per pin) | I <sub>OH</sub> | _   | _   | -4.0 | mA   |                 |
|                                                    | I <sub>OL</sub> | _   | _   | 8.0  | mA   |                 |
| Permissible output current (max value per pin)     | I <sub>OH</sub> | _   | _   | -4.0 | mA   |                 |
|                                                    | I <sub>OL</sub> | _   | _   | 8.0  | mA   |                 |

Table 2.5 I/O I<sub>OH</sub>, I<sub>OL</sub> (2 of 8)

| Parameter                             |                               |                                 | Symbol                 | Min | Тур | Max  | Unit | Test conditions         |
|---------------------------------------|-------------------------------|---------------------------------|------------------------|-----|-----|------|------|-------------------------|
| Permissible output current (max value | All products                  | Total of ports<br>P000 to P004, | ΣI <sub>OH</sub> (max) | _   |     | -30  | mA   | AVCC0 = 2.7<br>to 3.6 V |
| total pins) <sup>*1</sup>             |                               | P010, P011                      |                        | _   |     | -8   | mA   | AVCC0 = 1.8<br>to 2.7 V |
|                                       |                               |                                 |                        | _   | _   | -4   | mA   | AVCC0 = 1.6<br>to 1.8 V |
|                                       |                               |                                 | ΣI <sub>OL</sub> (max) |     | _   | 50   | mA   | AVCC0 = 2.7<br>to 3.6 V |
|                                       |                               |                                 |                        | _   | _   | 4    | mA   | AVCC0 = 1.8<br>to 2.7 V |
|                                       |                               |                                 |                        | _   | _   | 2    | mA   | AVCC0 = 1.6<br>to 1.8 V |
|                                       |                               | Total of ports<br>P212, P213    | ΣΙ <sub>ΟΗ</sub>       |     |     | -8.0 | mA   | VCC = 2.7 to<br>3.6 V   |
|                                       |                               |                                 |                        | _   | _   | -2   | mA   | VCC = 1.8 to 2.7 V      |
|                                       |                               |                                 |                        | _   |     | -1   | mA   | VCC = 1.6 to<br>1.8 V   |
|                                       |                               |                                 | ΣI <sub>OL</sub>       | _   |     | 16.0 | mA   | VCC = 2.7 to<br>3.6 V   |
|                                       |                               |                                 |                        | _   | _   | 1.2  | mA   | VCC = 1.8 to 2.7 V      |
|                                       |                               |                                 |                        | _   | _   | 0.6  | mA   | VCC = 1.6 to<br>1.8 V   |
|                                       | 100 pin QFP, 100 pin<br>BGA*2 | Total of ports<br>P400 to P415, | ΣI <sub>OH</sub> (max) | _   |     | -30  | mA   | VCC = 2.7 to<br>3.6 V   |
|                                       |                               | P700, P708                      |                        | _   | _   | -8   | mA   | VCC = 1.8 to 2.7 V      |
|                                       |                               |                                 |                        | _   | _   | -4   | mA   | VCC = 1.6 to<br>1.8 V   |
|                                       |                               |                                 | ΣI <sub>OL</sub> (max) | _   | _   | 50   | mA   | VCC = 2.7 to<br>3.6 V   |
|                                       |                               |                                 |                        | _   |     | 4    | mA   | VCC = 1.8 to 2.7 V      |
|                                       |                               |                                 |                        | _   |     | 2    | mA   | VCC = 1.6 to<br>1.8 V   |

Table 2.5 I/O I<sub>OH</sub>, I<sub>OL</sub> (3 of 8)

| Parameter                                |                               |                                                                                   | Symbol                 | Min | Тур | Max  | Unit                  | Test conditions       |                    |   |   |    |                    |                    |    |
|------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------|------------------------|-----|-----|------|-----------------------|-----------------------|--------------------|---|---|----|--------------------|--------------------|----|
| Permissible output<br>current (max value | 100 pin QFP, 100 pin<br>BGA*2 | Total of ports<br>P204 to P211,                                                   | ΣI <sub>OH</sub> (max) | _   | _   | -30  | mA                    | VCC = 2.7 to<br>3.6 V |                    |   |   |    |                    |                    |    |
| total pins) <sup>*1</sup>                |                               | P814, P815                                                                        |                        | _   |     | -8   | mA                    | VCC = 1.8 to 2.7 V    |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   |                        | _   | _   | -4   | mA                    | VCC = 1.6 to<br>1.8 V |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   | ΣI <sub>OL</sub> (max) | _   | _   | 50   | mA                    | VCC = 2.7 to<br>3.6 V |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   |                        |     | _   | _    | 4                     | mA                    | VCC = 1.8 to 2.7 V |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   |                        | _   |     | 2    | mA                    | VCC = 1.6 to<br>1.8 V |                    |   |   |    |                    |                    |    |
|                                          |                               | Total of ports<br>P108 to P112,<br>P201, P300 to<br>P307                          | ΣI <sub>OH</sub> (max) | _   |     | -30  | mA                    | VCC = 2.7 to<br>3.6 V |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   |                        | _   |     | -8   | mA                    | VCC = 1.8 to 2.7 V    |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   |                        | _   |     | -4   | mA                    | VCC = 1.6 to<br>1.8 V |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   | ΣI <sub>OL</sub> (max) | _   |     | 50   | mA                    | VCC = 2.7 to<br>3.6 V |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   |                        | _   | _   | 4    | mA                    | VCC = 1.8 to 2.7 V    |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   | _                      | _   | 2   | mA   | VCC = 1.6 to<br>1.8 V |                       |                    |   |   |    |                    |                    |    |
|                                          |                               | Total of ports<br>P100 to P107,<br>P113 to P115,<br>P600 to P603,<br>P608 to P610 | ΣI <sub>OH</sub>       | _   |     | -30  | mA                    | VCC = 2.7 to<br>3.6 V |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   |                        | _   |     | -8   | mA                    | VCC = 1.8 to 2.7 V    |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   |                        | _   | _   | -4   | mA                    | VCC = 1.6 to<br>1.8 V |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   | Σl <sub>OL</sub>       | _   | _   | 50   | mA                    | VCC = 2.7 to<br>3.6 V |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   |                        |     |     |      |                       |                       |                    |   |   | _  | _                  | 4                  | mA |
|                                          |                               |                                                                                   |                        | _   | _   | 2    | mA                    | VCC = 1.6 to<br>1.8 V |                    |   |   |    |                    |                    |    |
|                                          |                               | Total of ports<br>P500 to P513                                                    | ΣI <sub>OH</sub> (max) | _   | -   | -30  | mA                    | VCC = 2.7 to<br>3.6 V |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   |                        |     |     |      |                       |                       |                    | _ | _ | -8 | mA                 | VCC = 1.8 to 2.7 V |    |
|                                          |                               |                                                                                   |                        | _   |     | -4   | mA                    | VCC = 1.6 to<br>1.8 V |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   | ΣI <sub>OL</sub> (max) | _   | _   | 50   | mA                    | VCC = 2.7 to<br>3.6 V |                    |   |   |    |                    |                    |    |
|                                          |                               |                                                                                   |                        |     |     |      |                       |                       | _                  | _ | 4 | mA | VCC = 1.8 to 2.7 V |                    |    |
|                                          |                               |                                                                                   |                        | _   | _   | 2    | mA                    | VCC = 1.6 to<br>1.8 V |                    |   |   |    |                    |                    |    |
|                                          |                               | Total of all output                                                               | ΣI <sub>OH</sub> (max) | _   | _   | -100 | mA                    |                       |                    |   |   |    |                    |                    |    |
|                                          |                               | pin                                                                               | ΣI <sub>OL</sub> (max) | -   | _   | 100  | mA                    |                       |                    |   |   |    |                    |                    |    |

Table 2.5 I/O I<sub>OH</sub>, I<sub>OL</sub> (4 of 8)

| Parameter                             |                        |                                    | Symbol                 | Min | Тур | Max | Unit                  | Test conditions       |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|---------------------------------------|------------------------|------------------------------------|------------------------|-----|-----|-----|-----------------------|-----------------------|---|---|---|----|-----------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|---|---|---|----|
| Permissible output current (max value | 72 pin WLCSP*2         | Total of ports<br>P400 to P402,    | ΣI <sub>OH</sub> (max) | _   |     | -30 | mA                    | VCC = 2.7 to<br>3.6 V |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
| total pins)*1                         |                        | P407 to P411,<br>P700              |                        | _   |     | -8  | mA                    | VCC = 1.8 to 2.7 V    |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        |                                    |                        | _   | _   | -4  | mA                    | VCC = 1.6 to<br>1.8 V |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        |                                    | ΣI <sub>OL</sub> (max) | _   | _   | 50  | mA                    | VCC = 2.7 to<br>3.6 V |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        |                                    |                        | _   | _   | 4   | mA                    | VCC = 1.8 to 2.7 V    |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        |                                    |                        | _   | _   | 2   | mA                    | VCC = 1.6 to<br>1.8 V |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        | Total of ports<br>P201, P205 to    | ΣI <sub>OH</sub> (max) |     | _   | -30 | mA                    | VCC = 2.7 to<br>3.6 V |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        | P208, P303,<br>P304, P814,<br>P815 |                        | _   | _   | -8  | mA                    | VCC = 1.8 to 2.7 V    |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        |                                    |                        | _   | _   | -4  | mA                    | VCC = 1.6 to<br>1.8 V |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        |                                    | ΣI <sub>OL</sub> (max) | _   | _   | 50  | mA                    | VCC = 2.7 to<br>3.6 V |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        |                                    |                        | _   | _   | 4   | mA                    | VCC = 1.8 to 2.7 V    |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        |                                    |                        |     |     |     |                       |                       | _ | _ | 2 | mA | VCC = 1.6 to<br>1.8 V |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        | Total of ports<br>P300 to P302,    | ΣI <sub>OH</sub> (max) | _   | _   | -30 | mA                    | VCC = 2.7 to<br>3.6 V |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        | P108 to P115                       |                        | _   |     | -8  | mA                    | VCC = 1.8 to 2.7 V    |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       | ΣI <sub>OL</sub> (max) |                                    | _                      | _   | -4  | mA  | VCC = 1.6 to<br>1.8 V |                       |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        | ΣI <sub>OL</sub> (max)             | _                      |     | 50  | mA  | VCC = 2.7 to<br>3.6 V |                       |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |
|                                       |                        |                                    |                        |     |     |     |                       |                       |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | _ | _ | 4 | mA |
|                                       |                        |                                    |                        | _   | _   | 2   | mA                    | VCC = 1.6 to<br>1.8 V |   |   |   |    |                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |   |   |    |

Table 2.5 I/O I<sub>OH</sub>, I<sub>OL</sub> (5 of 8)

| Parameter                                             |                       |                                    | Symbol                 | Min | Тур | Max | Unit                  | Test conditions       |    |
|-------------------------------------------------------|-----------------------|------------------------------------|------------------------|-----|-----|-----|-----------------------|-----------------------|----|
| Permissible output<br>current (max value              | 72 pin WLCSP*2        | Total of ports<br>P100 to P104,    | ΣI <sub>OH</sub> (max) | _   |     | -30 | mA                    | VCC = 2.7 to<br>3.6 V |    |
| otal pins) <sup>*1</sup>                              |                       | P500, P501,<br>P506 to P510        |                        | _   | _   | -8  | mA                    | VCC = 1.8 to 2.7 V    |    |
|                                                       |                       |                                    |                        | _   | _   | -4  | mA                    | VCC = 1.6 to<br>1.8 V |    |
|                                                       |                       |                                    | ΣI <sub>OL</sub> (max) | _   | _   | 50  | mA                    | VCC = 2.7 to<br>3.6 V |    |
|                                                       |                       |                                    |                        | _   | _   | 4   | mA                    | VCC = 1.8 to 2.7 V    |    |
|                                                       |                       |                                    |                        | _   |     | 2   | mA                    | VCC = 1.6 to<br>1.8 V |    |
|                                                       |                       | Total of all output                | ΣI <sub>OH</sub> (max) | -   | _   | -60 | mA                    |                       |    |
|                                                       |                       | pin                                | ΣI <sub>OL</sub> (max) | -   | _   | 100 | mA                    |                       |    |
| 64 pin LQFP Total of ports P400 to P402, P407 to P411 | P400 to P402,         | ΣI <sub>OH</sub> (max)             | _                      | _   | -30 | mA  | VCC = 2.7 to<br>3.6 V |                       |    |
|                                                       | P407 to P411,<br>P700 |                                    | _                      |     | -8  | mA  | VCC = 1.8 to 2.7 V    |                       |    |
|                                                       |                       |                                    |                        | _   |     | -4  | mA                    | VCC = 1.6 to<br>1.8 V |    |
|                                                       |                       |                                    | ΣI <sub>OL</sub> (max) | _   | _   | 50  | mA                    | VCC = 2.7 to<br>3.6 V |    |
|                                                       |                       |                                    |                        | _   |     | 4   | mA                    | VCC = 1.8 to 2.7 V    |    |
|                                                       |                       |                                    |                        | _   |     | 2   | mA                    | VCC = 1.6 to<br>1.8 V |    |
|                                                       |                       | Total of ports<br>P201, P205 to    | ΣI <sub>OH</sub> (max) | _   | _   | -30 | mA                    | VCC = 2.7 to<br>3.6 V |    |
|                                                       |                       | P208, P303,<br>P304, P814,<br>P815 |                        | _   |     | -8  | mA                    | VCC = 1.8 to 2.7 V    |    |
|                                                       |                       |                                    |                        | _   | _   | -4  | mA                    | VCC = 1.6 to<br>1.8 V |    |
|                                                       |                       | ΣI <sub>OL</sub> (max)             | _                      | _   | 50  | mA  | VCC = 2.7 to<br>3.6 V |                       |    |
|                                                       |                       |                                    |                        |     |     | _   |                       | 4                     | mA |
|                                                       |                       |                                    |                        | _   | _   | 2   | mA                    | VCC = 1.6 to<br>1.8 V |    |

Table 2.5 I/O I<sub>OH</sub>, I<sub>OL</sub> (6 of 8)

| Parameter                                |                        |                                 | Symbol                 | Min | Тур | Max                | Unit                  | Test conditions       |    |
|------------------------------------------|------------------------|---------------------------------|------------------------|-----|-----|--------------------|-----------------------|-----------------------|----|
| Permissible output<br>current (max value | 64 pin LQFP            | Total of ports<br>P300 to P302, | ΣI <sub>OH</sub> (max) | _   |     | -30                | mA                    | VCC = 2.7 to 3.6 V    |    |
| total pins) <sup>*1</sup>                |                        | P108 to P113                    |                        | _   | _   | -8                 | mA                    | VCC = 1.8 to 2.7 V    |    |
|                                          |                        |                                 |                        | _   | _   | -4                 | mA                    | VCC = 1.6 to<br>1.8 V |    |
|                                          |                        |                                 | ΣI <sub>OL</sub> (max) | _   | _   | 50                 | mA                    | VCC = 2.7 to<br>3.6 V |    |
|                                          |                        |                                 |                        | _   | _   | 4                  | mA                    | VCC = 1.8 to 2.7 V    |    |
|                                          |                        |                                 |                        | _   | _   | 2                  | mA                    | VCC = 1.6 to<br>1.8 V |    |
|                                          |                        | Total of ports<br>P100 to P104, | ΣI <sub>OH</sub> (max) | _   | _   | -30                | mA                    | VCC = 2.7 to<br>3.6 V |    |
|                                          | P500, P506 to<br>P509  |                                 | _                      | _   | -8  | mA                 | VCC = 1.8 to 2.7 V    |                       |    |
|                                          |                        |                                 | _                      | _   | -4  | mA                 | VCC = 1.6 to<br>1.8 V |                       |    |
|                                          |                        |                                 | ΣI <sub>OL</sub> (max) | _   | _   | 50                 | mA                    | VCC = 2.7 to<br>3.6 V |    |
|                                          |                        |                                 |                        | _   | _   | 4                  | mA                    | VCC = 1.8 to 2.7 V    |    |
|                                          |                        |                                 |                        | _   | _   | 2                  | mA                    | VCC = 1.6 to<br>1.8 V |    |
|                                          |                        | Total of all output             | ΣI <sub>OH</sub> (max) | _   | _   | -60                | mA                    |                       |    |
|                                          |                        | pin                             | ΣI <sub>OL</sub> (max) | _   | _   | 100                | mA                    |                       |    |
|                                          | 64 pin BGA*2           | Total of ports<br>P400 to P402, | ΣI <sub>OH</sub> (max) | _   | _   | -30                | mA                    | VCC = 2.7 to 3.6 V    |    |
|                                          |                        | P407 to P411,<br>P700           |                        | _   |     | -8                 | mA                    | VCC = 1.8 to 2.7 V    |    |
|                                          |                        |                                 |                        | _   |     | -4                 | mA                    | VCC = 1.6 to<br>1.8 V |    |
| ΣI <sub>OL</sub> (ma                     | ΣI <sub>OL</sub> (max) | _                               | _                      | 50  | mA  | VCC = 2.7 to 3.6 V |                       |                       |    |
|                                          |                        |                                 |                        |     |     | _                  | _                     | 4                     | mA |
|                                          |                        |                                 |                        | _   | _   | 2                  | mA                    | VCC = 1.6 to<br>1.8 V |    |

Table 2.5 I/O I<sub>OH</sub>, I<sub>OL</sub> (7 of 8)

| Parameter                             |              |                                    | Symbol                 | Min      | Тур | Max | Unit                  | Test conditions       |
|---------------------------------------|--------------|------------------------------------|------------------------|----------|-----|-----|-----------------------|-----------------------|
| Permissible output current (max value | 64 pin BGA*2 | Total of ports<br>P201, P205 to    | ΣI <sub>OH</sub> (max) | _        |     | -30 | mA                    | VCC = 2.7 to<br>3.6 V |
| total pins)*1                         |              | P208, P303,<br>P304, P814,<br>P815 |                        | _        |     | -8  | mA                    | VCC = 1.8 to 2.7 V    |
|                                       |              |                                    |                        | _        | _   | -4  | mA                    | VCC = 1.6 to<br>1.8 V |
|                                       |              |                                    | ΣI <sub>OL</sub> (max) | _        | _   | 50  | mA                    | VCC = 2.7 to<br>3.6 V |
|                                       |              |                                    |                        | _        | _   | 4   | mA                    | VCC = 1.8 to 2.7 V    |
|                                       |              |                                    |                        | _        | _   | 2   | mA                    | VCC = 1.6 to<br>1.8 V |
|                                       |              | Total of ports<br>P300 to P302,    | ΣI <sub>OH</sub> (max) | _        | _   | -30 | mA                    | VCC = 2.7 to<br>3.6 V |
|                                       | P108 to P115 |                                    | _                      | _        | -8  | mA  | VCC = 1.8 to 2.7 V    |                       |
|                                       |              |                                    |                        | _        | _   | -4  | mA                    | VCC = 1.6 to<br>1.8 V |
|                                       |              |                                    | ΣI <sub>OL</sub> (max) | _        | _   | 50  | mA                    | VCC = 2.7 to<br>3.6 V |
|                                       |              |                                    |                        | _        | _   | 4   | mA                    | VCC = 1.8 to 2.7 V    |
|                                       |              |                                    |                        | _        | _   | 2   | mA                    | VCC = 1.6 to<br>1.8 V |
|                                       |              | Total of ports<br>P100 to P104,    | ΣI <sub>OH</sub> (max) | _        | _   | -30 | mA                    | VCC = 2.7 to<br>3.6 V |
|                                       |              | P500, P506 to<br>P509              |                        | _        |     | -8  | mA                    | VCC = 1.8 to 2.7 V    |
|                                       |              |                                    |                        | _        | _   | -4  | mA                    | VCC = 1.6 to<br>1.8 V |
|                                       |              |                                    | ΣI <sub>OL</sub> (max) | _        | _   | 50  | mA                    | VCC = 2.7 to<br>3.6 V |
|                                       |              |                                    | _                      |          | 4   | mA  | VCC = 1.8 to 2.7 V    |                       |
|                                       |              |                                    | _                      |          | 2   | mA  | VCC = 1.6 to<br>1.8 V |                       |
|                                       |              | Total of all output                | ΣI <sub>OH</sub> (max) | <u> </u> | _   | -60 | mA                    |                       |
|                                       |              | pin                                | ΣI <sub>OL</sub> (max) | _        | _   | 100 | mA                    |                       |

Table 2.5 I/O I<sub>OH</sub>, I<sub>OL</sub> (8 of 8)

| Parameter                             |                                      |                                      | Symbol                 | Min | Тур | Max                | Unit                  | Test conditions       |
|---------------------------------------|--------------------------------------|--------------------------------------|------------------------|-----|-----|--------------------|-----------------------|-----------------------|
| Permissible output current (max value | 48 pin products                      | Total of ports<br>P400, P401,        | ΣI <sub>OH</sub> (max) |     |     | -30                | mA                    | VCC = 2.7 to<br>3.6 V |
| total pins) <sup>*1</sup>             |                                      | P407 to P409,<br>P814, P815          |                        | _   | _   | -8                 | mA                    | VCC = 1.8 to 2.7 V    |
|                                       |                                      |                                      |                        | _   | _   | -4                 | mA                    | VCC = 1.6 to<br>1.8 V |
|                                       |                                      |                                      | ΣI <sub>OL</sub> (max) | _   | _   | 50                 | mA                    | VCC = 2.7 to<br>3.6 V |
|                                       |                                      |                                      |                        | _   | _   | 4                  | mA                    | VCC = 1.8 to 2.7 V    |
|                                       |                                      |                                      |                        | _   | _   | 2                  | mA                    | VCC = 1.6 to<br>1.8 V |
|                                       |                                      | Total of ports<br>P108 to P112,      | ΣI <sub>OH</sub> (max) | _   | _   | -30                | mA                    | VCC = 2.7 to<br>3.6 V |
|                                       | P201, P206,<br>P207, P300 to<br>P302 | P201, P206,<br>P207, P300 to<br>P302 |                        | _   | _   | -8                 | mA                    | VCC = 1.8 to 2.7 V    |
|                                       |                                      |                                      | _                      | _   | -4  | mA                 | VCC = 1.6 to<br>1.8 V |                       |
|                                       |                                      |                                      | ΣΙ <sub>ΟL</sub> (max) | _   | _   | 50                 | mA                    | VCC = 2.7 to<br>3.6 V |
|                                       |                                      |                                      |                        | _   | _   | 4                  | mA                    | VCC = 1.8 to 2.7 V    |
|                                       |                                      |                                      |                        | _   | _   | 2                  | mA                    | VCC = 1.6 to<br>1.8 V |
|                                       |                                      | Total of ports<br>P100 to P103,      | ΣI <sub>OH</sub> (max) | _   | _   | -30                | mA                    | VCC = 2.7 to<br>3.6 V |
|                                       |                                      | P500, P506 to<br>P509                |                        | _   | _   | -8                 | mA                    | VCC = 1.8 to 2.7 V    |
|                                       |                                      |                                      |                        | _   | _   | -4                 | mA                    | VCC = 1.6 to<br>1.8 V |
|                                       |                                      |                                      | ΣI <sub>OL</sub> (max) | _   | _   | 50                 | mA                    | VCC = 2.7 to<br>3.6 V |
|                                       |                                      | _                                    | _                      | 4   | mA  | VCC = 1.8 to 2.7 V |                       |                       |
|                                       |                                      |                                      | _                      | _   | 2   | mA                 | VCC = 1.6 to<br>1.8 V |                       |
|                                       |                                      | Total of all output                  | ΣI <sub>OH</sub> (max) | _   | _   | -60                | mA                    |                       |
|                                       | pin                                  |                                      | ΣI <sub>OL</sub> (max) | 1_  | _   | 100                | mA                    |                       |

Note 1. Specification under conditions where the duty factor ≤ 70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

Total output current of pins =  $(I_{OH} \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and  $I_{OH}$  = -30.0 mA

Total output current of pins =  $(-30.0 \times 0.7)/(80 \times 0.01) \cong -26.2$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. Note 2. Specifications are tentative and subject to change.

Caution: To protect the reliability of the MCU, the output current values should not exceed the values in Table 2.5.

# 2.2.4 I/O V<sub>OH</sub>, V<sub>OL</sub>, and Other Characteristics

Table 2.6 I/O V<sub>OH</sub>, V<sub>OL</sub> (1)

Conditions: VCC = AVCC0 = 2.7 to 3.6 V

| Parameter      |                                                                              | Symbol          | Min         | Тур | Max  | Unit | Test conditions                             |
|----------------|------------------------------------------------------------------------------|-----------------|-------------|-----|------|------|---------------------------------------------|
| Output voltage | P400, P401                                                                   | V <sub>OH</sub> | VCC - 0.27  | _   | _    | V    | I <sub>OH</sub> = -3.0 mA                   |
|                |                                                                              |                 | VCC - 0.8   | _   | _    |      | I <sub>OH</sub> = -4.0 mA                   |
|                | Ports P000 to P004, P010, P011                                               | V <sub>OH</sub> | AVCC0 - 0.8 | _   | _    |      | I <sub>OH</sub> = -4.0 mA                   |
|                | Output pins except for P000 to P004 and P010, P011, P400, P401*1             | V <sub>OH</sub> | VCC - 0.8   | _   | _    |      | I <sub>OH</sub> = -4.0 mA                   |
|                | P400, P401                                                                   | V <sub>OL</sub> | _           | _   | 0.27 |      | I <sub>OL</sub> = 3.0 mA                    |
|                |                                                                              |                 | _           | 0.4 | _    |      | I <sub>OL</sub> = 20 mA<br>(ICFER.FMPE = 1) |
|                |                                                                              |                 | _           | _   | 0.8  |      | I <sub>OL</sub> = 8.0 mA                    |
|                | P301, P302                                                                   | V <sub>OL</sub> | _           | 0.4 | _    |      | I <sub>OL</sub> = 20 mA<br>(ICFER.FMPE = 1) |
|                |                                                                              |                 | _           | _   | 0.8  |      | I <sub>OL</sub> = 8.0 mA                    |
|                | Ports P000 to P004, P010, P011                                               | V <sub>OL</sub> | _           | _   | 0.8  |      | I <sub>OL</sub> = 8.0 mA                    |
|                | Output pins except for P000 to P004 and P010, P011, P301, P302, P400, P401*1 | V <sub>OL</sub> | _           | _   | 0.8  |      | I <sub>OL</sub> = 8.0 mA                    |

Note 1. Except for Ports P200, P214, and P215, which are input ports.

### Table 2.7 I/O V<sub>OH</sub>, V<sub>OL</sub> (2)

Conditions: VCC = AVCC0 = 1.8 to 2.7 V

| Parameter |                                                                              | Symbol          | Min         | Тур | Max | Unit | Test conditions           |
|-----------|------------------------------------------------------------------------------|-----------------|-------------|-----|-----|------|---------------------------|
| Output    | Ports P000 to P004, P010, P011                                               | V <sub>OH</sub> | AVCC0 - 0.5 | _   | _   | V    | I <sub>OH</sub> = −1.0 mA |
| voltage   | Output pins except for P000 to P004 and P010, P011*1                         | V <sub>OH</sub> | VCC - 0.5   | _   | _   |      | I <sub>OH</sub> = −1.0 mA |
|           | P301, P302, P400, P401                                                       | V <sub>OL</sub> | _           | 0.4 | _   |      | I <sub>OL</sub> = 3.0 mA  |
|           |                                                                              |                 | _           | 0.6 | _   |      | I <sub>OL</sub> = 6.0 mA  |
|           |                                                                              |                 | _           | _   | 0.4 |      | I <sub>OL</sub> = 0.6 mA  |
|           | Ports P000 to P004, P010, P011                                               | V <sub>OL</sub> | _           | _   | 0.4 |      | I <sub>OL</sub> = 0.6 mA  |
|           | Output pins except for P000 to P004 and P010, P011, P301, P302, P400, P401*1 | V <sub>OL</sub> | _           | _   | 0.4 |      | I <sub>OL</sub> = 0.6 mA  |

Note 1. Except for Ports P200, P214, and P215, which are input ports.

### Table 2.8 I/O V<sub>OH</sub>, V<sub>OL</sub> (3)

| Parameter      |                                                      | Symbol          | Min         | Тур | Max | Unit | Test conditions           |
|----------------|------------------------------------------------------|-----------------|-------------|-----|-----|------|---------------------------|
| Output voltage | Ports P000 to P004, P010, P011                       | V <sub>OH</sub> | AVCC0 - 0.5 | _   | _   | V    | I <sub>OH</sub> = −0.5 mA |
|                | Output pins except for P000 to P004 and P010, P011*1 | V <sub>OH</sub> | VCC - 0.5   | _   | _   |      | I <sub>OH</sub> = −0.5 mA |
|                | Ports P000 to P004, P010, P011                       | V <sub>OL</sub> | _           | _   | 0.4 |      | I <sub>OL</sub> = 0.3 mA  |
|                | Output pins except for P000 to P004 and P010, P011*1 | V <sub>OL</sub> | _           | _   | 0.4 |      | I <sub>OL</sub> = 0.3 mA  |

RA4L1 Datasheet 2. Electrical Characteristics

Note 1. Except for Ports P200, P214, and P215, which are input ports.

Table 2.9 I/O other characteristics

Conditions: VCC = AVCC0 = 1.6 to 3.6 V

| Parameter                               |                                                                  | Symbol           | Min | Тур | Max | Unit | Test conditions                                  |
|-----------------------------------------|------------------------------------------------------------------|------------------|-----|-----|-----|------|--------------------------------------------------|
| Input leakage current                   | RES, ports P200, P214, P215                                      | I <sub>in</sub>  | _   | _   | 1.0 | μA   | V <sub>in</sub> = 0 V<br>V <sub>in</sub> = VCC   |
| Three-state leakage current (off state) | 5V-tolerant ports*1                                              | I <sub>TSI</sub> | _   | _   | 1.0 | μА   | V <sub>in</sub> = 0 V<br>V <sub>in</sub> = 5.8 V |
|                                         | Other ports (except for P200, P214, P215, and 5V-tolerant ports) |                  | _   | _   | 1.0 |      | V <sub>in</sub> = 0 V<br>V <sub>in</sub> = VCC   |
| Input pull-up resistor                  | All ports (except for P200, P214, P215)                          | R <sub>U</sub>   | 10  | 20  | 100 | kΩ   | V <sub>in</sub> = 0 V                            |
| Input capacitance                       | P200                                                             | C <sub>in</sub>  | _   | _   | 30  | pF   | V <sub>in</sub> = 0 V,                           |
|                                         | Other input pins                                                 |                  | _   | _   | 15  |      | f = 1 MHz<br>T <sub>a</sub> = 25 °C              |

Note 1. P301, P302, P400, P401, and P407 (total 5 pins)

## 2.2.5 Operating and Standby Current

Table 2.10 High-speed mode current

| Parameter         |                                                         | Symbol            | Тур  | Max | Unit   | Test Conditions                  |
|-------------------|---------------------------------------------------------|-------------------|------|-----|--------|----------------------------------|
| Maximum*1 *2      |                                                         | ICC <sub>*3</sub> | _    | 75  | mA     | ICLK = 80 MHz<br>PCLKA = 80 MHz  |
| CoreMark®*4 *5    |                                                         |                   | 20.4 | _   | mA     | PCLKB = 40 MHz                   |
|                   |                                                         |                   | 255  | _   | uA/MHz | PCLKC = 40 MHz<br>PCLKD = 80 MHz |
| Normal mode       | All peripheral clocks enabled, and cache                |                   | 30.7 | -   | mA     | FCLK = 40 MHz                    |
|                   | disable. While (1) code is executing from flash*5       |                   | 384  | _   | uA/MHz |                                  |
|                   | All peripheral clocks disabled, and cache               |                   | 13.4 | _   | mA     |                                  |
|                   | disable. While (1) code is executing from flash*4 *5    |                   | 168  | _   | uA/MHz |                                  |
| Sleep mode        | All peripheral clocks enabled, and cache disable*5      |                   | 22.8 | _   | mA     |                                  |
|                   | All peripheral clocks disabled, and cache disable.*4 *5 |                   | 5.63 | _   | mA     |                                  |
| Increase during B | GO operation*6                                          | 1                 | 2.74 |     | mA     |                                  |

Note: Supply current values are with all output pins unloaded and all input pull-up MOSs in the off state.

Note: This does not include the BGO operation.

Note 1. Measured with clocks supplied to the peripheral functions.

Note 2. PLL output frequency = 80MHz. The clock source is MOSC.

Note 3. ICC depends on f (ICLK) as follows (reference data).

ICC Max. =  $0.80 \times f + 9.51$  (max. operation)

ICC Typ. = 0.15 × f + 2.37 (normal operation, all peripheral clocks disabled and cache disabled)

ICC Typ. = 0.26 × f + 3.39 (sleep mode, all peripheral clocks enabled and cache disabled)

Note 4. PCLKA, PCLKB, PCLKC, and PCLKD are set to divided by 64 (1.25 MHz).

Note 5. PLL is stopped, and HOCO output frequency = 80 MHz

Note 6. This is the increase for programming or erasure of the flash memory for data storage during program execution.

RA4L1 Datasheet 2. Electrical Characteristics

Table 2.11 Middle-speed mode current

| Parameter           |                                                                                             | Symbol | Тур  | Max | Unit | Test conditions                                 |
|---------------------|---------------------------------------------------------------------------------------------|--------|------|-----|------|-------------------------------------------------|
| Normal mode         | All peripheral clocks enabled, and cache disable. While (1) code is executing from flash    | ICC*1  | 4.38 | _   | mA   | ICLK = 8 MHz<br>PCLKA = 8 MHz                   |
|                     | All peripheral clocks disabled, and cache disable. While (1) code is executing from flash*2 |        | 1.79 | _   |      | PCLKB = 8 MHz<br>PCLKC = 8 MHz<br>PCLKD = 8 MHz |
| Sleep mode          | All peripheral clocks enabled, and cache disable.                                           |        | 3.40 | _   |      | FCLK = 8 MHz                                    |
|                     | All peripheral clocks disabled, and cache disable.*2                                        |        | 0.81 | _   |      |                                                 |
| Increase during BGO | operation*3                                                                                 |        | 2    |     |      |                                                 |

Note: Supply current values are with all output pins unloaded and all input pull-up MOSs in the off state.

Note: This does not include the BGO operation.

Note: The clock source is MOCO.

Note 1. ICC depends on f (ICLK) as follows (reference data).

ICC Typ. = 0.49 × f + 0.48 (normal operation, all peripheral clocks disabled and cache disabled)

Note 2. PCLKA, PCLKB, PCLKC, and PCLKD are set to divided by 64 (125 kHz).

Note 3. This is the increase for programming or erasure of the flash memory for data storage during program execution.

Table 2.12 Low-speed mode current

| Parameter   |                                                                                             | Symbol | Тур  | Max | Unit | Test conditions                                                                   |
|-------------|---------------------------------------------------------------------------------------------|--------|------|-----|------|-----------------------------------------------------------------------------------|
| Normal mode | All peripheral clocks enabled, and cache disable. While (1) code is executing from flash    | ICC*1  | 1.10 | _   | mA   | ICLK = 1 MHz PCLKA = 1 MHz PCLKB = 1 MHz PCLKC = 1 MHz PCLKD = 1 MHz FCLK = 1 MHz |
|             | All peripheral clocks disabled, and cache disable. While (1) code is executing from flash*2 |        | 0.33 | _   |      |                                                                                   |
| Sleep mode  | All peripheral clocks enabled, and cache disable.                                           |        | 0.94 | _   |      |                                                                                   |
|             | All peripheral clocks disabled, and cache disable.*2                                        |        | 0.22 | _   |      |                                                                                   |

Note: Supply current values are with all output pins unloaded and all input pull-up MOSs in the off state.

Note: This does not include the BGO operation.

Note: The clock source is MOSC.

Note 1. ICC depends on f (ICLK) as follows (reference data).

ICC Typ. = 0.33 × f + 0.02 (normal operation, all peripheral clocks disabled and cache disabled)

Note 2. PCLKA, PCLKB, PCLKC, and PCLKD are set to divided by 64 (15.625 kHz).

Table 2.13 Subosc-speed mode current

| Parameter   |                                                                                             | Symbol | Тур  | Max | Unit | Test conditions                                                                                                                                      |
|-------------|---------------------------------------------------------------------------------------------|--------|------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Normal mode | All peripheral clocks enabled, and cache disable. While (1) code is executing from flash    |        | 20   |     | μΑ   | ICLK = 32.768 kHz<br>PCLKA = 32.768 kHz<br>PCLKB = 32.768 kHz<br>PCLKC = 32.768 kHz<br>PCLKD = 32.768 kHz<br>PCLKD = 32.768 kHz<br>FCLK = 32.768 kHz |
|             | All peripheral clocks disabled, and cache disable. While (1) code is executing from flash*1 |        | 8.73 | _   |      |                                                                                                                                                      |
| Sleep mode  | All peripheral clocks enabled, and cache disable.                                           |        | 15   | _   |      |                                                                                                                                                      |
|             | All peripheral clocks disabled, and cache disable.*1                                        |        | 4.26 | _   |      |                                                                                                                                                      |

Note: Supply current values are with all output pins unloaded and all input pull-up MOSs in the off state.

Note: This does not include the BGO operation.

Note: The clock source is LOCO.

Note 1. PCLKA, PCLKB, PCLKC, and PCLKD are set to divided by 64 (512 Hz).

Table 2.14 Software Standby mode current

| Parameter                                         | Parameter  |     | Тур    | Max | Unit | Test conditions |
|---------------------------------------------------|------------|-----|--------|-----|------|-----------------|
| All SRAMs (0x2000_0000 to 0x2000_FFFF) are on     | Ta = 25°C  | ICC | 1.70   | _   | μΑ   | _               |
|                                                   | Ta = 55°C  |     | 6.00   | _   |      |                 |
|                                                   | Ta = 85°C  |     | 21.40  | _   |      |                 |
|                                                   | Ta = 105°C |     | 50.00  | _   |      |                 |
|                                                   | Ta = 125°C |     | 117.00 | _   |      |                 |
| Only 16KB SRAM (0x2000_0000 to 0x2000_3FFF) is on | Ta = 25°C  |     | 1.65   | _   |      |                 |

Note: Supply current values do not include output charge/discharge current from all pins. The values apply when internal pull-up MOS

transistors are in the off state. The supply current is total current flowing into VCC.

Note: The IWDT and LVD are not operating.

Note: If you want to operate RTC, please add the value of Table 2.15.

Table 2.15 Increase current by RTC operation

| Parameter                    |                                  | Symbol | Тур  | Max | Unit | Test conditions                           |
|------------------------------|----------------------------------|--------|------|-----|------|-------------------------------------------|
| LOCO*1                       |                                  | ICC    | 0.47 | _   | μΑ   |                                           |
| SOSC*2<br>(normal mode)      | RTC (normal operation mode)      |        | 0.89 | _   |      | SOMCR.SODRV[1:0] = 00b<br>RCR4.ROPSEL = 0 |
|                              | RTC (low-consumption clock mode) |        | 0.79 | _   |      | SOMCR.SODRV[1:0] = 00b<br>RCR4.ROPSEL = 1 |
| SOSC*2<br>(Low power mode 3) | RTC (normal operation mode)      |        | 0.27 | _   |      | SOMCR.SODRV[1:0] = 11b<br>RCR4.ROPSEL = 0 |
|                              | RTC (low-consumption clock mode) |        | 0.11 | _   |      | SOMCR.SODRV[1:0] = 11b<br>RCR4.ROPSEL = 1 |

Note 1. Includes the low-speed on-chip oscillator current.

Note 2. Includes the sub-clock oscillation circuit current.

Table 2.16 Analog current (1 of 2)

| Parameter                                   |                                                                  | Symbol              | Тур  | Max | Unit | Test conditions |
|---------------------------------------------|------------------------------------------------------------------|---------------------|------|-----|------|-----------------|
| Analog power supply current                 | During 12-bit A/D conversion (at high-speed A/D conversion mode) | I <sub>AVCC0</sub>  | 0.57 | 1   | mA   | _               |
|                                             | During 12-bit A/D conversion (at low-power A/D conversion mode)  |                     | 0.24 | 0.8 | mA   | _               |
|                                             | During 12-bit D/A conversion*1                                   |                     | 0.45 | 1   | mA   | _               |
|                                             | Waiting for 12-bit A/D and 12-bit D/A conversion*2               |                     | _    | 4   | μА   | _               |
| Reference power                             | During 12-bit A/D conversion                                     | I <sub>REFH0</sub>  | _    | 150 | μΑ   | _               |
| supply current (VREFH0)                     | Waiting for 12-bit A/D conversion                                |                     | _    | 0.5 | μA   | _               |
| Temperature Sens                            | or (TSN) operating current                                       | I <sub>TSN</sub>    | 110  | _   | μA   | _               |
| Low-power<br>Analog                         | Window comparator<br>(high-speed mode)                           | I <sub>ACMPLP</sub> | 12.5 | 25  | μΑ   | _               |
| Comparator<br>(ACMPLP)<br>operating current | Comparator (high-speed mode)                                     |                     | 6.7  | 20  | μА   | _               |
| -                                           | Comparator (low-speed mode)                                      |                     | 1.86 | 6   | μА   | _               |

Table 2.16 Analog current (2 of 2)

| Parameter             |                                       |                                                  | Symbol              | Тур  | Max | Unit | Test conditions                                                                     |
|-----------------------|---------------------------------------|--------------------------------------------------|---------------------|------|-----|------|-------------------------------------------------------------------------------------|
| LCD operating current | External resistance division method*3 |                                                  | I <sub>LCD</sub> *4 | 0.04 | _   | μΑ   | fLCD = fSUB                                                                         |
| Guireill              | Internal voltage boosting method      | VL1 reference<br>VL1AMP enabled<br>(VLCD = 0x04) |                     | 0.59 | _   | μА   | - (32.768 kHz)<br>LCD clock = 128 Hz<br>(LCDC0 = 0x07)<br>1/3 bias four-time-slices |
|                       |                                       | VL2 reference<br>VL2AMP enabled<br>(VLCD = 0x84) |                     | 0.48 | _   | μΑ   | VCC = 3.0 V<br>VL4 = 3.0 V                                                          |
|                       | Capacitor split method                | VCC reference                                    |                     | 0.3  | _   | μΑ   |                                                                                     |
|                       |                                       | VL4 reference<br>VL4AMP enabled                  |                     | 0.47 | _   | μА   |                                                                                     |
| USBFS operating       | Low speed                             | Operating                                        | I <sub>USBFS</sub>  | 1.36 | 6   | mA   | _                                                                                   |
| current               |                                       | Standby                                          |                     | 69   | 200 | μΑ   | _                                                                                   |
|                       | Full speed                            | Operating                                        |                     | 1.68 | 8   | mA   | _                                                                                   |
|                       |                                       | Standby                                          |                     | 551  | 860 | μΑ   | _                                                                                   |

- Note 1. The reference power supply current is included in the power supply current value for D/A conversion.
- Note 2. When the MCU is in Software Standby mode or the MSTPCRD.MSTPD16 (ADC120 module-stop bit) is in the module-stop state.
- Note 3. Not including the current flowing into the external division resistor when using the external resistance division method.
- Note 4. Setting 20 pins as the segment function and blinking all



Figure 2.2 Temperature dependency in Software Standby mode (reference data)



Figure 2.3 Frequency dependency in High-speed mode (reference data)



Figure 2.4 Frequency dependency in Middle-speed mode (reference data)

### 2.2.6 VCC Rise and Fall Gradient and Ripple Frequency

#### Table 2.17 Rise and fall gradient characteristics

Conditions: VCC = AVCC0 = 0 to 3.6 V

| Power-on VCC Voltage monitor 0 reset disabled at startup |                                                 | Symbol | Min  | Тур | Max | Unit | Test conditions |
|----------------------------------------------------------|-------------------------------------------------|--------|------|-----|-----|------|-----------------|
|                                                          | Voltage monitor 0 reset disabled at startup     | SrVCC  | 0.02 | _   | 2   | ms/V | _               |
| rising gradient                                          | Voltage monitor 0 reset enabled at startup*1 *2 |        |      |     | _   |      |                 |
|                                                          | SCI/USB/SWD boot mode*2                         |        |      |     | 2   |      |                 |

Note 1. When OFS1.LVDAS = 0.

Note 2. At boot mode, the reset from voltage monitor 0 is disabled regardless of the value of OFS1.LVDAS bit.

#### Table 2.18 Rising and falling gradient and ripple frequency characteristics

Conditions: VCC = AVCC0 = 1.6 to 3.6 V

The ripple voltage must meet the allowable ripple frequency  $f_{r(VCC)}$  within the range between the VCC upper limit (3.6 V) and lower limit (1.6 V).

When the VCC change exceeds VCC ± 10%, the allowable voltage change rising and falling gradient dt/dVCC must be met.

| Parameter                                            | Symbol              | Min | Тур | Max | Unit | Test conditions                                      |
|------------------------------------------------------|---------------------|-----|-----|-----|------|------------------------------------------------------|
| Allowable ripple frequency                           | f <sub>r(VCC)</sub> | _   | _   | 10  | kHz  | Figure 2.5 $V_{r \text{ (VCC)}} \le VCC \times 0.2$  |
|                                                      |                     | _   | _   | 1   | MHz  | Figure 2.5 $V_{r \text{ (VCC)}} \le VCC \times 0.08$ |
|                                                      |                     | _   | _   | 10  | MHz  | Figure 2.5 $V_{r \text{ (VCC)}} \le VCC \times 0.06$ |
| Allowable voltage change rising and falling gradient | dt/dVCC             | 1.0 | _   | _   | ms/V | When VCC change exceeds VCC ± 10%                    |



Figure 2.5 Ripple waveform

#### 2.2.7 Thermal Characteristics

Maximum value of junction temperature (Tj) must not exceed the value of section 2.2.1. Tj/Ta Definition.

Tj is calculated by either of the following equations.

•  $Tj = Ta + \theta ja \times Total power consumption$ 

•  $Tj = Tt + \Psi jt \times Total power consumption$ 

Tj: Junction temperature (°C)

Ta: Ambient temperature (°C)

Tt: Top center case temperature (°C)

θja : Thermal resistance of "Junction"-to-"Ambient" (°C/W)

 $\Psi jt$ : Thermal resistance of "Junction"-to-"Top center case" (°C/W)

- Total power consumption = Voltage × (Leakage current + Dynamic current)
- Leakage current of IO =  $\Sigma$  (IOL × VOL) / Voltage +  $\Sigma$  (|IOH| × |VCC VOH|) / Voltage
- Dynamic current of IO =  $\Sigma$  IO (Cin + Cload) × IO switching frequency × Voltage

Cin: Input capacitance

Cload: Output capacitance

Regarding  $\theta$ ja and  $\Psi$ jt, see Table 2.19.

Table 2.19 Thermal resistance

| Parameter          | Package      | Symbol  | Value*1 | Unit      | Test conditions    |  |
|--------------------|--------------|---------|---------|-----------|--------------------|--|
| Thermal resistance | 48-pin QFN   | θја     | 17.7    | °C/W      | JESD 51-2 and 51-7 |  |
|                    | 48-pin LQFP  |         | 49.8    |           | compliant          |  |
|                    | 64-pin LQFP  |         | 42.3    |           |                    |  |
|                    | 100-pin LQFP | QFP 47. | 47.1    |           |                    |  |
|                    | 48-pin QFN   | Ψjt     | 0.05    | °C/W      | JESD 51-2 and 51-7 |  |
|                    | 48-pin LQFP  |         | 1.21    | compliant | compliant          |  |
|                    | 64-pin LQFP  |         | 0.71    |           |                    |  |
|                    | 100-pin LQFP |         | 0.71    |           |                    |  |

Note 1. The values are reference values when the 4-layer board is used. Thermal resistance depends on the number of layers or size of the board. For details, see the JEDEC standards.

#### 2.2.7.1 Calculation guide of I<sub>CC</sub>max

Table 2.20 shows the power consumption of each unit.

Table 2.20 Power consumption of each unit (1 of 2)

| Dynamic current/<br>Leakage current | MCU<br>Domain | Category       | Item          | Frequency<br>[MHz] | Current<br>[uA/MHz] | Current*1<br>[mA] |
|-------------------------------------|---------------|----------------|---------------|--------------------|---------------------|-------------------|
| Leakage current                     | Analog        | LDO and Leak*2 | Ta = 25 °C*3  | _                  | _                   | 1.81              |
|                                     |               |                | Ta = 55 °C*3  | _                  | _                   | 1.87              |
|                                     |               |                | Ta = 75 °C*3  | _                  | _                   | 1.96              |
|                                     |               |                | Ta = 85 °C*3  | _                  | _                   | 2.07              |
|                                     |               |                | Ta = 95 °C*3  | _                  | _                   | 2.15              |
|                                     |               |                | Ta = 105 °C*3 | _                  | _                   | 2.34              |
|                                     |               |                | Ta = 115 °C*3 | _                  | _                   | 2.55              |
|                                     |               |                | Ta = 125 °C*3 | _                  | _                   | 2.83              |

**Table 2.20** Power consumption of each unit (2 of 2)

| Dynamic current/<br>Leakage current | MCU<br>Domain   | Category                      | Item               | Frequency<br>[MHz] | Current<br>[uA/MHz] | Current*1<br>[mA] |
|-------------------------------------|-----------------|-------------------------------|--------------------|--------------------|---------------------|-------------------|
| Dynamic current                     | CPU             | Operation with Flash and SRAM | Coremark           | 80                 | 84.16               | 6.73              |
|                                     | Peripheral Unit | Timer                         | GPT16 (4ch)*4      | 80                 | 19.02               | 1.52              |
|                                     |                 |                               | GPT32 (2ch)*4      | 80                 | 10.87               | 0.87              |
|                                     |                 |                               | POEG (4 Groups)*4  | 40                 | 7.45                | 0.30              |
|                                     |                 |                               | AGT (2ch)*4        | 40                 | 8.08                | 0.32              |
|                                     |                 |                               | RTC                | 40                 | 3.82                | 0.15              |
|                                     |                 |                               | WDT                | 40                 | 2.91                | 0.12              |
|                                     |                 |                               | IWDT               | 40                 | 1.31                | 0.05              |
|                                     |                 | Communication                 | USBFS              | 40                 | 35.13               | 1.41              |
|                                     |                 | interfaces                    | SCI (6ch)*4        | 80                 | 56.32               | 4.51              |
|                                     |                 |                               | Irda <sup>*5</sup> | 80                 | 10.49               | 0.84              |
|                                     |                 |                               | IIC                | 40                 | 6.33                | 0.25              |
|                                     |                 |                               | I3C                | 80                 | 30.35               | 2.43              |
|                                     |                 |                               | CANFD              | 40                 | 19.97               | 0.80              |
|                                     |                 |                               | SPI                | 80                 | 12.31               | 0.98              |
|                                     |                 |                               | QSPI               | 80                 | 6.35                | 0.51              |
|                                     |                 |                               | SSIE               | 40                 | 8.49                | 0.34              |
|                                     |                 |                               | UARTA (2ch)*4      | 40                 | 16.70               | 0.67              |
|                                     |                 | Analog                        | ACMPLP (2ch)*4     | 40                 | 3.41                | 0.14              |
|                                     |                 |                               | ADC12              | 80                 | 8.01                | 0.64              |
|                                     |                 |                               | DAC12              | 80                 | 2.02                | 0.16              |
|                                     |                 | Human machine                 | CTSU2SLa           | 40                 | 7.08                | 0.28              |
|                                     |                 | interfaces                    | SLCDC              | 40                 | 9.54                | 0.38              |
|                                     |                 | Event link                    | ELC                | 40                 | 5.25                | 0.21              |
|                                     |                 | Security                      | RSIP-E04A          | 40                 | 300.61              | 12.02             |
|                                     |                 | Data processing               | CRC                | 80                 | 6.17                | 0.49              |
|                                     |                 |                               | DOC                | 80                 | 0.90                | 0.07              |
|                                     |                 | System                        | CAC                | 40                 | 3.24                | 0.13              |
|                                     |                 | DMA                           | DMAC (per 1ch)     | 80                 | 24.96               | 2.00              |
|                                     |                 |                               | DTC                | 80                 | 41.83               | 3.35              |

Table 2.21 shows the outline of operation for each unit.

**Table 2.21** Outline of operation for each unit (1 of 2)

| Peripheral | Outline of operation                                                      |
|------------|---------------------------------------------------------------------------|
| GPT        | Operating modes is set to saw-wave PWM mode. GPT is operating with PCLKD. |
| POEG       | Only clear module stop bit.                                               |
| AGT        | AGT is operating with PCLKB.                                              |

Note 1. The values are guaranteed by design.

Note 2. LDO and Leak are internal voltage regulator's current and MCU's leakage current. It is selected according to the temperature of Ta.

Note 3.  $\Delta(Tj-Ta) = 20$  °C is considered to measure the current.

Note 4. To determine the current consumption per channel, group or unit, divide Current [mA] by the number of channels, groups or units.

Note 5. Includes current for 1 channel of SCI

Table 2.21 Outline of operation for each unit (2 of 2)

| Peripheral | Outline of operation                                                                                                                                            |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTC        | RTC is operating with LOCO.                                                                                                                                     |
| WDT        | WDT is operating with PCLKB.                                                                                                                                    |
| IWDT       | IWDT is operating with IWDTCLK.                                                                                                                                 |
| USBFS      | Transfer types is set to bulk transfer. USBFS is operating using Full-speed transfer (12 Mbps).                                                                 |
| SCI        | SCI is transmitting data in clock synchronous mode.                                                                                                             |
| IrDA       | SCI is transmitting data in clock asynchronous mode. IrDA is only clear module stop bit.                                                                        |
| IIC        | Communication format is set to I2C-bus format. IIC is transmitting data in master mode.                                                                         |
| I3C        | Communication format is set to I3C SDR format. I3C is transmitting data in master mode (5 MHz).                                                                 |
| CANFD      | CANFD is transmitting and receiving data in self-test mode 1.                                                                                                   |
| SPI        | SPI mode is set to SPI operation (4-wire method). SPI master/slave mode is set to master mode. SPI is transmitting 32-bit width data.                           |
| QSPI       | QSPI is issuing Fast Read Quad I/O Instruction.                                                                                                                 |
| SSIE       | Communication mode is set to Master. System word length is set to 32 bits. Data word length is set to 20 bits. SSIE is transmitting data using I2S format.      |
| UARTA      | UARTA is transmitting 8-bit width data.                                                                                                                         |
| ACMPLP     | ACMPLP is operating.                                                                                                                                            |
| ADC12      | Resolution is set to 12-bit accuracy. Data registers is set to A/D-converted value addition mode. ADC12 is converting the analog input in continuous scan mode. |
| DAC12      | DAC12 is outputting the conversion result while updating the value of data register.                                                                            |
| CTSU2SLa   | CTSU is operating in self-capacitance single scan mode.                                                                                                         |
| SLCDC      | SLCDC is operating in A wave, 1/2 bias method, 2-time slice and External resistance division method                                                             |
| ELC        | Only clear module stop bit.                                                                                                                                     |
| RSIP-E04A  | RSIP is doing self-test operation.                                                                                                                              |
| CRC        | CRC is generating CRC code using 32-bit CRC32-C polynomial.                                                                                                     |
| DOC        | DOC is operating in data comparison mode.                                                                                                                       |
| CAC        | Measurement target clocks is set to PCLKB. Measurement reference clocks is set to PCLKB. CAC is measuring the clock frequency accuracy.                         |
| DMAC       | Bit length of transfer data is set to 32 bits. Transfer mode is set to block transfer mode. DMAC is transferring data from SRAM0 to SRAM0.                      |
| DTC        | Bit length of transfer data is set to 32 bits. Transfer mode is set to block transfer mode. DTC is transferring data from SRAM0 to SRAM0.                       |

# 2.3 AC Characteristics

#### 2.3.1 Frequency

Table 2.22 Operation frequency in high-speed operating mode

Conditions: VCC = AVCC0 = 1.6 to 3.6 V

| Parameter |                                   |              | Symbol | Min     | Тур | Max*4            | Unit |
|-----------|-----------------------------------|--------------|--------|---------|-----|------------------|------|
| Operation | System clock (ICLK)*1 *2          | 1.8 to 3.6 V | f      | 0.03277 | _   | 80 <sup>*5</sup> | MHz  |
| frequency |                                   | 1.6 to 1.8 V | ]      | 0.03277 | -   | 4                |      |
|           | Peripheral module clock (PCLKA)   | 1.8 to 3.6 V | ]      | _       | _   | 80 <sup>*5</sup> |      |
|           |                                   | 1.6 to 1.8 V | ]      | _       | _   | 4                |      |
|           | Peripheral module clock (PCLKB)   | 1.8 to 3.6 V | ]      | _       | _   | 40               |      |
|           |                                   | 1.6 to 1.8 V | ]      | _       | _   | 4                |      |
|           | Peripheral module clock (PCLKC)*3 | 1.8 to 3.6 V |        | _       | _   | 48               |      |
|           |                                   | 1.6 to 1.8 V |        | _       | _   | 4                |      |
|           | Peripheral module clock (PCLKD)   | 1.8 to 3.6 V |        | _       | _   | 80 <sup>*5</sup> |      |
|           |                                   | 1.6 to 1.8 V | 1      | _       | _   | 4                |      |
|           | Flash IF clock (FCLK)             | 1.8V to 3.6V |        | _       | _   | 48               |      |
|           |                                   | 1.6 to 1.8 V |        | _       | _   | 4                |      |

- Note: Set LDOCR.CHG0 = 0 when ICLK < 8MHz, and LDOCR.CHG0 = 1 when 8MHz ≤ ICLK.
- Note 1. The lower-limit frequency of ICLK is 1 MHz while programming or erasing the flash memory. When using ICLK for programming or erasing the flash memory at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.
- Note 2. The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.
- Note 3. The lower-limit frequency of PCLKD is 1 MHz when the ADC12 is in use.
- Note 4. The maximum value of operation frequency does not include internal oscillator errors. For details on the range for guaranteed operation, see Table 2.26.
- Note 5. This is the condition when Tj = 105 °C. Specifications at Tj = 140 °C are 78MHz.

Table 2.23 Operation frequency in middle-speed mode

| Parameter |                                   | Symbol       | Min | Тур     | Max*4 | Unit |     |
|-----------|-----------------------------------|--------------|-----|---------|-------|------|-----|
| Operation | System clock (ICLK)*1 *2          | 1.8 to 3.6 V | f   | 0.03277 | _     | 8    | MHz |
| frequency |                                   | 1.6 to 1.8 V |     | 0.03277 | _     | 4    |     |
|           | Peripheral module clock (PCLKA)   | 1.8 to 3.6 V |     | _       | _     | 8    |     |
|           |                                   | 1.6 to 1.8 V |     | _       | _     | 4    |     |
|           | Peripheral module clock (PCLKB)   | 1.8 to 3.6 V |     | _       | _     | 8    |     |
|           |                                   | 1.6 to 1.8 V |     | _       | _     | 4    |     |
|           | Peripheral module clock (PCLKC)*3 | 1.8 to 3.6 V |     |         | _     | 8    |     |
|           |                                   | 1.6 to 1.8 V |     |         | _     | 4    |     |
|           | Peripheral module clock (PCLKD)   | 1.8 to 3.6 V |     | _       |       | 8    |     |
|           |                                   | 1.6 to 1.8 V |     | _    4  | 4     |      |     |
|           | Flash IF clock (FCLK)             | 1.8 to 3.6 V |     | 1 –     | _     | 8    | ]   |
|           |                                   | 1.6 to 1.8 V |     | _       | _     | 4    |     |

- Note 1. The lower-limit frequency of ICLK is 1 MHz while programming or erasing the flash memory. When using ICLK for programming or erasing the flash memory at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.
- Note 2. The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.
- Note 3. The lower-limit frequency of PCLKC is 1 MHz when the ADC12 is in use.
- Note 4. The maximum value of operation frequency does not include internal oscillator errors. For details on the range for guaranteed operation, see Table 2.26.

Table 2.24 Operation frequency in low-speed mode

Conditions: VCC = AVCC0 = 1.6 to 3.6 V

| Parameter |                                   | Symbol       | Min | Тур     | Max*4 | Unit |     |
|-----------|-----------------------------------|--------------|-----|---------|-------|------|-----|
| Operation | System clock (ICLK)*1 *2          | 1.6 to 3.6 V | f   | 0.03277 | _     | 1    | MHz |
| frequency | Peripheral module clock (PCLKA)   | 1.6 to 3.6 V |     | _       | _     | 1    |     |
|           | Peripheral module clock (PCLKB)   | 1.6 to 3.6 V |     | _       | _     | 1    |     |
|           | Peripheral module clock (PCLKC)*3 | 1.6 to 3.6 V |     | _       | _     | 1    |     |
|           | Peripheral module clock (PCLKD)   | 1.6 to 3.6 V |     | _       | _     | 1    |     |
|           | FlashIF clock (FCLK)              | 1.6 to 3.6 V | ]   | _       | _     | 1    |     |

- Note 1. The lower-limit frequency of ICLK is 1 MHz while programming or erasing the flash memory. When using ICLK for programming or erasing the flash memory at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.
- Note 2. The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.
- Note 3. The lower-limit frequency of PCLKC is 1 MHz when the ADC12 is in use.
- Note 4. The maximum value of operation frequency does not include internal oscillator errors. For details on the range for guaranteed operation, see Table 2.26.

Table 2.25 Operation frequency in Subosc-speed mode

Conditions: VCC = AVCC0 = 1.6 to 3.6 V

| Parameter |                                        | Symbol       | Min | Тур     | Max    | Unit    |     |
|-----------|----------------------------------------|--------------|-----|---------|--------|---------|-----|
| Operation | System clock (ICLK)*1 1.6 to 3.6 V     |              | f   | 27.8528 | 32.768 | 37.6832 | kHz |
| frequency | Peripheral module clock (PCLKA)        | 1.6 to 3.6 V |     | _       | _      | 37.6832 |     |
|           | Peripheral module clock (PCLKB) 1.6 to |              |     | _       | _      | 37.6832 |     |
|           | Peripheral module clock (PCLKC)        | 1.6 to 3.6 V |     | _       | _      | 37.6832 |     |
|           | Peripheral module clock (PCLKD)*2      | 1.6 to 3.6 V |     | _       | _      | 37.6832 |     |
|           | FlashIF clock (FCLK)                   | 1.6 to 3.6 V | 1   | _       | _      | 37.6832 |     |

Note 1. Programming and erasing the flash memory is not possible.

#### 2.3.2 Clock Timing

Table 2.26 Clock timing (1 of 2)

| Parameter                                   | Symbol             | Min    | Тур   | Max    | Unit | Test conditions |
|---------------------------------------------|--------------------|--------|-------|--------|------|-----------------|
| EXTAL external clock input cycle time       | t <sub>Xcyc</sub>  | 50     | _     | _      | ns   | Figure 2.6      |
| EXTAL external clock input high pulse width | t <sub>XH</sub>    | 20     | _     | _      | ns   |                 |
| EXTAL external clock input low pulse width  | t <sub>XL</sub>    | 20     | _     | _      | ns   |                 |
| EXTAL external clock rising time            | t <sub>Xr</sub>    | _      | _     | 5      | ns   |                 |
| EXTAL external clock falling time           | t <sub>Xf</sub>    | _      | _     | 5      | ns   |                 |
| EXTAL external clock input wait time*1      | t <sub>EXWT</sub>  | 0.3    | _     | _      | μs   | _               |
| EXTAL external clock input frequency        | f <sub>EXTAL</sub> | _      | _     | 20     | MHz  | 1.8 ≤ VCC ≤ 3.6 |
|                                             |                    | _      |       | 4      |      | 1.6 ≤ VCC < 1.8 |
| Main clock oscillator oscillation frequency | f <sub>MAIN</sub>  | 1      | _     | 20     | MHz  | 1.8 ≤ VCC ≤ 3.6 |
|                                             |                    | 1      | _     | 4      |      | 1.6 ≤ VCC < 1.8 |
| LOCO clock oscillation frequency            | f <sub>LOCO</sub>  | 27.853 | 32.77 | 37.683 | kHz  | _               |
| LOCO clock oscillation stabilization time   | t <sub>LOCO</sub>  | _      | _     | 100    | μs   | Figure 2.7      |
| IWDT-dedicated clock oscillation frequency  | f <sub>ILOCO</sub> | 12.75  | 15    | 17.25  | kHz  | _               |

Note 2. The ADC12 cannot be used.

Table 2.26 Clock timing (2 of 2)

| Parameter                                     | Symbol              | Min   | Тур   | Max   | Unit | Test conditions                       |
|-----------------------------------------------|---------------------|-------|-------|-------|------|---------------------------------------|
| MOCO clock oscillation frequency              | f <sub>MOCO</sub>   | 6.8   | 8     | 9.2   | MHz  | _                                     |
| MOCO clock oscillation stabilization time     | t <sub>MOCO</sub>   | _     | _     | 1     | μs   | _                                     |
| HOCO clock oscillation frequency              | f <sub>HOCO24</sub> | 23.76 | 24    | 24.24 | MHz  | Ta = -40 to 125 °C<br>1.6 ≤ VCC ≤ 3.6 |
|                                               | f <sub>HOCO32</sub> | 31.68 | 32    | 32.32 |      | Ta = -40 to 125 °C<br>1.6 ≤ VCC ≤ 3.6 |
|                                               | f <sub>HOCO40</sub> | 39.6  | 40    | 40.4  |      | Ta = -40 to 125 °C<br>1.6 ≤ VCC ≤ 3.6 |
|                                               | f <sub>HOCO48</sub> | 47.52 | 48    | 48.48 |      | Ta = -40 to 125 °C<br>1.6 ≤ VCC ≤ 3.6 |
|                                               | f <sub>HOCO64</sub> | 63.36 | 64    | 64.64 |      | Ta = -40 to 125 °C<br>1.6 ≤ VCC ≤ 3.6 |
|                                               | f <sub>HOCO80</sub> | 79.2  | 80    | 80.8  |      | Ta = -40 to 125 °C<br>1.6 ≤ VCC ≤ 3.6 |
| HOCO clock oscillation frequency*3            | f <sub>HOCOWT</sub> | _     | 1.9   | _     | μs   | Figure 2.8                            |
| PLL input frequency                           | f <sub>PLLIN</sub>  | 4     | _     | 12.5  | MHz  | _                                     |
| PLL clock frequency                           | f <sub>PLL</sub>    | 24    | _     | 80    | MHz  | _                                     |
| PLL clock oscillation stabilization wait time | f <sub>PLLWT</sub>  | _     | _     | 70    | μs   | Figure 2.9                            |
| Sub-clock oscillator oscillation frequency    | f <sub>SUB</sub>    | _     | 32.77 | _     | kHz  | _                                     |
| Sub-clock oscillation stabilization time*2    | t <sub>SUBOSC</sub> | _     | 0.5   | _     | s    | Figure 2.10                           |

- Note 1. Time until the clock can be used after the Main Clock Oscillator stop bit (MOSCCR.MOSTP) is set to 0 (operating) when the external clock is stable.
- Note 2. After changing the setting of the SOSCCR.SOSTP bit to start sub-clock oscillator operation, only start using the sub-clock oscillator after the sub-clock oscillation stabilization wait time elapsed. Use the oscillator wait time value recommended by the oscillator manufacturer.
- Note 3. This is the time from release from reset state until the HOCO oscillation frequency (f<sub>HOCO</sub>) reaches the range for guaranteed operation.



Figure 2.6 EXTAL external clock input timing



Figure 2.7 LOCO clock oscillation start timing



Figure 2.8 HOCO clock oscillation start timing (started by setting the HOCOCR.HCSTP bit)



Figure 2.9 PLL clock oscillation start timing (PLL is Operated after Main Clock Oscillation Has Settled)



Figure 2.10 Sub-clock oscillation start timing

# 2.3.3 Reset Timing

Table 2.27 Reset timing

| Parameter                                                                                                                                                                       |                 | Symbol              | Min | Тур | Max | Unit | Test conditions |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------|-----|-----|-----|------|-----------------|--|
| RES pulse width                                                                                                                                                                 | At power-on     | t <sub>RESWP</sub>  | 13  | _   | _   | ms   | Figure 2.11     |  |
|                                                                                                                                                                                 | Not at power-on | t <sub>RESW</sub>   | 30  | _   | _   | μs   | Figure 2.12     |  |
| Wait time after RES cancellation (at                                                                                                                                            | LVD0 enabled*1  | t <sub>RESWT</sub>  | _   | 1.0 | _   | ms   | Figure 2.11     |  |
| power-on)                                                                                                                                                                       | LVD0 disabled*2 |                     | _   | 0.3 | _   |      |                 |  |
| Wait time after RES cancellation (during                                                                                                                                        | LVD0 enabled*1  | t <sub>RESWT2</sub> | _   | 0.9 | _   | ms   | Figure 2.12     |  |
| powered-on state)                                                                                                                                                               | LVD0 disabled*2 |                     | _   | 0.2 | _   |      |                 |  |
| Wait time after internal reset                                                                                                                                                  | LVD0 enabled*1  | t <sub>RESWT3</sub> | _   | 0.9 | _   | ms   | Figure 2.13     |  |
| cancellation (IWDT reset, WDT reset, RAM parity error reset, RAM ECC error reset, Bus master MPU error reset, TrustZonre error reset, Cache parity error reset, Software reset) | LVD0 disabled*2 |                     | _   | 0.2 | _   |      |                 |  |

Note 1. When OFS1.LVDAS = 0. Note 2. When OFS1.LVDAS = 1.



Figure 2.11 Reset input timing at power-on



Figure 2.12 Reset input timing (1)



Figure 2.13 Reset input timing (2)

#### 2.3.4 Wakeup Time

**Table 2.28** Timing of recovery from low power modes (1)

| Parameter                                 | Parameter                                     |                                               |                                                                     |                    |     |      | Max  | Unit        | Test conditions |
|-------------------------------------------|-----------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------|--------------------|-----|------|------|-------------|-----------------|
| Recovery time<br>from Software<br>Standby | resonator main clock oscillator (20 MHz)*2 *4 |                                               | t <sub>SBYMC</sub>                                                  | _                  | 2.1 | 2.7  | ms   | Figure 2.14 |                 |
| mode <sup>*1</sup>                        |                                               | main clock<br>oscillator                      | System clock source is PLL (48 MHz) with Main clock oscillator*2 *5 | t <sub>SBYPC</sub> | _   | 2.1  | 2.8  | ms          |                 |
|                                           |                                               | External clock input to main clock oscillator | System clock source is main clock oscillator (20 MHz)*3 *4          | t <sub>SBYEX</sub> | _   | 8.5  | 11   | μs          |                 |
|                                           |                                               |                                               | System clock source is PLL (48 MHz) with Main clock oscillator*3 *5 | t <sub>SBYEX</sub> | _   | 66   | 85   | μs          |                 |
|                                           |                                               | System clock so clock is 32 MHz               | ource is HOCO (HOCO                                                 | tsвуно             | _   | 13.5 | 17.8 | μs          |                 |
|                                           |                                               | System clock so clock is 48 MHz               | ource is HOCO (HOCO                                                 | tsвуно             | _   | 13.2 | 17.5 | μs          |                 |
|                                           |                                               | System clock so                               | ource is MOCO (8 MHz)*7                                             | t <sub>SBYMO</sub> | _   | 3.5  | 5.1  | μs          | 1               |

Note 1. The division ratio of ICLK, FCLK, and PCLKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source.

- Note 2. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 0x05. Note 3. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 0x00.
- Note 4. The ICLK is 20 MHz
- Note 5. The ICLK is 48 MHz
- Note 6. The ICLK is 32 MHz
- Note 7. The ICLK is 8 MHz

Table 2.29 Timing of recovery from low power modes (2)

| Parameter                                    | Parameter                      |                                                   |                                                                                          |                    |   |     | Max | Unit | Test conditions |
|----------------------------------------------|--------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------|--------------------|---|-----|-----|------|-----------------|
| Recovery<br>time from<br>Software<br>Standby | Middle<br>speed<br>mode        | speed connected to main main clock oscillator (20 |                                                                                          | t <sub>SBYMC</sub> | _ | 2.1 | 2.7 | ms   | Figure 2.14     |
| mode*1                                       |                                | External clock input to main clock oscillator     | System clock source is<br>main clock oscillator (20<br>MHz)*3 *4<br>VCC = 1.8 V to 3.6 V | t <sub>SBYEX</sub> | _ | 6   | 7.4 | μs   |                 |
|                                              |                                |                                                   | System clock source is<br>main clock oscillator (4<br>MHz)*3 *5<br>VCC = 1.6 V to 1.8 V  |                    | _ | 7.3 | 8.8 | μs   |                 |
|                                              |                                | System clock source is HOCO                       | VCC = 1.8 V to 3.6 V*6                                                                   | t <sub>SBYHO</sub> | _ | 10  | 13  | μs   |                 |
|                                              |                                | (32 MHz) *4                                       | VCC = 1.6 V to 1.8 V*7                                                                   |                    | _ | 13  | 16  |      |                 |
|                                              | System clock source is MOCO (8 |                                                   | VCC = 1.8 V to 3.6 V*8                                                                   | t <sub>SBYMO</sub> | _ | 3.5 | 5.1 | μs   |                 |
|                                              | source is MOC<br>MHz)          |                                                   | VCC = 1.6 V to 1.8 V*9                                                                   |                    |   | 6.3 | 8.7 |      |                 |

- Note 1. The division ratio of ICLK, FCLK and PCLKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source.
- Note 2. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 0x05.
- Note 3. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 0x00.
- Note 4. The ICLK is 5 MHz (20 MHz/4)
- Note 5. The ICLK is 4 MHz
- Note 6. The ICLK is 8 MHz (32 MHz/4)
- Note 7. The ICLK is 4 MHz (32 MHz/8)
- Note 8. The ICLK is 8 MHz
- Note 9. The ICLK is 4 MHz (8 MHz/2)

Table 2.30 Timing of recovery from low power modes (3)

| Parameter                         | Parameter      |                                                      |                                                            |                    |    | Тур | Max | Unit | Test conditions |
|-----------------------------------|----------------|------------------------------------------------------|------------------------------------------------------------|--------------------|----|-----|-----|------|-----------------|
| Recovery<br>time from<br>Software | Low speed mode | Crystal resonator connected to main clock oscillator | System clock source is main clock oscillator (20 MHz)*2 *4 | t <sub>SBYMC</sub> | _  | 2.1 | 2.7 | ms   | Figure 2.14     |
| Standby<br>mode <sup>*1</sup>     |                | External clock input<br>to main clock<br>oscillator  | System clock source is main clock oscillator (20 MHz)*3 *4 | t <sub>SBYEX</sub> | _  | 41  | 46  | μs   |                 |
|                                   |                | System clock source                                  | t <sub>SBYMO</sub>                                         | _                  | 23 | 30  | μs  |      |                 |

- Note 1. The division ratio of ICLK, FCLK and PCLKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source.
- Note 2. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 0x05.
- Note 3. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 0x00.
- Note 4. The ICLK is 0.625 MHz (20/32 MHz)
- Note 5. The ICLK is 1 MHz (8 MHz/8)

Table 2.31 Timing of recovery from low power modes (4)

| Parameter                                        |                   |                                                                | Symbol             | Min | Тур | Max | Unit | Test conditions |
|--------------------------------------------------|-------------------|----------------------------------------------------------------|--------------------|-----|-----|-----|------|-----------------|
| Recovery time<br>from Software<br>Standby mode*1 | Subosc-speed mode | System clock source<br>is sub-clock oscillator<br>(32.768 kHz) | t <sub>SBYSC</sub> | _   | 0.8 | 0.9 | ms   | Figure 2.14     |
|                                                  |                   | System clock source is LOCO (32.768 kHz)                       | t <sub>SBYLO</sub> | _   | 0.8 | 1   | ms   |                 |

Note 1. The sub-clock oscillator or LOCO itself continues oscillating in Software Standby mode during Subosc-speed mode.



Figure 2.14 Software Standby mode cancellation timing

**Table 2.32** Timing of recovery from low power modes (5)

| Parameter                                  |                                                                                     | Symbol           | Min | Тур  | Max  | Unit | Test conditions |
|--------------------------------------------|-------------------------------------------------------------------------------------|------------------|-----|------|------|------|-----------------|
| Recovery time from Software Standby mode*1 | High-speed mode System clock source is HOCO (32 MHz)*1                              | t <sub>SNZ</sub> |     | 7.4  | 9.3  | μs   | Figure 2.15     |
|                                            | Middle-speed mode System clock<br>source is HOCO (24 MHz)*2<br>VCC = 1.8 V to 3.6 V | t <sub>SNZ</sub> | _   | 8.3  | 10.4 | μs   |                 |
|                                            | Middle-speed mode System clock<br>source is HOCO (24 MHz)*3<br>VCC = 1.6 V to 1.8 V | t <sub>SNZ</sub> | _   | 9.5  | 11.8 | μs   |                 |
|                                            | Low-speed mode System clock source is MOCO (8 MHz)*4                                | t <sub>SNZ</sub> |     | 11.8 | 15.6 | μs   |                 |

Note 1. The ICLK is 32 MHz

Note 2. The ICLK is 8 MHz (24 MHz/4) Note 3. The ICLK is 4 MHz (24 MHz/8)

Note 4. The ICLK is 1 MHz (8 MHz/8)



Figure 2.15 Recovery timing from Software Standby mode to Snooze mode

#### 2.3.5 NMI and IRQ Noise Filter

Table 2.33 NMI and IRQ noise filter

| Parameter | Symbol            | Min                        | Тур | Max | Unit | Test conditions             |                                 |
|-----------|-------------------|----------------------------|-----|-----|------|-----------------------------|---------------------------------|
| NMI pulse | t <sub>NMIW</sub> | 200                        | _   | _   | ns   | NMI digital filter disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns  |
| width     |                   | t <sub>Pcyc</sub> × 2*1    | _   | _   |      |                             | t <sub>Pcyc</sub> × 2 > 200 ns  |
|           |                   | 200                        | _   | _   |      | NMI digital filter enabled  | t <sub>NMICK</sub> × 3 ≤ 200 ns |
|           |                   | t <sub>NMICK</sub> × 3.5*2 | _   | _   |      |                             | t <sub>NMICK</sub> × 3 > 200 ns |
| IRQ pulse | t <sub>IRQW</sub> | 200                        | _   | _   | ns   | IRQ digital filter disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns  |
| width     |                   | t <sub>Pcyc</sub> × 2*1    | _   | _   |      |                             | t <sub>Pcyc</sub> × 2 > 200 ns  |
|           |                   | 200                        | _   | _   |      | IRQ digital filter enabled  | t <sub>IRQCK</sub> × 3 ≤ 200 ns |
|           |                   | t <sub>IRQCK</sub> × 3.5*3 | _   | _   |      |                             | t <sub>IRQCK</sub> × 3 > 200 ns |

Note: 200 ns minimum in Software Standby mode.

Note: If the clock source is being switched it is needed to add 4 clock cycle of switched source.

Note 1. t<sub>Pcyc</sub> indicates the PCLKB cycle.

Note 2.  $t_{\text{NMICK}}$  indicates the cycle of the NMI digital filter sampling clock.

Note 3.  $t_{IRQCK}$  indicates the cycle of the IRQi digital filter sampling clock (i = 0 to 7).



Figure 2.16 NMI interrupt input timing



Figure 2.17 IRQ interrupt input timing

# 2.3.6 I/O Ports, POEG, GPT, AGT, and ADC12 Trigger Timing

Table 2.34 I/O Ports, POEG, GPT, AGT, and ADC12 trigger timing

| Parameter |                                    |                     | Symbol               | Min  | Max | Unit               | Test conditions |
|-----------|------------------------------------|---------------------|----------------------|------|-----|--------------------|-----------------|
| I/O Ports | Input data pulse width             | 2.7 V ≤ VCC ≤ 3.6 V | t <sub>PRW</sub>     | 2    | _   | t <sub>Pcyc</sub>  | Figure 2.18     |
|           |                                    | 2.4 V ≤ VCC < 2.7 V |                      | 3    |     |                    |                 |
|           |                                    | 1.6 V ≤ VCC < 2.4 V |                      | 4    |     |                    |                 |
| POEG      | POEG input trigger pulse width     |                     | t <sub>POEW</sub>    | 3    | _   | t <sub>Pcyc</sub>  | Figure 2.19     |
| GPT       | Input capture pulse width          | Single edge         | t <sub>GTICW</sub>   | 1.5  | _   | t <sub>PDcyc</sub> | Figure 2.20     |
|           |                                    | Dual edge           |                      | 2.5  | _   |                    |                 |
| AGT       | AGTIO, AGTEE input cycle           | 1.8 V ≤ VCC ≤ 3.6 V | t <sub>ACYC</sub> *1 | 250  | _   | ns                 | Figure 2.21     |
|           |                                    | 1.6 V ≤ VCC < 1.8 V |                      | 2000 | _   | ns                 |                 |
|           | AGTIO, AGTEE input high-level      | 1.8 V ≤ VCC ≤ 3.6 V | t <sub>ACKWH</sub> , | 100  | _   | ns                 |                 |
|           | width, low-level width             | 1.6 V ≤ VCC < 1.8 V |                      | 800  | _   | ns                 |                 |
|           | AGTIO, AGTO, AGTOA,                | 2.7 V ≤ VCC ≤ 3.6 V | t <sub>ACYC2</sub>   | 62.5 | _   | ns                 | Figure 2.21     |
|           | AGTOB output cycle                 | 2.4 V ≤ VCC < 2.7 V |                      | 125  | _   | ns                 |                 |
|           |                                    | 1.8 V ≤ VCC < 2.4 V |                      | 250  | _   | ns                 |                 |
|           |                                    | 1.6 V ≤ VCC < 1.8 V |                      | 500  | _   | ns                 |                 |
| ADC12     | 12-bit A/D converter trigger input | pulse width         | t <sub>TRGW</sub>    | 1.5  | _   | t <sub>Pcyc</sub>  | Figure 2.22     |

Note 1. Constraints on AGTIO input:  $t_{Pcyc} \times 2$  ( $t_{Pcyc}$ : PCLKB cycle) <  $t_{ACYC}$ .



Figure 2.18 I/O ports input timing



Figure 2.19 POEG input trigger timing



Figure 2.20 GPT input capture timing



Figure 2.21 AGT I/O timing



Figure 2.22 ADC12 trigger input timing

### 2.3.7 CAC Timing

Table 2.35 CAC timing

| Parameter                |                                          | Symbol              | Min                                             | Тур | Max | Unit | Test conditions |
|--------------------------|------------------------------------------|---------------------|-------------------------------------------------|-----|-----|------|-----------------|
| CACREF input pulse width | t <sub>PBcyc</sub> ≤ t <sub>CAC</sub> *1 | t <sub>CACREF</sub> | 4.5 × t <sub>CAC</sub> + 3 × t <sub>PBcyc</sub> | _   | _   | ns   | _               |
|                          | t <sub>PBcyc</sub> > t <sub>CAC</sub> *1 |                     | 5 × t <sub>CAC</sub> + 6.5 × t <sub>PBcyc</sub> | _   | _   | ns   |                 |

Note: t<sub>PBcyc</sub>: PCLKB cycle.

Note 1. t<sub>CAC</sub>: CAC count clock source cycle.

# 2.3.8 SCI Timing

Table 2.36 SCI timing (1) (1 of 2)

| arame | eter                                                                                  |                     |                     | Symbol            | Min                                | Max | Unit              | Test conditions |
|-------|---------------------------------------------------------------------------------------|---------------------|---------------------|-------------------|------------------------------------|-----|-------------------|-----------------|
| CI    | Input clock cycle                                                                     | Asynchronous        | 2.7 V ≤ VCC ≤ 3.6 V | t <sub>Scyc</sub> | 75                                 | _   | ns                | Figure 2.23     |
|       |                                                                                       |                     | 2.4 V ≤ VCC < 2.7 V |                   | 150                                | _   | 1                 |                 |
|       |                                                                                       |                     | 1.8 V ≤ VCC < 2.4 V | 1                 | 300                                | _   |                   |                 |
|       |                                                                                       |                     | 1.6 V ≤ VCC < 1.8 V | 1                 | 1000                               | _   | 1                 |                 |
|       |                                                                                       | Clock               | 2.7 V ≤ VCC ≤ 3.6 V |                   | 100                                | _   | 1                 |                 |
|       |                                                                                       | synchronous         | 2.4 V ≤ VCC < 2.7 V | 1                 | 200                                | _   |                   |                 |
|       |                                                                                       |                     | 1.8 V ≤ VCC < 2.4 V | 1                 | 400                                | _   |                   |                 |
|       |                                                                                       |                     | 1.6 V ≤ VCC < 1.8 V | 1                 | 1500                               | _   | 1                 |                 |
|       | Input clock pulse wi                                                                  | dth                 | 1                   | t <sub>SCKW</sub> | 0.4                                | 0.6 | t <sub>Scyc</sub> | 1               |
|       | Input clock rise time                                                                 | )                   |                     | t <sub>SCKr</sub> | _                                  | 10  | ns                | 1               |
|       | Input clock fall time                                                                 |                     |                     | t <sub>SCKf</sub> | _                                  | 10  | ns                | 1               |
|       | Output clock cycle                                                                    | Asynchronous        | 2.7 V ≤ VCC ≤ 3.6 V | t <sub>Scyc</sub> | 75 (exclude SCI1)<br>100 (SCI1)    | _   | ns                | -               |
|       |                                                                                       |                     | 2.4 V ≤ VCC < 2.7 V |                   | 150 (exclude SCI1)<br>200 (SCI1)   | _   |                   |                 |
|       |                                                                                       |                     | 1.8 V ≤ VCC < 2.4 V |                   | 300 (exclude SCI1)<br>400 (SCI1)   | _   |                   |                 |
|       |                                                                                       |                     | 1.6 V ≤ VCC < 1.8 V |                   | 1500 (exclude SCI1)<br>2000 (SCI1) | _   |                   |                 |
|       |                                                                                       | Clock               | 1.8 V ≤ VCC ≤ 3.6 V |                   | 75                                 | -   |                   |                 |
|       |                                                                                       | synchronous         | 2.4 V ≤ VCC < 2.7 V | 1                 | 150                                | _   |                   |                 |
|       |                                                                                       |                     | 1.8 V ≤ VCC < 2.4 V |                   | 300                                | _   |                   |                 |
|       |                                                                                       |                     | 1.6 V ≤ VCC < 1.8 V |                   | 1000                               | _   |                   |                 |
|       | Output clock pulse                                                                    | width               |                     | t <sub>SCKW</sub> | 0.4                                | 0.6 | t <sub>Scyc</sub> |                 |
|       | Output clock rise tin                                                                 | ne                  | 1.8 V ≤ VCC ≤ 3.6 V | t <sub>SCKr</sub> | _                                  | 7.5 | ns                | ]               |
|       |                                                                                       |                     | 1.6 V ≤ VCC < 1.8 V | 7                 | _                                  | 30  |                   |                 |
|       | Output clock fall tim                                                                 | e                   | 1.8 V ≤ VCC ≤ 3.6 V | t <sub>SCKf</sub> | _                                  | 7.5 | ns                | ]               |
|       |                                                                                       |                     | 1.6 V ≤ VCC < 1.8 V | 7                 | _                                  | 30  | 1                 |                 |
|       | Transmit data                                                                         | Clock               | 2.7 V ≤ VCC ≤ 3.6 V | t <sub>TXD</sub>  | _                                  | 30  | ns                | Figure 2.24     |
|       | delay time (master)  Transmit data delay time (slave)  synchronous  Clock synchronous | 2.4 V ≤ VCC < 2.7 V | 7                   | _                 | 35                                 | 1   |                   |                 |
|       |                                                                                       |                     | 1.8 V ≤ VCC < 2.4 V | 7                 | _                                  | 75  | 1                 |                 |
|       |                                                                                       |                     | 1.6 V ≤ VCC < 1.8 V | 7                 | _                                  | 125 | 1                 |                 |
|       |                                                                                       |                     | 1.8 V ≤ VCC ≤ 3.6 V | 7                 | _                                  | 40  | ns                |                 |
|       |                                                                                       | synchronous         | 2.4 V ≤ VCC < 2.7 V | 7                 | _                                  | 45  |                   |                 |
|       |                                                                                       |                     | 1.8 V ≤ VCC < 2.4 V | 7                 | _                                  | 70  |                   |                 |
|       |                                                                                       |                     | 1.6 V ≤ VCC < 1.8 V |                   | _                                  | 105 | 1                 |                 |

Table 2.36 SCI timing (1) (2 of 2)

| Parame                         | ter                             |                      | Symbol              | Min              | Max | Unit | Test conditions |             |
|--------------------------------|---------------------------------|----------------------|---------------------|------------------|-----|------|-----------------|-------------|
| SCI                            | Receive data                    | Clock                | 1.8 V ≤ VCC ≤ 3.6 V | t <sub>RXS</sub> | 40  | _    | ns              | Figure 2.24 |
|                                | setup time<br>(master)          | synchronous          | 2.4 V ≤ VCC < 2.7 V |                  | 50  | _    |                 | _           |
|                                |                                 |                      | 1.8 V ≤ VCC < 2.4 V |                  | 70  | _    | ns              |             |
|                                |                                 |                      | 1.6 V ≤ VCC < 1.8 V |                  | 110 | _    |                 |             |
|                                | Receive data                    | Clock<br>synchronous | 2.4 V ≤ VCC ≤ 3.6 V |                  | 10  | _    |                 |             |
|                                | setup time (slave)              |                      | 1.8 V ≤ VCC ≤ 2.4 V |                  | 15  | _    |                 |             |
|                                |                                 |                      | 1.6 V ≤ VCC < 1.8 V |                  | 45  | _    |                 |             |
|                                | Receive data hold time (master) | Clock synchronous    |                     | t <sub>RXH</sub> | 5   | _    | ns              |             |
| Receive data hold time (slave) |                                 | Clock synchrono      | ous                 | t <sub>RXH</sub> | 5   | _    | ns              |             |



Figure 2.23 SCK clock input timing



Figure 2.24 SCI input/output timing in clock synchronous mode

Table 2.37 SCI timing (2) (1 of 2)

| Paramete | er                           |             |                     | Symbol                            | Min  | Max      | Unit               | Test conditions |
|----------|------------------------------|-------------|---------------------|-----------------------------------|------|----------|--------------------|-----------------|
| Simple   | SCK clock cycle or           | utput       | 1.8 V ≤ VCC ≤ 3.6 V | t <sub>SPcyc</sub>                | 75   |          | ns                 | Figure 2.25     |
| PI       | (master)                     |             | 2.4 V ≤ VCC < 2.7 V |                                   | 150  | _        |                    |                 |
|          |                              |             | 1.8 V ≤ VCC < 2.4 V |                                   | 300  | _        |                    |                 |
|          |                              |             | 1.6 V ≤ VCC < 1.8 V |                                   | 1000 | _        |                    |                 |
|          | SCK clock cycle in           | put (slave) | 1.8 V ≤ VCC ≤ 3.6 V |                                   | 100  | _        |                    |                 |
|          |                              |             | 2.4 V ≤ VCC < 2.7 V |                                   | 200  | _        |                    |                 |
|          |                              |             | 1.8 V ≤ VCC < 2.4 V |                                   | 400  | <u> </u> |                    |                 |
|          |                              |             | 1.6 V ≤ VCC < 1.8 V |                                   | 1500 | _        |                    |                 |
|          | SCK clock high pu            | lse width   | ,                   | t <sub>SPCKWH</sub>               | 0.4  | 0.6      | t <sub>SPcyc</sub> |                 |
|          | SCK clock low puls           | se width    |                     | t <sub>SPCKWL</sub>               | 0.4  | 0.6      | t <sub>SPcyc</sub> |                 |
|          | SCK clock rise and fall time |             |                     | t <sub>SPCKr</sub> ,              | _    | 10       | ns                 |                 |
|          | Data input setup             | Master      | 2.7 V ≤ VCC ≤ 3.6 V | t <sub>SU</sub>                   | 40   | <u> </u> | ns                 | Figure 2.26 to  |
|          | time                         |             | 2.4 V ≤ VCC < 2.7 V |                                   | 50   | <u> </u> |                    | Figure 2.29     |
|          |                              |             | 1.8 V ≤ VCC < 2.4 V |                                   | 80   | <u> </u> |                    |                 |
|          |                              |             | 1.6 V ≤ VCC < 1.8 V |                                   | 110  | _        |                    |                 |
|          |                              | Slave       | 1.8 V ≤ VCC ≤ 3.6 V |                                   | 10   | _        |                    |                 |
|          |                              |             | 1.6 V ≤ VCC < 1.8 V |                                   | 45   | _        |                    |                 |
|          | Data input hold              | Master      |                     | t <sub>H</sub>                    | 5    | _        | ns                 | 1               |
|          | time                         | Slave       |                     |                                   | 18   | _        |                    |                 |
|          | SS input setup tim           | e           |                     | t <sub>LEAD</sub>                 | 1    | <u> </u> | t <sub>SPcyc</sub> |                 |
|          | SS input hold time           |             |                     | t <sub>LAG</sub>                  | 1    | _        | t <sub>SPcyc</sub> |                 |
|          | Data output delay            | Master      | 2.4 V ≤ VCC ≤ 3.6 V | t <sub>OD</sub>                   | _    | 35       | ns                 |                 |
|          | time                         |             | 2.4 V ≤ VCC ≤ 2.7 V |                                   | _    | 35       |                    |                 |
|          |                              |             | 1.8 V ≤ VCC ≤ 2.4 V |                                   | _    | 75       |                    |                 |
|          |                              |             | 1.6 V ≤ VCC < 1.8 V |                                   | _    | 125      |                    |                 |
|          |                              | Slave       | 2.7 V ≤ VCC ≤ 3.6 V |                                   | _    | 40       |                    |                 |
|          |                              |             | 2.4 V ≤ VCC ≤ 2.7 V |                                   | _    | 40       |                    |                 |
|          |                              |             | 1.8 V ≤ VCC < 2.4 V |                                   | _    | 45       |                    |                 |
|          |                              |             | 1.6 V ≤ VCC < 1.8 V |                                   | _    | 100      |                    |                 |
|          | Data output hold             | Master      | 2.7 V ≤ VCC ≤ 3.6 V | t <sub>OH</sub>                   | -5   | <u> </u> | ns                 |                 |
| -<br>-   | time                         |             | 2.4 V ≤ VCC < 2.7 V |                                   | -10  | _        |                    |                 |
|          |                              |             | 1.8 V ≤ VCC < 2.4 V |                                   | -20  | <u> </u> |                    |                 |
|          |                              |             | 1.6 V ≤ VCC < 1.8 V |                                   | -40  | _        |                    |                 |
|          |                              | Slave       |                     |                                   | -5   | <u> </u> |                    |                 |
|          | Data rise and fall           | Master      | 1.8 V ≤ VCC ≤ 3.6 V | t <sub>Dr</sub> , t <sub>Df</sub> | _    | 5        | ns                 |                 |
|          | time                         | Slave       | 1.8 V ≤ VCC ≤ 3.6 V |                                   | _    | 5        |                    |                 |

Table 2.37 SCI timing (2) (2 of 2)

| Paramet | Parameter                 |                     |                  | Min      | Max | Unit              | Test conditions            |
|---------|---------------------------|---------------------|------------------|----------|-----|-------------------|----------------------------|
| Simple  | Slave access time         | 2.7 V ≤ VCC ≤ 3.6 V | t <sub>SA</sub>  | <u> </u> | 8   | t <sub>Pcyc</sub> | Figure 2.26 to Figure 2.29 |
| SPI     |                           | 2.4 V ≤ VCC < 2.7 V |                  | _        | 9   |                   |                            |
|         |                           | 1.8 V ≤ VCC < 2.4 V |                  | _        | 13  |                   |                            |
|         |                           | 1.6 V ≤ VCC < 1.8 V |                  | _        | 6   |                   |                            |
|         | Slave output release time | 1.8 V ≤ VCC ≤ 3.6 V | t <sub>REL</sub> | _        | 8   | t <sub>Pcyc</sub> |                            |
|         |                           | 2.4 V ≤ VCC < 2.7 V |                  | _        | 9   |                   |                            |
|         |                           | 1.8 V ≤ VCC < 2.4 V |                  | _        | 13  |                   |                            |
|         |                           | 1.6 V ≤ VCC < 1.8 V |                  | _        | 6   |                   |                            |



Figure 2.25 SCI simple SPI mode clock timing



Figure 2.26 SCI simple SPI mode timing (master, CKPH = 1)



Figure 2.27 SCI simple SPI mode timing (master, CKPH = 0)



Figure 2.28 SCI simple SPI mode timing (slave, CKPH = 1)



Figure 2.29 SCI simple SPI mode timing (slave, CKPH = 0)

Table 2.38 SCI timing (3)

Conditions: VCC = AVCC0 = 1.6 to 3.6 V

| Parameter        |                                    | Symbol            | Min | Max                        | Unit | Test conditions |
|------------------|------------------------------------|-------------------|-----|----------------------------|------|-----------------|
| Simple IIC       | SDA input rise time                | t <sub>Sr</sub>   | _   | 1000                       | ns   | Figure 2.30     |
| (Standard mode)  | SDA input fall time                | t <sub>Sf</sub>   | _   | 300                        | ns   |                 |
|                  | SDA input spike pulse removal time | t <sub>SP</sub>   | 0   | 4 × t <sub>IICcyc</sub> *1 | ns   |                 |
|                  | Data input setup time              | t <sub>SDAS</sub> | 250 | _                          | ns   |                 |
|                  | Data input hold time               | t <sub>SDAH</sub> | 0   | _                          | ns   |                 |
|                  | SCL, SDA capacitive load           | C <sub>b</sub> *2 | _   | 400                        | pF   |                 |
| Simple IIC (Fast | SDA input rise time                | t <sub>Sr</sub>   | _   | 300                        | ns   | Figure 2.30     |
| mode)            | SDA input fall time                | t <sub>Sf</sub>   | _   | 300                        | ns   |                 |
|                  | SDA input spike pulse removal time | t <sub>SP</sub>   | 0   | 4 × t <sub>IICcyc</sub> *1 | ns   |                 |
|                  | Data input setup time              | t <sub>SDAS</sub> | 100 | _                          | ns   |                 |
|                  | Data input hold time               | t <sub>SDAH</sub> | 0   | _                          | ns   |                 |
|                  | SCL, SDA capacitive load           | C <sub>b</sub> *2 | _   | 400                        | pF   |                 |

Note 1.  $t_{IICcyc}$ : Clock cycle selected by the SMR.CKS[1:0] bits.

Note 2. C<sub>b</sub> indicates the total capacity of the bus line.



Figure 2.30 SCI simple IIC mode timing

# 2.3.9 SPI Timing

Table 2.39 SPI timing (1 of 3)

| Parameter                      |        |                     | Symbol                | Min                                                                     | Max                      | Unit | Test conditions |
|--------------------------------|--------|---------------------|-----------------------|-------------------------------------------------------------------------|--------------------------|------|-----------------|
| RSPCK clock                    | Master | 2.7 V ≤ VCC ≤ 3.6 V | t <sub>SPcyc</sub> *1 | 50                                                                      | _                        | ns   | Figure 2.31     |
| cycle                          |        | 2.4 V ≤ VCC < 2.7 V |                       | 100                                                                     | _                        |      | C = 30 pF       |
|                                |        | 1.8 V ≤ VCC < 2.4 V |                       | 200                                                                     | _                        |      |                 |
|                                |        | 1.6 V ≤ VCC < 1.8 V |                       | 500                                                                     | _                        |      |                 |
|                                | Slave  | 2.7 V ≤ VCC ≤ 3.6 V |                       | 100                                                                     | _                        |      |                 |
|                                |        | 2.4 V ≤ VCC < 2.7 V |                       | 200                                                                     | _                        |      |                 |
|                                |        | 1.8 V ≤ VCC < 2.4 V |                       | 400                                                                     | _                        |      |                 |
|                                |        | 1.6 V ≤ VCC < 1.8 V |                       | 1500                                                                    | _                        |      |                 |
| RSPCK clock high pulse width   | Master |                     | tspckwh               | (t <sub>SPcyc</sub> - t <sub>SPCKr</sub> - t <sub>SPCKf</sub> ) / 2 - 3 |                          | ns   |                 |
|                                | Slave  |                     |                       | 0.4 × t <sub>SPcyc</sub>                                                | 0.6 × t <sub>SPcyc</sub> |      |                 |
| RSPCK clock<br>low pulse width | Master |                     | tspckwl               | (t <sub>SPcyc</sub> - t <sub>SPCKr</sub> - t <sub>SPCKf</sub> ) / 2 - 3 | _                        | ns   |                 |
|                                | Slave  |                     |                       | 0.4 × t <sub>SPcyc</sub>                                                | 0.6 × t <sub>SPcyc</sub> |      |                 |
| RSPCK clock                    | Output | 2.7 V ≤ VCC ≤ 3.6 V | t <sub>SPCKr</sub> ,  | _                                                                       | 10                       | ns   |                 |
| rise and fall time             |        | 2.4 V ≤ VCC < 2.7 V | t <sub>SPCKf</sub>    | _                                                                       | 15                       |      |                 |
|                                |        | 1.8 V ≤ VCC ≤ 2.4 V |                       | _                                                                       | 20                       |      |                 |
|                                |        | 1.6 V ≤ VCC < 1.8 V |                       | _                                                                       | 30                       |      |                 |
|                                | Input  | Input               |                       | _                                                                       | 1                        | μs   | 1               |

Table 2.39 SPI timing (2 of 3)

| Parameter                          |          |                       | Symbol                            | Min                                        | Max                                            | Unit | Test condition           |
|------------------------------------|----------|-----------------------|-----------------------------------|--------------------------------------------|------------------------------------------------|------|--------------------------|
| Data input setup                   | Master   | 2.7 V ≤ VCC ≤ 3.6 V   | t <sub>SU</sub>                   | 20                                         | _                                              | ns   | Figure 2.32 to           |
| time                               |          | 2.4 V ≤ VCC < 2.7 V   |                                   | 22                                         | _                                              |      | Figure 2.37<br>C = 30 pF |
|                                    |          | 1.8 V ≤ VCC < 2.4 V   |                                   | 37                                         | 1-                                             |      |                          |
|                                    |          | 1.6 V ≤ VCC < 1.8 V   |                                   | 10                                         | <u> </u>                                       |      |                          |
|                                    | Slave    | 2.4 V ≤ VCC ≤ 3.6 V   |                                   | 10                                         | _                                              |      |                          |
|                                    |          | 1.8 V ≤ VCC < 2.4 V   |                                   | 15                                         | 1-                                             |      |                          |
|                                    |          | 1.6 V ≤ VCC < 1.8 V   |                                   | 20                                         | _                                              |      |                          |
| Data input hold                    | Master ( | RSPCK is PCLKA/2)     | t <sub>HF</sub>                   | 0                                          | <u> </u>                                       | ns   |                          |
| time                               | Master ( | RSPCK is not PCLKA/2) | t <sub>H</sub>                    | t <sub>Pcyc</sub>                          | _                                              |      |                          |
|                                    | Slave    |                       | t <sub>H</sub>                    | 20                                         | _                                              | 1    |                          |
| SSL setup time                     | Master   | 1.8 V ≤ VCC ≤ 3.6 V   | t <sub>LEAD</sub>                 | -30 + N × t <sub>Spcyc</sub> *1            | _                                              | ns   |                          |
|                                    |          | 1.6 V ≤ VCC < 1.8 V   |                                   | -50 + N × t <sub>Spcyc</sub> *1            | _                                              |      |                          |
|                                    | Slave    | 1                     |                                   | 6 × t <sub>Pcyc</sub>                      | _                                              | ns   |                          |
| SSL hold time                      | Master   |                       | t <sub>LAG</sub>                  | -30 + N × t <sub>Spcyc</sub> *2            | _                                              | ns   |                          |
|                                    | Slave    |                       |                                   | 6 × t <sub>Pcyc</sub>                      | _                                              | ns   |                          |
| Data output                        | Master   | 2.7 V ≤ VCC ≤ 3.6 V   | t <sub>OD</sub>                   | _                                          | 14                                             | ns   |                          |
| delay time                         |          | 2.4 V ≤ VCC < 2.7 V   |                                   | _                                          | 14                                             |      |                          |
|                                    |          | 1.8 V ≤ VCC < 2.4 V   |                                   | _                                          | 14                                             |      |                          |
|                                    |          | 1.6 V ≤ VCC < 1.8 V   |                                   | _                                          | 14                                             |      |                          |
|                                    | Slave    | 2.7 V ≤ VCC ≤ 3.6 V   |                                   | _                                          | 41                                             |      |                          |
|                                    |          | 2.4 V ≤ VCC < 2.7 V   | _                                 | 45                                         |                                                |      |                          |
|                                    |          | 1.8 V ≤ VCC < 2.4 V   |                                   | _                                          | 65                                             |      |                          |
|                                    |          | 1.6 V ≤ VCC < 1.8 V   |                                   | _                                          | 82                                             |      |                          |
| Data output hold                   | Master   |                       | t <sub>OH</sub>                   | 0                                          | _                                              | ns   |                          |
| time                               | Slave    |                       |                                   | 0                                          | _                                              |      |                          |
| Successive transmission delay time | Master   |                       | t <sub>TD</sub>                   | t <sub>SPcyc</sub> + 2 × t <sub>Pcyc</sub> | 8 × t <sub>SPcyc</sub> + 2 × t <sub>Pcyc</sub> | ns   |                          |
| aciay iiiii <del>c</del>           | Slave    |                       |                                   | 4 × t <sub>SPcyc</sub>                     | _                                              |      |                          |
| MOSI and MISO                      | Output   | 2.7 V ≤ VCC ≤ 3.6 V   | t <sub>Dr</sub> , t <sub>Df</sub> |                                            | 5                                              | ns   | Figure 2.32 to           |
| rise and fall time                 |          | 2.4 V ≤ VCC < 2.7 V   |                                   | _                                          | 15                                             |      | Figure 2.37<br>C = 30 pF |
|                                    |          | 1.8 V ≤ VCC < 2.4 V   |                                   | _                                          | 20                                             |      |                          |
|                                    |          | 1.6 V ≤ VCC < 1.8 V   |                                   | _                                          | 30                                             |      |                          |
|                                    | Input    |                       |                                   | _                                          | 1                                              |      |                          |
| SSL rise and fall                  | Output   | 2.7 V ≤ VCC ≤ 3.6 V   | t <sub>SSLr</sub> ,               | _                                          | 5                                              | ns   |                          |
| time                               |          | 2.4 V ≤ VCC < 2.7 V   | t <sub>SSLf</sub>                 | _                                          | 15                                             |      |                          |
|                                    |          | 1.8 V ≤ VCC < 2.4 V   |                                   | _                                          | 20                                             |      |                          |
|                                    |          | 1.6 V ≤ VCC < 1.8 V   |                                   | _                                          | 30                                             |      |                          |
|                                    | Input    |                       |                                   | _                                          | 1                                              |      |                          |

Table 2.39 SPI timing (3 of 3)

| Parameter                 |                     | Symbol           | Min | Max                        | Unit | Test conditions          |  |
|---------------------------|---------------------|------------------|-----|----------------------------|------|--------------------------|--|
| Slave access time         | 2.7 V ≤ VCC ≤ 3.6 V | t <sub>SA</sub>  | _   | 2 × t <sub>Pcyc</sub> + 11 | ns   | Figure 2.36 and          |  |
|                           | 2.4 V ≤ VCC < 2.7 V |                  | _   | 2 × t <sub>Pcyc</sub> + 15 |      | Figure 2.37<br>C = 30 pF |  |
|                           | 1.8 V ≤ VCC < 2.4 V |                  | _   | 2 × t <sub>Pcyc</sub> + 35 |      |                          |  |
|                           | 1.6 V ≤ VCC < 1.8 V | 1                | _   | 2 × t <sub>Pcyc</sub> + 55 | 1    |                          |  |
| Slave output release time | 2.7 V ≤ VCC ≤ 3.6 V | t <sub>REL</sub> | _   | 2 × t <sub>Pcyc</sub> + 11 | ns   |                          |  |
|                           | 2.4 V ≤ VCC < 2.7 V |                  | _   | 2 × t <sub>Pcyc</sub> + 15 | 1    |                          |  |
|                           | 1.8 V ≤ VCC < 2.4 V |                  | _   | 2 × t <sub>Pcyc</sub> + 35 | 1    |                          |  |
|                           | 1.6 V ≤ VCC < 1.8 V | -                | _   | 2 × t <sub>Pcyc</sub> + 55 | 1    |                          |  |

Note: t<sub>Pcyc</sub>: PCLKA cycle.

Note 1. N is set as an integer from 1 to 8 by the SPCKD register. Note 2. N is set as an integer from 1 to 8 by the SSLND register.



Figure 2.31 SPI clock timing



Figure 2.32 SPI timing (master, CPHA = 0) (bit rate: PCLKB division ratio is set to any value other than 1/2)



Figure 2.33 SPI timing (master, CPHA = 0) (bit rate: PCLKB division ratio is set to 1/2)



Figure 2.34 SPI timing (master, CPHA = 1) (bit rate: PCLKB division ratio is set to any value other than 1/2)



Figure 2.35 SPI timing (master, CPHA = 1) (bit rate: PCLKB division ratio is set to 1/2)



Figure 2.36 SPI timing (slave, CPHA = 0)



Figure 2.37 SPI timing (slave, CPHA = 1)

### 2.3.10 QSPI Timing

Table 2.40 QSPI timing (1 of 2)

| Parameter            |                              | Symbol             | Min                      | Max | Unit | Test conditions |
|----------------------|------------------------------|--------------------|--------------------------|-----|------|-----------------|
| QSPCK<br>clock cycle | 2.4 ≤ VCC ≤ 3.6              | t <sub>QScyc</sub> | 50                       | _   | ns   | Figure 2.38     |
|                      | 1.8 ≤ VCC < 2.4              |                    | 100                      | _   | ns   |                 |
|                      | 1.6 ≤ VCC < 1.8              |                    | 500                      | _   | ns   |                 |
| QSPCK cloc           | QSPCK clock high pulse width |                    | t <sub>QScyc</sub> × 0.4 | _   | ns   |                 |
| QSPCK cloc           | QSPCK clock low pulse width  |                    | t <sub>QScyc</sub> × 0.4 | _   | ns   |                 |

**Table 2.40** QSPI timing (2 of 2)

| Parameter          |                    | Symbol           | Min                                   | Max                                    | Unit               | Test conditions |
|--------------------|--------------------|------------------|---------------------------------------|----------------------------------------|--------------------|-----------------|
| Data input         | 2.4 ≤ VCC ≤ 3.6    | t <sub>Su</sub>  | 10                                    | _                                      | ns                 | Figure 2.39     |
| setup time         | 1.8 ≤ VCC < 2.4    |                  | 15                                    | _                                      | ns                 |                 |
|                    | 1.6 ≤ VCC < 1.8    |                  | 15                                    | _                                      | ns                 |                 |
| Data input         | 1.8 ≤ VCC < 3.6    | t <sub>IH</sub>  | 0                                     | _                                      | ns                 |                 |
| hold time          | 1.6 ≤ VCC < 1.8    |                  | 4                                     | _                                      | ns                 |                 |
| QSSL<br>setup time | 2.4 ≤ VCC ≤ 3.6    | t <sub>Su</sub>  | $(N + 0.5) \times t_{Qscyc} - 9^{*1}$ | (N + 0.5) × t <sub>Qscyc</sub> + 100*1 | ns                 |                 |
|                    | 1.8 ≤ VCC < 2.4    |                  | (N + 0.5) × t <sub>Qscyc</sub> - 15*1 | (N + 0.5) × t <sub>Qscyc</sub> + 100*1 | ns                 |                 |
|                    | 1.6 ≤ VCC < 1.8    |                  | (N + 0.5) × t <sub>Qscyc</sub> - 24*1 | (N + 0.5) × t <sub>Qscyc</sub> + 100*1 | ns                 |                 |
| QSSL hold time     | 1.8 ≤ VCC ≤ 3.6    | t <sub>LAG</sub> | $(N + 0.5) \times t_{Qscyc} - 5^{*2}$ | (N + 0.5) × t <sub>Qscyc</sub> + 100*2 | ns                 |                 |
|                    | 1.6 ≤ VCC < 1.8    |                  | $(N + 0.5) \times t_{Qscyc} - 8^{*2}$ | (N + 0.5) × t <sub>Qscyc</sub> + 100*2 | ns                 |                 |
| Data               | 2.4 ≤ VCC ≤ 3.6    | t <sub>OD</sub>  | _                                     | 9                                      | ns                 |                 |
| output<br>delay    | 1.8 ≤ VCC < 2.4    |                  | _                                     | 16                                     | ns                 |                 |
|                    | 1.6 ≤ VCC < 1.8    |                  | _                                     | 24                                     | ns                 |                 |
| Data               | 1.8 ≤ VCC ≤ 3.6    | t <sub>OH</sub>  | -3.3                                  | _                                      | ns                 |                 |
| output hold time   | 1.6 ≤ VCC < 1.8    |                  | -6.3                                  | _                                      | ns                 |                 |
| Successive         | transmission delay | t <sub>TD</sub>  | 1                                     | 16                                     | t <sub>QScyc</sub> |                 |

Note: t<sub>Pcyc</sub>: PCLKA cycle.

Note 1. N is set to 0 or 1 in SFMSLD. Note 2. N is set to 0 or 1 in SFMSHD.



Figure 2.38 **QSPI** clock timing



Figure 2.39 Transmit and receive timing

# 2.3.11 IIC Timing

#### Table 2.41 IIC timing (1) (1 of 2)

| Parameter                |                                                                  | Symbol            | Min*1                                                     | Max*1                       | Unit | Test conditions |
|--------------------------|------------------------------------------------------------------|-------------------|-----------------------------------------------------------|-----------------------------|------|-----------------|
| IIC (standard mode,      | SCL input cycle time                                             | t <sub>SCL</sub>  | 6 (12) × t <sub>IICcyc</sub> + 1300                       | _                           | ns   | Figure 2.40     |
| SMBus)<br>ICFER.FMPE = 0 | SCL input high pulse width                                       | t <sub>SCLH</sub> | 3 (6) × t <sub>IICcyc</sub> + 300                         | _                           | ns   |                 |
|                          | SCL input low pulse width                                        | t <sub>SCLL</sub> | 3 (6) × t <sub>IICcyc</sub> + 300                         | _                           | ns   |                 |
|                          | SCL, SDA rise time                                               | t <sub>Sr</sub>   | _                                                         | 1000                        | ns   |                 |
|                          | SCL, SDA fall time                                               | t <sub>Sf</sub>   | _                                                         | 300                         | ns   |                 |
|                          | SCL, SDA input spike pulse removal time                          | t <sub>SP</sub>   | 0                                                         | 1 (4) × t <sub>IICcyc</sub> | ns   |                 |
|                          | SDA input bus free time when wakeup function is disabled         | t <sub>BUF</sub>  | 3 (6) × t <sub>IICcyc</sub> + 300                         | _                           | ns   |                 |
|                          | SDA input bus free time when wakeup function is enabled          | t <sub>BUF</sub>  | 3 (6) × t <sub>IICcyc</sub> + 4 × t <sub>Pcyc</sub> + 300 | _                           | ns   |                 |
|                          | START condition input hold time when wakeup function is disabled | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 300                                 | _                           | ns   |                 |
|                          | START condition input hold time when wakeup function is enabled  | t <sub>STAH</sub> | 1 (5) × t <sub>IICcyc</sub> + t <sub>Pcyc</sub> + 300     | _                           | ns   |                 |
|                          | Repeated START condition input setup time                        | t <sub>STAS</sub> | 1000                                                      | _                           | ns   |                 |
|                          | STOP condition input setup time                                  | t <sub>STOS</sub> | 1000                                                      | _                           | ns   |                 |
|                          | Data input setup time                                            | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 50                                  | _                           | ns   |                 |
|                          | Data input hold time                                             | t <sub>SDAH</sub> | 0                                                         | _                           | ns   |                 |
|                          | SCL, SDA capacitive load                                         | C <sub>b</sub> *2 | <u> </u>                                                  | 400                         | pF   |                 |

**Table 2.41** IIC timing (1) (2 of 2)

Conditions: VCC = AVCC0 = 1.8 to 3.6 V

| Parameter                         |                                                                    | Symbol            | Min*1                                                     | Max*1                       | Unit | Test conditions |
|-----------------------------------|--------------------------------------------------------------------|-------------------|-----------------------------------------------------------|-----------------------------|------|-----------------|
| IIC (Fast mode)<br>ICFER.FMPE = 0 | SCL input cycle time                                               | t <sub>SCL</sub>  | 6 (12) × t <sub>IICcyc</sub> + 600                        | _                           | ns   | Figure 2.40     |
|                                   | SCL input high pulse width                                         | t <sub>SCLH</sub> | 3 (6) × t <sub>IICcyc</sub> + 300                         | _                           | ns   |                 |
|                                   | SCL input low pulse width                                          | t <sub>SCLL</sub> | 3 (6) × t <sub>IICcyc</sub> + 300                         | _                           | ns   |                 |
|                                   | SCL, SDA rise time                                                 | t <sub>Sr</sub>   | _                                                         | 300                         | ns   |                 |
|                                   | SCL, SDA fall time                                                 | t <sub>Sf</sub>   | _                                                         | 300                         | ns   |                 |
|                                   | SCL, SDA input spike pulse removal time                            | t <sub>SP</sub>   | 0                                                         | 1 (4) × t <sub>IICcyc</sub> | ns   |                 |
|                                   | SDA input bus free time (When wakeup function is disabled)         | t <sub>BUF</sub>  | 3 (6) × t <sub>IICcyc</sub> + 300                         | _                           | ns   |                 |
|                                   | SDA input bus free time (When wakeup function is enabled)          | t <sub>BUF</sub>  | 3 (6) × t <sub>IICcyc</sub> + 4 × t <sub>Pcyc</sub> + 300 | _                           | ns   |                 |
|                                   | START condition input hold time (When wakeup function is disabled) | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 300                                 | _                           | ns   |                 |
|                                   | START condition input hold time (When wakeup function is enabled)  | t <sub>STAH</sub> | 1 (5) × t <sub>IICcyc</sub> + t <sub>Pcyc</sub> + 300     | _                           | ns   |                 |
|                                   | Repeated START condition input setup time                          | t <sub>STAS</sub> | 300                                                       | _                           | ns   |                 |
|                                   | STOP condition input setup time                                    | t <sub>STOS</sub> | 300                                                       | _                           | ns   |                 |
|                                   | Data input setup time                                              | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 50                                  | _                           | ns   |                 |
|                                   | Data input hold time                                               | t <sub>SDAH</sub> | 0                                                         | _                           | ns   |                 |
|                                   | SCL, SDA capacitive load                                           | C <sub>b</sub> *2 | _                                                         | 400                         | pF   |                 |

Use pins that have a letter appended to their names, for instance "\_A" or "\_B", to indicate group membership. The AC portion of the Note: electrical characteristics is measured for each group.  $t_{\text{IICcyc}}$ : IIC internal reference clock (IIC $\phi$ ) cycle,  $t_{\text{Pcyc}}$ : PCLKB cycle

Note:

Note 1. Values in parentheses apply when ICMR3.NF[1:0] is set to 11b while the digital filter is enabled with ICFER.NFE set to 1. Note 2. C<sub>b</sub> indicates the total capacity of the bus line.

Table 2.42 IIC timing (2)

Conditions: VCC = AVCC0 = 2.7 to 3.6 V

| Parameter                             |                                                                  | Symbol            | Min*1                                                     | Max*1                       | Unit | Test conditions |
|---------------------------------------|------------------------------------------------------------------|-------------------|-----------------------------------------------------------|-----------------------------|------|-----------------|
| IIC<br>(Fast-mode+)<br>ICFER.FMPE = 1 | SCL input cycle time                                             | t <sub>SCL</sub>  | 6 (12) × t <sub>IICcyc</sub> + 240                        | _                           | ns   | Figure 2.40     |
|                                       | SCL input high pulse width                                       | t <sub>SCLH</sub> | 3 (6) × t <sub>IICcyc</sub> + 120                         | _                           | ns   |                 |
|                                       | SCL input low pulse width                                        | t <sub>SCLL</sub> | 3 (6) × t <sub>IICcyc</sub> + 120                         | _                           | ns   |                 |
|                                       | SCL, SDA rise time                                               | t <sub>Sr</sub>   | _                                                         | 120                         | ns   |                 |
|                                       | SCL, SDA fall time                                               | t <sub>Sf</sub>   | _                                                         | 120                         | ns   |                 |
|                                       | SCL, SDA input spike pulse removal time                          | t <sub>SP</sub>   | 0                                                         | 1 (4) × t <sub>IICcyc</sub> | ns   |                 |
|                                       | SDA input bus free time when wakeup function is disabled         | t <sub>BUF</sub>  | 3 (6) × t <sub>IICcyc</sub> + 120                         | _                           | ns   |                 |
|                                       | SDA input bus free time when wakeup function is enabled          | t <sub>BUF</sub>  | 3 (6) × t <sub>IICcyc</sub> + 4 × t <sub>Pcyc</sub> + 120 | _                           | ns   |                 |
|                                       | Start condition input hold time when wakeup function is disabled | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 120                                 | _                           | ns   |                 |
|                                       | START condition input hold time when wakeup function is enabled  | t <sub>STAH</sub> | 1 (5) × t <sub>IICcyc</sub> +<br>t <sub>Pcyc</sub> + 120  | _                           | ns   |                 |
|                                       | Restart condition input setup time                               | t <sub>STAS</sub> | 120                                                       | _                           | ns   |                 |
|                                       | Stop condition input setup time                                  | t <sub>STOS</sub> | 120                                                       | _                           | ns   |                 |
|                                       | Data input setup time                                            | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 30                                  | _                           | ns   |                 |
|                                       | Data input hold time                                             | t <sub>SDAH</sub> | 0                                                         | _                           | ns   |                 |
|                                       | SCL, SDA capacitive load                                         | C <sub>b</sub> *2 | _                                                         | 550                         | pF   |                 |

Note:  $t_{IICcyc}$ : IIC internal reference clock (IIC $\phi$ ) cycle,  $t_{Pcyc}$ : PCLKB cycle.

Note 1. Values in parentheses apply when ICMR3.NF[1:0] is set to 11b while the digital filter is enabled with ICFER.NFE set to 1.

Note 2.  $\,C_b$  indicates the total capacity of the bus line.



Figure 2.40 I<sup>2</sup>C bus interface input/output timing

# 2.3.12 I3C Timing

Table 2.43 IIC timing(1)

| Parameter                |                                                                  | Symbol            | Min*1                                                            | Max*1                      | Unit |
|--------------------------|------------------------------------------------------------------|-------------------|------------------------------------------------------------------|----------------------------|------|
| IIC (Standard mode,      | SCL input cycle time                                             | t <sub>SCL</sub>  | 10(18) × t <sub>I3Ccyc</sub> + 1300                              | _                          | ns   |
| SMBus)<br>BFCTL.FMPE = 0 | SCL input high pulse width                                       | t <sub>SCLH</sub> | 5(9) × t <sub>I3Ccyc</sub> + 300                                 | _                          | ns   |
|                          | SCL input low pulse width                                        | t <sub>SCLL</sub> | 5(9) × t <sub>I3Ccyc</sub> + 300                                 | _                          | ns   |
|                          | SCL, SDA rise time                                               | t <sub>Sr</sub>   | _                                                                | 1000                       | ns   |
|                          | SCL, SDA fall time                                               | t <sub>Sf</sub>   | _                                                                | 300                        | ns   |
|                          | SCL, SDA input spike pulse removal time                          | t <sub>SP</sub>   | 0                                                                | 1(4) × t <sub>I3Ccyc</sub> | ns   |
|                          | SDA input bus free time when wakeup function is disabled         | t <sub>BUF</sub>  | 5(9) × t <sub>I3Ccyc</sub> + 300                                 | _                          | ns   |
|                          | SDA input bus free time when wakeup function is enabled          | t <sub>BUF</sub>  | $5(9) \times t_{13Ccyc} + 4 \times t_{Tcyc} + 300$               | _                          | ns   |
|                          | START condition input hold time when wakeup function is disabled | t <sub>STAH</sub> | t <sub>I3Ccyc</sub> + 300                                        | _                          | ns   |
|                          | START condition input hold time when wakeup function is enabled  | t <sub>STAH</sub> | $1(5) \times t_{13\text{Ccyc}} + t_{\text{Tcyc}} + 300$          | _                          | ns   |
|                          | Repeated START condition input setup time                        | t <sub>STAS</sub> | 1000                                                             | _                          | ns   |
|                          | STOP condition input setup time                                  | t <sub>STOS</sub> | 1000                                                             | -                          | ns   |
|                          | Data input setup time                                            | t <sub>SDAS</sub> | t <sub>l3Ccyc</sub> + 50                                         | _                          | ns   |
|                          | Data input hold time                                             | t <sub>SDAH</sub> | 0                                                                | _                          | ns   |
|                          | SCL, SDA capacitive load                                         | C <sub>b</sub> *2 | _                                                                | 400                        | pF   |
| IIC (Fast-mode)          | SCL input cycle time                                             | t <sub>SCL</sub>  | 10(18) × t <sub>I3Ccyc</sub> + 600                               | _                          | ns   |
| BFCTL.FMPE = 0           | SCL input high pulse width                                       | t <sub>SCLH</sub> | 5(9) × t <sub>I3Ccyc</sub> + 300                                 | _                          | ns   |
|                          | SCL input low pulse width                                        | t <sub>SCLL</sub> | 5(9) × t <sub>I3Ccyc</sub> + 300                                 | _                          | ns   |
|                          | SCL, SDA rise time                                               | t <sub>Sr</sub>   | 20 × (external pullup<br>voltage/5.5 V)                          | 1000                       | ns   |
|                          | SCL, SDA fall time                                               | t <sub>Sf</sub>   | 20 × (external pullup<br>voltage/5.5 V)                          | 300                        | ns   |
|                          | SCL, SDA input spike pulse removal time                          | t <sub>SP</sub>   | 0                                                                | 1(4) × t <sub>I3Ccyc</sub> | ns   |
|                          | SDA input bus free time when wakeup function is disabled         | t <sub>BUF</sub>  | 5(9) × t <sub>I3Ccyc</sub> + 300                                 | _                          | ns   |
|                          | SDA input bus free time when wakeup function is enabled          | t <sub>BUF</sub>  | $5(9) \times t_{13\text{Ccyc}} + 4 \times t_{\text{Tcyc}} + 300$ | _                          | ns   |
|                          | START condition input hold time when wakeup function is disabled | t <sub>STAH</sub> | t <sub>I3Ccyc</sub> + 300                                        | _                          | ns   |
|                          | START condition input hold time when wakeup function is enabled  | t <sub>STAH</sub> | $1(5) \times t_{13\text{Ccyc}} + t_{\text{Tcyc}} + 300$          | _                          | ns   |
|                          | Repeated START condition input setup time                        | t <sub>STAS</sub> | 300                                                              | _                          | ns   |
|                          | STOP condition input setup time                                  | t <sub>STOS</sub> | 300                                                              | _                          | ns   |
|                          | Data input setup time                                            | t <sub>SDAS</sub> | t <sub>I3Ccyc</sub> + 50                                         | _                          | ns   |
|                          | Data input hold time                                             | t <sub>SDAH</sub> | 0                                                                | _                          | ns   |
|                          | SCL, SDA capacitive load                                         | C <sub>b</sub> *2 | _                                                                | 400                        | pF   |

Note:  $t_{\text{I3Ccyc}}$ : I3C internal reference clock (I3C $\phi$ ) cycle,  $t_{\text{Tcyc}}$ : I3CCLK cycle.

Note 1. Values in parentheses apply when INCTL.DNFS[3:0] is set to 0x3 while the digital filter is enabled with INCTL.DNFE set to 1.

Note 2. C<sub>b</sub> indicates the total capacity of the bus line.

Table 2.44 IIC timing (Fast-mode+)

Conditions: VCC = AVCC0 = 2.7 to 3.6 V

| Parameter                       |                                                                  | Symbol            | Min*1                                                            | Max*1                      | Unit |
|---------------------------------|------------------------------------------------------------------|-------------------|------------------------------------------------------------------|----------------------------|------|
| IIC (Fast-mode+) BFCTL.FMPE = 1 | SCL input cycle time                                             | t <sub>SCL</sub>  | 10(18) × t <sub>I3Ccyc</sub> + 240                               | _                          | ns   |
| BECTLEMPE = 1                   | SCL input high pulse width                                       | t <sub>SCLH</sub> | 5(9) × t <sub>I3Ccyc</sub> + 120                                 | _                          | ns   |
|                                 | SCL input low pulse width                                        | t <sub>SCLL</sub> | 5(9) × t <sub>I3Ccyc</sub> + 120                                 | _                          | ns   |
|                                 | SCL, SDA rise time                                               | t <sub>Sr</sub>   | _                                                                | 120                        | ns   |
|                                 | SCL, SDA fall time                                               | t <sub>Sf</sub>   | _                                                                | 120                        | ns   |
|                                 | SCL, SDA input spike pulse removal time                          | t <sub>SP</sub>   | 0                                                                | 1(4) × t <sub>i3Ccyc</sub> | ns   |
|                                 | SDA input bus free time when wakeup function is disabled         | t <sub>BUF</sub>  | 5(9) × t <sub>I3Ccyc</sub> + 120                                 | _                          | ns   |
|                                 | SDA input bus free time when wakeup function is enabled          | t <sub>BUF</sub>  | $5(9) \times t_{13\text{Ccyc}} + 4 \times t_{\text{Tcyc}} + 120$ | _                          | ns   |
|                                 | START condition input hold time when wakeup function is disabled | t <sub>STAH</sub> | t <sub>I3Ccyc</sub> + 120                                        | _                          | ns   |
|                                 | START condition input hold time when wakeup function is enabled  | t <sub>STAH</sub> | 1(5) × t <sub>I3Ccyc</sub> + t <sub>Tcyc</sub> + 120             | _                          | ns   |
|                                 | Restart condition input setup time                               | t <sub>STAS</sub> | 120                                                              | _                          | ns   |
|                                 | Stop condition input setup time                                  | t <sub>STOS</sub> | 120                                                              | _                          | ns   |
|                                 | Data input setup time                                            | t <sub>SDAS</sub> | t <sub>I3Ccyc</sub> + 30                                         | _                          | ns   |
|                                 | Data input hold time                                             | t <sub>SDAH</sub> | 0                                                                | _                          | ns   |
|                                 | SCL, SDA capacitive load                                         | C <sub>b</sub> *2 | _                                                                | 550                        | pF   |

Note:  $t_{\text{I3Ccyc}}$ : I3C internal reference clock (I3C $\phi$ ) cycle,  $t_{\text{Tcyc}}$ : I3CCLK cycle.

Note 1. Values in parentheses apply when INCTL.DNFS[3:0] is set to 0x3 while the digital filter is enabled with INCTL.DNFE set to 1.

Note 2. C<sub>b</sub> indicates the total capacity of the bus line.



Figure 2.41 I<sup>2</sup>C bus interface input/output timing

Table 2.45 IIC timing (HS-mode)

Conditions: VCC = 2.7 to 3.60 V

| Parameter                       |                          |                         | Symbol            | Min*1                        | Max*1                      | Unit |
|---------------------------------|--------------------------|-------------------------|-------------------|------------------------------|----------------------------|------|
| IIC (Hs-mode)<br>BFCTL.HSME = 1 | SCL input cycle time     |                         | t <sub>SCL</sub>  | 55(57) × t <sub>I3Ccyc</sub> |                            | ns   |
|                                 | SCL input high pulse     | C <sub>b</sub> = 400 pF | t <sub>SCLH</sub> | 43(44) × t <sub>I3Ccyc</sub> | _                          | ns   |
|                                 | width                    | C <sub>b</sub> = 100 pF |                   | 23(24) × t <sub>I3Ccyc</sub> | _                          |      |
|                                 | SCL input low pulse      | C <sub>b</sub> = 400 pF | t <sub>SCLL</sub> | 64(65) × t <sub>I3Ccyc</sub> | _                          | ns   |
|                                 | width                    | C <sub>b</sub> = 100 pF |                   | 32(33) × t <sub>I3Ccyc</sub> | _                          |      |
|                                 | SCL rise time            | C <sub>b</sub> = 400 pF | t <sub>SrCL</sub> | _                            | 80                         | ns   |
|                                 |                          | C <sub>b</sub> = 100 pF |                   | _                            | 40                         |      |
|                                 | SDA rise time            | C <sub>b</sub> = 400 pF | t <sub>SrDA</sub> | _                            | 160                        | ns   |
|                                 |                          | C <sub>b</sub> = 100 pF |                   | _                            | 80                         |      |
| SCL fall time                   | C <sub>b</sub> = 400 pF  | t <sub>SfCL</sub>       | _                 | 80                           | ns                         |      |
|                                 |                          | C <sub>b</sub> = 100 pF |                   | _                            | 40                         |      |
|                                 | SDA fall time            | C <sub>b</sub> = 400 pF | t <sub>SfDA</sub> | _                            | 160                        | ns   |
|                                 |                          | C <sub>b</sub> = 100 pF |                   | _                            | 80                         |      |
|                                 | SCL, SDA input spike     | pulse removal time      | t <sub>SP</sub>   | 0                            | 1(1) × t <sub>I3Ccyc</sub> | ns   |
|                                 | Repeated START conditime | dition input setup      | t <sub>STAS</sub> | 40                           | _                          | ns   |
|                                 | STOP condition input s   | setup time              | tsтоs             | 40                           | _                          | ns   |
|                                 | Data input setup time    |                         | t <sub>SDAS</sub> | 0                            | _                          | ns   |
|                                 | Data input hold time     | C <sub>b</sub> = 400 pF | t <sub>SDAH</sub> | 0                            | 150                        | ns   |
|                                 |                          | C <sub>b</sub> = 100 pF |                   | 0                            | 70                         |      |
|                                 | SCL, SDA capacitive lo   | pad                     | C <sub>b</sub> *2 | _                            | 400                        | pF   |

Note:  $t_{I3Ccyc}$ : I3C internal reference clock (I3C $\phi$ ) cycle.

Note 1. Values in parentheses apply when INCTL.DNFS[3:0] is set to 0x3 while the digital filter is enabled with INCTL.DNFE set to 1.

Note 2. C<sub>b</sub> indicates the total capacity of the bus line.



Figure 2.42 I<sup>2</sup>C bus interface input/output timing (Hs-mode)

Table 2.46 I3C timing (open drain timing parameters)

Conditions: VCC = 3.0 to 3.60 V

| Parameter                              |                                                                      | Symbol                       | Min                                             | Max                                 | Unit    | Test conditions |
|----------------------------------------|----------------------------------------------------------------------|------------------------------|-------------------------------------------------|-------------------------------------|---------|-----------------|
| I3C Open Drain<br>Timing<br>Parameters | SCL Clock Low Period                                                 | t <sub>LOW_OD</sub><br>*1 *2 | 200                                             | _                                   | ns      | Figure 2.45     |
| Parameters                             |                                                                      | t <sub>DIG_OD_L</sub>        | t <sub>LOW_ODmin</sub> + t <sub>fDA_ODmin</sub> | _                                   | ns      | Figure 2.45     |
|                                        | SCL Clock High Period                                                | t <sub>HIGH</sub> *3 *4      | _                                               | 41                                  | ns      | Figure 2.43     |
|                                        |                                                                      | t <sub>DIG_H</sub>           | _                                               | t <sub>HIGH</sub> + t <sub>CF</sub> | ns      | Figure 2.43     |
|                                        | SDA Signal Fall Time                                                 | t <sub>fDA_OD</sub>          | t <sub>CF</sub>                                 | 33                                  | ns      | Figure 2.45     |
|                                        | SDA Data Setup Time Open<br>Drain Mode                               | t <sub>SU_OD</sub> *1        | 24                                              | _                                   | ns      | Figure 2.44     |
|                                        | Clock After START (S) Condition                                      | t <sub>CAS</sub> *5 *6       | 38.4 nano                                       | ENAS0: 1 μ                          | seconds | Figure 2.45     |
|                                        |                                                                      |                              |                                                 | ENAS1: 100 μ                        |         |                 |
|                                        |                                                                      |                              |                                                 | ENAS2: 2 milli                      |         |                 |
|                                        |                                                                      |                              |                                                 | ENAS3: 50 milli                     |         |                 |
|                                        | Clock Before STOP (P)<br>Condition                                   | t <sub>CBP</sub>             | t <sub>CASmin</sub> / 2                         | _                                   | seconds | Figure 2.46     |
|                                        | Current Master to Secondary<br>Master Overlap time during<br>handoff | t <sub>MMOverla</sub>        | t <sub>DIG_OD_Lmin</sub>                        | _                                   | ns      | Figure 2.51     |
|                                        | Bus Available Condition                                              | t <sub>AVAL</sub> *7         | 1                                               | _                                   | μs      | _               |
|                                        | Bus Idle Condition                                                   | t <sub>IDLE</sub>            | 1                                               | _                                   | ms      | _               |
|                                        | Time Internal Where New<br>Master Not Driving SDA Low                | t <sub>MMLock</sub>          | t <sub>AVALmin</sub>                            | _                                   | μs      | Figure 2.51     |

Note 1. This is approximately equal to  $t_{LOWmin}$  +  $t_{DS\_ODmin}$  +  $t_{rDA\_ODtyp}$  +  $t_{SU\_Odmin}$ .

Note 2. The Master may use a shorter Low period if it knows that this is safe, i.e., that SDA is already above VIH.

Note 3. Based on  $t_{\mbox{\footnotesize SPIKE}}$ , rise and fall times, and interconnect

Note 4. This maximum High period may be exceeded when the signals can be safely seen by Legacy I<sup>2</sup>C Devices, and/or in consideration of the interconnect (e.g., a short Bus).

As a product specification, if this Max value cannot be guaranteed, change this Max value and specify that it cannot be used in the Mixed Bus.

- Note 5. On a legacy bus where I<sup>2</sup>C devices need to see Start
- Note 6. Slaves that do not support the optional ENTASx CCCs shall use the  $t_{CAS}$  Max value shown for ENTAS3
- Note 7. On a mixed bus with Fm Legacy  $I^2C$  Devices,  $t_{AVAL}$  is 300 ns shorter than the Fm Bus Free Condition time  $(t_{BUF})$

Table 2.47 I3C timing (push-pull timing parameters for SDR mode)

Conditions: VCC = 3.0 to 3.60 V

| Parameter                 |                                        |                                        | Symbol                | Min                                     | Max                                      | Unit |
|---------------------------|----------------------------------------|----------------------------------------|-----------------------|-----------------------------------------|------------------------------------------|------|
| I3C Push-Pull             | SCL Clock Frequency                    |                                        | f <sub>SCL</sub> *1   | 0.01                                    | 6.38                                     | MHz  |
| Timing Parameters for     | SCL Clock Low Period                   |                                        | t <sub>LOW</sub>      | 71                                      | _                                        | ns   |
| SDR and HDR-<br>DDR Modes |                                        |                                        |                       | 79                                      | _                                        | ns   |
|                           |                                        | SCL Clock High Period for<br>Mixed Bus |                       | 60                                      | _                                        | ns   |
|                           | Mixed Bus                              |                                        |                       | 68                                      | _                                        | ns   |
|                           | SCL Clock High Period                  |                                        | t <sub>HIGH</sub>     | 60                                      | _                                        | ns   |
|                           |                                        |                                        | t <sub>DIG_H</sub> *2 | 68                                      | _                                        | ns   |
|                           | Clock in to Data Out fo                | r Slave                                | t <sub>SCO</sub>      | _                                       | 33                                       | ns   |
|                           | SCL Clock Rise Time                    | CL Clock Rise Time                     |                       | _                                       | 150 × 1 /f <sub>SCL</sub> (capped at 60) | ns   |
|                           | SCL Clock Fall Time                    | SCL Clock Fall Time                    |                       | _                                       | 150 × 1 /f <sub>SCL</sub> (capped at 60) | μs   |
|                           | SDA Signal Data<br>Hold in Push-Pull   | Master                                 | t <sub>HD_PP</sub> *4 | t <sub>CR</sub> + 3, t <sub>CF</sub> +3 | _                                        | _    |
|                           | Mode                                   | Slave                                  | t <sub>HD_PP</sub>    | 0                                       | _                                        | _    |
|                           | SDA Signal Data Setu<br>Push-Pull Mode | p in                                   | t <sub>SU_PP</sub>    | 27                                      | N/A                                      | ns   |
|                           | Clock After Repeated (Sr)              | START                                  | t <sub>CASr</sub>     | t <sub>CASmin</sub>                     | N/A                                      | ns   |
|                           | Clock Before Repeate (Sr)              | Clock Before Repeated START (Sr)       |                       | t <sub>CASmin</sub> / 2                 | N/A                                      | ns   |
|                           | Capacitive Load per B (SDA/SCL)        | us Line                                | C <sub>b</sub>        | _                                       | 50                                       | pF   |

Note 1.  $f_{SCL} = 1 / (t_{DIG\_L} + t_{DIG\_H})$ 

Note 2.  $t_{DIG\_L}$  and  $t_{DIG\_H}$  are the clock Low and High periods as seen at the receiver end of the I3C Bus using  $V_{IL}$  and  $V_{IH}$ .

Note 3. When communicating with an I3C Device on a mixed Bus, the  $t_{DIG\_H\_MIXED}$  period must be constrained in order to make sure that  $I^2C$  Devices do not interpret I3C signaling as valid  $I^2C$  signaling.

Note 4. As both edges are used, the hold time needs to be satisfied for the respective edges; i.e., t<sub>CF</sub> + 3 for falling edge clocks, and t<sub>CR</sub> + 3 for rising edge clocks.



Figure 2.43  $t_{DIG\_H}$  and  $t_{DIG\_L}$ 



Figure 2.44 I3C data transfer – ACK by slave



Figure 2.45 I3C START condition timing



Figure 2.46 I3C STOP condition timing



Figure 2.47 I3C master out timing



Figure 2.48 I3C slave out timing



Figure 2.49 Master SDR timing



Figure 2.50 T-bit when master ends read with repeated START and STOP



Figure 2.51 I3C timing (open drain timing parameters)

# 2.3.13 SSIE Timing

### Table 2.48 SSIE timing (1 of 2)

(1) Use pins that have a letter appended to their names, for instance "\_A" or "\_B" to indicate group membership. For the SSIE interface, the AC portion of the electrical characteristics is measured for each group.

|                           |                       |        |                  |                                  | Target specifica | ntion |                                 | Test        |
|---------------------------|-----------------------|--------|------------------|----------------------------------|------------------|-------|---------------------------------|-------------|
| Parameter                 |                       |        |                  | Symbol                           | Min              | Max   | Unit                            | conditions  |
| SSIBCK0 Cycle             |                       | Master | 2.7v ≤ VCC ≤ 3.6 | t <sub>O</sub>                   | 150              | _     | ns                              | Figure 2.52 |
|                           |                       |        | 2.4 ≤ VCC < 2.7  |                                  | 200              | _     | ns                              |             |
|                           |                       |        | 1.8 ≤ VCC < 2.4  |                                  | 250              | _     | ns                              |             |
|                           |                       |        | 1.6 ≤ VCC < 1.8  |                                  | 1000             | _     | ns                              |             |
|                           |                       | Slave  | 2.7v ≤ VCC ≤ 3.6 | t <sub>l</sub>                   | 150              | _     | ns                              |             |
|                           |                       |        | 2.4 ≤ VCC < 2.7  |                                  | 200              | _     | ns                              |             |
|                           |                       |        | 1.8 ≤ VCC < 2.4  |                                  | 250              | _     | ns                              |             |
|                           |                       |        | 1.6 ≤ VCC < 1.8  |                                  | 1000             | _     | ns                              |             |
|                           | High level/ Low level | Master |                  | t <sub>HC</sub> /t <sub>LC</sub> | 0.35             | _     | t <sub>O</sub>                  | 1           |
|                           |                       | Slave  |                  |                                  | 0.35             | _     | tı                              | 1           |
| Rising time/ falling time |                       | Master |                  | t <sub>RC</sub> /t <sub>FC</sub> | _                | 0.15  | t <sub>O</sub> / t <sub>I</sub> |             |
|                           |                       | Slave  | Slave            |                                  | _                | 0.15  | t <sub>O</sub> / t <sub>I</sub> | 1           |

#### Table 2.48 SSIE timing (2 of 2)

(1) Use pins that have a letter appended to their names, for instance "\_A" or "\_B" to indicate group membership. For the SSIE interface, the AC portion of the electrical characteristics is measured for each group.

|                     |                                 |                 |                  |                                    | Target specific | cation |                    | Test          |
|---------------------|---------------------------------|-----------------|------------------|------------------------------------|-----------------|--------|--------------------|---------------|
| Parameter           |                                 |                 |                  | Symbol                             | Min             | Max    | Unit               | conditions    |
| SSILRCK0/           | Input set up time               | Master          | 2.7v ≤ VCC ≤ 3.6 | t <sub>SR</sub>                    | 30              | _      | ns                 | Figure 2.54,  |
| SSIFS0,<br>SSITXD0, |                                 |                 | 2.4 ≤ VCC < 2.7  |                                    | 30              |        | ns                 | Figure 2.55   |
| SSIRXD0             |                                 |                 | 1.8 ≤ VCC < 2.4  |                                    | 45              | _      | ns                 |               |
|                     |                                 |                 | 1.6 ≤ VCC < 1.8  |                                    | 60              | _      | ns                 |               |
|                     |                                 | Slave           | 2.7v ≤ VCC ≤ 3.6 |                                    | 10              | _      | ns                 |               |
|                     |                                 | 1.8 ≤ VCC < 2.7 |                  | 10                                 | _               | ns     |                    |               |
|                     |                                 | 1.8 ≤ VCC < 2.7 |                  | 10                                 | _               | ns     |                    |               |
|                     |                                 | 1.6 ≤ VCC < 1.8 |                  | 10                                 | _               | ns     |                    |               |
|                     | Input hold time Maste Slave     |                 | •                | t <sub>HR</sub>                    | 10              | _      | ns                 |               |
|                     |                                 |                 | Slave            |                                    | 18              | _      | ns                 |               |
|                     | Output delay time               | Master          | 2.7v ≤ VCC ≤ 3.6 | t <sub>DTR</sub>                   | 0               | 15     | ns                 |               |
|                     |                                 |                 | 2.4 ≤ VCC < 2.7  |                                    | 0               | 15     |                    |               |
|                     |                                 |                 | 1.8 ≤ VCC < 2.4  |                                    | 0               | 15     |                    |               |
|                     |                                 |                 | 1.6 ≤ VCC < 1.8  |                                    | 0               | 15     |                    |               |
|                     |                                 | Slave           | 2.7v ≤ VCC ≤ 3.6 |                                    | 8               | 35     | ns                 |               |
|                     |                                 |                 | 2.4 ≤ VCC < 2.7  |                                    | 10              | 40     |                    |               |
|                     |                                 |                 | 1.8 ≤ VCC < 2.4  |                                    | 10              | 55     |                    |               |
|                     |                                 |                 | 1.6 ≤ VCC < 1.8  |                                    | 10              | 65     |                    |               |
|                     | Output delay time               | Slave           | 2.7v ≤ VCC ≤ 3.6 | t <sub>DTRW</sub>                  | 10              | 35     | ns                 | Figure 2.55,  |
|                     | from SSILRCK0/<br>SSIFS0 change |                 | 2.4 ≤ VCC < 2.7  |                                    | 10              | 35     |                    | Figure 2.56*1 |
|                     |                                 | 1.8 ≤ VCC < 2.4 |                  | 10                                 | 48              |        |                    |               |
|                     |                                 |                 | 1.6 ≤ VCC < 1.8  |                                    | 10              | 60     |                    |               |
| GTIOC2A,            | Cycle                           |                 | 1.8 ≤ VCC < 3.6  | t <sub>EXcyc</sub>                 | 25              |        | ns                 | Figure 2.53   |
| AUDIO_CLK           | J_CLK                           |                 | 1.6 ≤ VCC < 1.8  |                                    | 250             | _      |                    |               |
|                     | High level/ Low level           |                 |                  | t <sub>EXL</sub> /t <sub>EXH</sub> | 0.4             | 0.6    | t <sub>EXcyc</sub> |               |

Note 1. For slave-mode transmission, SSIE has a path, through which the signal input from the SSILRCK0/SSIFS0 pin is used to generate transmit data, and the transmit data is logically output to the SSITXD0 pin.



Figure 2.52 SSIE clock input/output timing



Figure 2.53 Clock input timing



Figure 2.54 SSIE data transmit and receive timing when SSICR.BCKP = 0



Figure 2.55 SSIE data transmit and receive timing when SSICR.BCKP = 1



Figure 2.56 SSIE data output delay after SSILRCK0/SSIFS0 change

# 2.3.14 UARTA Timing

Table 2.49 UARTA interface timing

| Parameter     | Symbol | Min. | Max.   | Unit | Test conditions |
|---------------|--------|------|--------|------|-----------------|
| Transfer rate | _      | 200  | 153600 | bps  | _               |

# 2.3.15 CANFD Timing

Table 2.50 CANFD interface timing

| Parameter           | Symbol            | CAN |             | CANFD |    | Unit       | Test        |
|---------------------|-------------------|-----|-------------|-------|----|------------|-------------|
|                     |                   | Min | Max Min Max |       |    | conditions |             |
| Internal delay time | t <sub>node</sub> | _   | 100         | _     | 75 | ns         | Figure 2.57 |

Note:  $t_{node} = t_{d(CTX)} + t_{d(CRX)}$ 



Figure 2.57 CANFD interface condition

# 2.4 USB Characteristics

# 2.4.1 USBFS Timing

Table 2.51 USBFS full-speed characteristics (USB\_DP and USB\_DM pin characteristics)

Conditions: VCC = AVCC0 = VCC\_USB = 3.0 to 3.6 V,  $2.7 \le VREFH0/VREFH \le AVCC0$ , USBCLK = 48 MHz

| Parameter                    |                                                                | Symbol                            | Min   | Тур | Max    | Unit | Test conditions                   |
|------------------------------|----------------------------------------------------------------|-----------------------------------|-------|-----|--------|------|-----------------------------------|
| Input                        | Input high voltage                                             | V <sub>IH</sub>                   | 2.0   | _   | _      | V    | _                                 |
| characteristics              | Input low voltage                                              | V <sub>IL</sub>                   | _     | _   | 0.8    | V    | _                                 |
|                              | Differential input sensitivity                                 | V <sub>DI</sub>                   | 0.2   | _   | _      | ٧    | USB_DP - USB_DM                   |
|                              | Differential common-mode range                                 | V <sub>CM</sub>                   | 0.8   | _   | 2.5    | V    | _                                 |
| Output                       | Output high voltage Output low voltage                         |                                   | 2.8   | _   | 3.6    | V    | I <sub>OH</sub> = -200 μA         |
| characteristics              |                                                                |                                   | 0.0   | _   | 0.3    | V    | I <sub>OL</sub> = 2 mA            |
|                              | Cross-over voltage                                             | V <sub>CRS</sub>                  | 1.3   | _   | 2.0    | V    | Figure 2.58                       |
|                              | Rise time                                                      | t <sub>LR</sub>                   | 4     | _   | 20     | ns   |                                   |
|                              | Fall time                                                      | t <sub>LF</sub>                   | 4     | _   | 20     | ns   |                                   |
|                              | Rise/fall time ratio                                           | t <sub>LR</sub> / t <sub>LF</sub> | 90    | _   | 111.11 | %    | t <sub>FR</sub> / t <sub>FF</sub> |
|                              | Output resistance                                              | Z <sub>DRV</sub>                  | 28    | _   | 44     | Ω    | USBFS: Rs = 27 Ω included         |
| Pull-up and                  | DM pull-up resistance in device controller                     | R <sub>pu</sub>                   | 0.900 | _   | 1.575  | kΩ   | During idle state                 |
| pull-down<br>characteristics | mode                                                           |                                   | 1.425 | _   | 3.090  | kΩ   | During transmission and reception |
|                              | USB_DP and USB_DM pull-down resistance in host controller mode | R <sub>pd</sub>                   | 14.25 | _   | 24.80  | kΩ   | _                                 |



Figure 2.58 USB\_DP and USB\_DM output timing in full-speed mode



Figure 2.59 Test circuit in full-speed mode

### 2.5 ADC12 Characteristics



Figure 2.60 AVCC0 to VREFH0 voltage range

Table 2.52 A/D conversion characteristics (1) in high-speed A/D conversion mode (1 of 2)

Conditions: VCC = AVCC0 = VREFH0 = 2.7 to 3.6  $V^{*5}$ , VSS = AVSS0 = VREFL0 = 0 V

| Parameter                  |    | Min | Тур | Max               | Unit | Test conditions          |
|----------------------------|----|-----|-----|-------------------|------|--------------------------|
| PCLKC (ADCLK) frequency    |    | 1   | _   | 48                | MHz  | _                        |
| Analog input capacitance*2 | Cs | _   | _   | 9*3               | pF   | High-precision channel   |
|                            |    | _   | _   | 10 <sup>*3</sup>  | pF   | Normal-precision channel |
| Analog input resistance    | Rs | _   | _   | 1.9 <sup>*3</sup> | kΩ   | High-precision channel   |
|                            |    | _   | _   | 6.0 <sup>*3</sup> | kΩ   | Normal-precision channel |

Table 2.52 A/D conversion characteristics (1) in high-speed A/D conversion mode (2 of 2)

Conditions: VCC = AVCC0 = VREFH0 = 2.7 to 3.6 V\*5, VSS = AVSS0 = VREFL0 = 0 V

Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                                             |                                                   | Min               | Тур  | Max    | Unit | Test conditions                                                                            |
|-------------------------------------------------------|---------------------------------------------------|-------------------|------|--------|------|--------------------------------------------------------------------------------------------|
| Analog input voltage range                            | Ain                                               | 0                 | _    | VREFH0 | V    | _                                                                                          |
| Resolution                                            | Resolution                                        |                   | _    | 12     | Bit  | _                                                                                          |
| Conversion time*1<br>(Operation at PCLKC = 48<br>MHz) | Permissible signal source impedance Max. = 0.3 kΩ | 0.67<br>(0.219)*4 | _    | _      | μs   | High-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0x0A<br>ADACSR.ADSAC = 1   |
|                                                       |                                                   | 1.29<br>(0.844)*4 | _    | _      | μs   | Normal-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0x28<br>ADACSR.ADSAC = 1 |
| Offset error                                          |                                                   | _                 | ±1.0 | ±5.5   | LSB  | High-precision channel                                                                     |
|                                                       |                                                   |                   |      | ±7.0   | LSB  | Other than specified                                                                       |
| Full-scale error                                      |                                                   | _                 | ±1.0 | ±5.5   | LSB  | High-precision channel                                                                     |
|                                                       |                                                   |                   |      | ±7.0   | LSB  | Other than specified                                                                       |
| Quantization error                                    |                                                   | _                 | ±0.5 | _      | LSB  | _                                                                                          |
| Absolute accuracy                                     |                                                   | _                 | ±2.5 | ±6.0   | LSB  | High-precision channel                                                                     |
|                                                       |                                                   |                   |      | ±9.0   | LSB  | Other than specified                                                                       |
| DNL differential nonlinearity                         | error                                             | _                 | ±1.0 | _      | LSB  | _                                                                                          |
| INL integral nonlinearity erro                        | r                                                 | _                 | ±1.5 | ±3.0   | LSB  | _                                                                                          |

Note: The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.

Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions.

Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O  $V_{OH}$ ,  $V_{OL}$ , and Other Characteristics.

Note 3. Reference data.

Note 4. () lists sampling time.

Note 5. When VREFHO < AVCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between AVCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between AVCC0 and VREFH0, it should be added ±0.2 LSB/V to the Max spec.

#### Table 2.53 A/D conversion characteristics (2) in high-speed A/D conversion mode (1 of 2)

Conditions: VCC = AVCC0 = VREFH0 = 2.4 to 3.6  $V^{*5}$ , VSS = AVSS0 = VREFL0 = 0 V

| Parameter                  |     | Min |   | Max               | Unit | Test conditions          |
|----------------------------|-----|-----|---|-------------------|------|--------------------------|
| PCLKC (ADCLK) frequency    |     | 1   | _ | 32                | MHz  | _                        |
| Analog input capacitance*2 | Cs  | _   | _ | 9*3               | pF   | High-precision channel   |
|                            |     | _   | _ | 10 <sup>*3</sup>  | pF   | Normal-precision channel |
| Analog input resistance    | Rs  | _   | _ | 2.2*3             | kΩ   | High-precision channel   |
|                            |     | _   | _ | 7.0 <sup>*3</sup> | kΩ   | Normal-precision channel |
| Analog input voltage range | Ain | 0   | _ | VREFH0            | V    | _                        |
| Resolution                 |     | _   | _ | 12                | Bit  | _                        |

A/D conversion characteristics (2) in high-speed A/D conversion mode (2 of 2) **Table 2.53** 

Conditions: VCC = AVCC0 = VREFH0 = 2.4 to 3.6 V\*5, VSS = AVSS0 = VREFL0 = 0 V

Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                                             |                                     | Min               |       | Max  | Unit | Test conditions                                                                            |
|-------------------------------------------------------|-------------------------------------|-------------------|-------|------|------|--------------------------------------------------------------------------------------------|
| Conversion time*1<br>(Operation at PCLKC = 32<br>MHz) | Permissible signal source impedance | 1.00<br>(0.328)*4 | _     | _    | μs   | High-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0x0A<br>ADACSR.ADSAC = 1   |
|                                                       | Max. = 1.3<br>kΩ                    | 1.94<br>(1.266)*4 | _     | _    | μs   | Normal-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0x28<br>ADACSR.ADSAC = 1 |
| Offset error                                          |                                     | _                 | ±1.0  | ±5.5 | LSB  | High-precision channel                                                                     |
|                                                       |                                     |                   |       | ±7.0 | LSB  | Other than specified                                                                       |
| Full-scale error                                      |                                     | _                 | ±1.0  | ±5.5 | LSB  | High-precision channel                                                                     |
|                                                       |                                     |                   |       | ±7.0 | LSB  | Other than specified                                                                       |
| Quantization error                                    |                                     | _                 | ±0.5  | _    | LSB  | _                                                                                          |
| Absolute accuracy                                     |                                     | _                 | ±2.50 | ±6.0 | LSB  | High-precision channel                                                                     |
|                                                       |                                     |                   |       | ±9.0 | LSB  | Other than specified                                                                       |
| DNL differential nonlinearity                         | error                               | _                 | ±1.0  | _    | LSB  | _                                                                                          |
| INL integral nonlinearity erro                        | r                                   | _                 | ±1.5  | ±3.0 | LSB  | _                                                                                          |

The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include Note: quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.

Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions.

Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O V<sub>OH</sub>, V<sub>OL</sub>, and Other Characteristics.

Note 3. Reference data.

Note 4. () lists sampling time.

Note 5. When VREFH0 < AVCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between AVCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between AVCC0 and VREFH0, it should be added ±0.2 LSB/V to the Max spec.

**Table 2.54** A/D conversion characteristics (3) in low-power A/D conversion mode (1 of 2)

Conditions: VCC = AVCC0 = VREFH0 = 2.7 to 3.6  $V^{*5}$ , VSS = AVSS0 = VREFL0 = 0 V

| Parameter                                             | Parameter                           |                   | Тур | Max               | Unit | Test conditions                                                                            |
|-------------------------------------------------------|-------------------------------------|-------------------|-----|-------------------|------|--------------------------------------------------------------------------------------------|
| PCLKC (ADCLK) frequency                               | PCLKC (ADCLK) frequency             |                   | _   | 24                | MHz  | _                                                                                          |
| Analog input capacitance*2                            | Cs                                  | _                 | _   | 9*3               | pF   | High-precision channel                                                                     |
|                                                       |                                     | _                 | _   | 10 <sup>*3</sup>  | pF   | Normal-precision channel                                                                   |
| Analog input resistance                               | Rs                                  | _                 | _   | 1.9 <sup>*3</sup> | kΩ   | High-precision channel                                                                     |
|                                                       |                                     | _                 | _   | 6*3               | kΩ   | Normal-precision channel                                                                   |
| Analog input voltage range                            | Ain                                 | 0                 | _   | VREFH0            | V    | _                                                                                          |
| Resolution                                            |                                     | _                 | _   | 12                | Bit  | _                                                                                          |
| Conversion time*1<br>(Operation at PCLKC = 24<br>MHz) | Permissible signal source impedance | 1.58<br>(0.438)*4 | _   | _                 | μs   | High-precision channel ADCSR.ADHSC = 1 ADSSTRn.SST[7:0] = 0x0A ADACSR.ADSAC = 1            |
|                                                       | Max. = 1.1<br>kΩ                    | 2.0 (0.854)*4     | _   | _                 | μs   | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x14<br>ADACSR.ADSAC = 1 |

A/D conversion characteristics (3) in low-power A/D conversion mode (2 of 2) **Table 2.54** 

Conditions: VCC = AVCC0 = VREFH0 = 2.7 to 3.6 V\*5, VSS = AVSS0 = VREFL0 = 0 V

Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                           | Min | Тур   | Max   | Unit | Test conditions        |
|-------------------------------------|-----|-------|-------|------|------------------------|
| Offset error                        |     | ±1.25 | ±6.0  | LSB  | High-precision channel |
|                                     |     |       | ±7.5  | LSB  | Other than specified   |
| Full-scale error                    |     | ±1.25 | ±6.0  | LSB  | High-precision channel |
|                                     |     |       | ±7.5  | LSB  | Other than specified   |
| Quantization error                  | _   | ±0.5  | _     | LSB  | _                      |
| Absolute accuracy                   | _   | ±3.25 | ±7.0  | LSB  | High-precision channel |
|                                     |     |       | ±10.0 | LSB  | Other than specified   |
| DNL differential nonlinearity error | _   | ±1.5  | _     | LSB  | _                      |
| INL integral nonlinearity error     | _   | ±1.75 | ±4.0  | LSB  | _                      |

- The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include Note: quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.
- Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions.
- Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O V<sub>OH</sub>, V<sub>OL</sub>, and Other Characteristics.
- Note 3. Reference data.
- Note 4. () lists sampling time.
- Note 5. When VREFH0 < AVCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between AVCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between AVCC0 and VREFH0, it should be added ±0.2 LSB/V to the Max spec.

**Table 2.55** A/D conversion characteristics (4) in low-power A/D conversion mode (1 of 2)

Conditions: VCC = AVCC0 = VREFH0 = 2.4 to  $3.6 \text{ V}^{*5}$ , VSS = AVSS0 = VREFL0 = 0 V

| Parameter                                             |                                                                  | Min               | Тур   | Max               | Unit | Test conditions                                                                            |
|-------------------------------------------------------|------------------------------------------------------------------|-------------------|-------|-------------------|------|--------------------------------------------------------------------------------------------|
| PCLKC (ADCLK) frequency                               | PCLKC (ADCLK) frequency                                          |                   | _     | 16                | MHz  | _                                                                                          |
| Analog input capacitance*2                            | Cs                                                               | _                 | _     | 9*3               | pF   | High-precision channel                                                                     |
|                                                       |                                                                  | _                 | _     | 10 <sup>*3</sup>  | pF   | Normal-precision channel                                                                   |
| Analog input resistance                               | Rs                                                               | _                 | _     | 2.2 <sup>*3</sup> | kΩ   | High-precision channel                                                                     |
|                                                       |                                                                  | _                 | _     | 7*3               | kΩ   | Normal-precision channel                                                                   |
| Analog input voltage range                            | Ain                                                              | 0                 | _     | VREFH0            | V    | _                                                                                          |
| Resolution                                            | esolution                                                        |                   | _     | 12                | Bit  | _                                                                                          |
| Conversion time*1<br>(Operation at PCLKC = 16<br>MHz) | Permissible<br>signal<br>source<br>impedance<br>Max. = 2.2<br>kΩ | 2.38<br>(0.656)*4 | _     | _                 | μs   | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x0A<br>ADACSR.ADSAC = 1   |
|                                                       |                                                                  | 3.0 (1.281)*4     | _     | _                 | µѕ   | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x14<br>ADACSR.ADSAC = 1 |
| Offset error                                          |                                                                  | _                 | ±1.25 | ±6.0              | LSB  | High-precision channel                                                                     |
|                                                       |                                                                  |                   |       | ±7.5              | LSB  | Other than specified                                                                       |
| Full-scale error                                      |                                                                  | _                 | ±1.25 | ±6.0              | LSB  | High-precision channel                                                                     |
|                                                       |                                                                  |                   |       | ±7.5              | LSB  | Other than specified                                                                       |
| Quantization error                                    |                                                                  | _                 | ±0.5  | _                 | LSB  | _                                                                                          |

Table 2.55 A/D conversion characteristics (4) in low-power A/D conversion mode (2 of 2)

Conditions: VCC = AVCC0 = VREFH0 = 2.4 to 3.6 V\*5, VSS = AVSS0 = VREFL0 = 0 V

Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                           | Min | Тур   | Max   | Unit | Test conditions        |
|-------------------------------------|-----|-------|-------|------|------------------------|
| Absolute accuracy                   | _   | ±3.25 | ±7.0  | LSB  | High-precision channel |
|                                     |     |       | ±10.0 | LSB  | Other than specified   |
| DNL differential nonlinearity error | _   | ±1.5  | _     | LSB  | _                      |
| INL integral nonlinearity error     | _   | ±1.75 | ±4.0  | LSB  | _                      |

Note: The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.

- Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions.
- Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O V<sub>OH</sub>, V<sub>OL</sub>, and Other Characteristics.
- Note 3. Reference data.
- Note 4. () lists sampling time.
- Note 5. When VREFH0 < AVCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between AVCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between AVCC0 and VREFH0, it should be added ±0.2 LSB/V to the Max spec.

Table 2.56 A/D conversion characteristics (5) in low-power A/D conversion mode

Conditions: VCC = AVCC0 = VREFH0 = 1.8 to  $3.6 \text{ V}^{*5}$  (AVCC0 = VCC when VCC < 2.0 V), VSS = AVSS0 = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                                            |                                     | Min                           | Тур   | Max              | Unit | Test conditions                                                                            |
|------------------------------------------------------|-------------------------------------|-------------------------------|-------|------------------|------|--------------------------------------------------------------------------------------------|
| PCLKC (ADCLK) frequency                              |                                     | 1                             | _     | 8                | MHz  | _                                                                                          |
| Analog input capacitance*2                           | Cs                                  | _                             | _     | 9*3              | pF   | High-precision channel                                                                     |
|                                                      |                                     | _                             | _     | 10 <sup>*3</sup> | pF   | Normal-precision channel                                                                   |
| Analog input resistance                              | Rs                                  | _                             | _     | 6*3              | kΩ   | High-precision channel                                                                     |
|                                                      |                                     | _                             | _     | 14 <sup>*3</sup> | kΩ   | Normal-precision channel                                                                   |
| Analog input voltage range                           | Ain                                 | 0                             | _     | VREFH0           | V    | _                                                                                          |
| Resolution                                           | 1                                   | _                             | _     | 12               | Bit  | _                                                                                          |
| Conversion time*1<br>(Operation at PCLKC = 8<br>MHz) | Permissible signal source impedance | 4.75<br>(1.313)* <sup>4</sup> | _     | _                | μѕ   | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x0A<br>ADACSR.ADSAC = 1   |
|                                                      | Max. = 5 kΩ                         | 6.0 (2.563)*4                 | _     | _                | μѕ   | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x14<br>ADACSR.ADSAC = 1 |
| Offset error                                         | •                                   | _                             | ±1.25 | ±7.5             | LSB  | High-precision channel                                                                     |
|                                                      |                                     |                               |       | ±10.0            | LSB  | Other than specified                                                                       |
| Full-scale error                                     |                                     | _                             | ±1.5  | ±7.5             | LSB  | High-precision channel                                                                     |
|                                                      |                                     |                               |       | ±10.0            | LSB  | Other than specified                                                                       |
| Quantization error                                   |                                     | _                             | ±0.5  | _                | LSB  | _                                                                                          |
| Absolute accuracy                                    |                                     | _                             | ±3.75 | ±9.5             | LSB  | High-precision channel                                                                     |
|                                                      |                                     |                               |       | ±13.5            | LSB  | Other than specified                                                                       |
| DNL differential nonlinearity                        | error                               | _                             | ±2.0  | _                | LSB  | _                                                                                          |
| INL integral nonlinearity erro                       | or                                  | _                             | ±2.25 | ±4.5             | LSB  | _                                                                                          |

Note: The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.



Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions.

Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O V<sub>OH</sub>, V<sub>OL</sub>, and Other Characteristics.

Note 3. Reference data.

Note 4. () lists sampling time.

Note 5. When VREFH0 < AVCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between AVCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between AVCC0 and VREFH0, it should be added ±0.2 LSB/V to the Max spec.

Table 2.57 A/D conversion characteristics (6) in low-power A/D conversion mode

Conditions: VCC = AVCC0 = VREFH0 = 1.6 to  $3.6 \text{ V}^{*5}$  (AVCC0 = VCC when VCC < 2.0 V), VSS = AVSS0 = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                                            |                                     | Min               | Тур   | Max              | Unit | Test conditions                                                                            |
|------------------------------------------------------|-------------------------------------|-------------------|-------|------------------|------|--------------------------------------------------------------------------------------------|
| PCLKC (ADCLK) frequency                              |                                     | 1                 | _     | 4                | MHz  | _                                                                                          |
| Analog input capacitance*2                           | Cs                                  | _                 | _     | 9*3              | pF   | High-precision channel                                                                     |
|                                                      |                                     | _                 | _     | 10 <sup>*3</sup> | pF   | Normal-precision channel                                                                   |
| Analog input resistance                              | Rs                                  | _                 | _     | 12 <sup>*3</sup> | kΩ   | High-precision channel                                                                     |
|                                                      |                                     | _                 | _     | 28*3             | kΩ   | Normal-precision channel                                                                   |
| Analog input voltage range                           | Ain                                 | 0                 | _     | VREFH0           | V    | _                                                                                          |
| Resolution                                           |                                     | _                 | _     | 12               | Bit  | _                                                                                          |
| Conversion time*1<br>(Operation at PCLKC = 4<br>MHz) | Permissible signal source impedance | 9.5 (2.625)*4     | _     | _                | μѕ   | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x0A<br>ADACSR.ADSAC = 1   |
|                                                      | Max. = 9.9<br>kΩ                    | 12.0<br>(5.125)*4 | _     | _                | μs   | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x14<br>ADACSR.ADSAC = 1 |
| Offset error                                         |                                     | _                 | ±1.25 | ±7.5             | LSB  | High-precision channel                                                                     |
|                                                      |                                     |                   |       | ±10.0            | LSB  | Other than specified                                                                       |
| Full-scale error                                     |                                     | _                 | ±1.5  | ±7.5             | LSB  | High-precision channel                                                                     |
|                                                      |                                     |                   |       | ±10.0            | LSB  | Other than specified                                                                       |
| Quantization error                                   |                                     | _                 | ±0.5  | _                | LSB  | _                                                                                          |
| Absolute accuracy                                    |                                     | _                 | ±3.75 | ±9.5             | LSB  | High-precision channel                                                                     |
|                                                      |                                     |                   |       | ±13.5            | LSB  | Other than specified                                                                       |
| DNL differential nonlinearity                        | error                               | _                 | ±2.0  | _                | LSB  | _                                                                                          |
| INL integral nonlinearity erro                       | r                                   | _                 | ±2.25 | ±4.5             | LSB  | _                                                                                          |

Note: The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.

- Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O V<sub>OH</sub>, V<sub>OL</sub>, and Other Characteristics.
- Note 3. Reference data.
- Note 4. () lists sampling time.
- Note 5. When VREFH0 < AVCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between AVCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between AVCC0 and VREFH0, it should be added  $\pm 0.2$  LSB/V to the Max spec.

Figure 2.61 shows the equivalent circuit for analog input.

Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions



Figure 2.61 Equivalent circuit for analog input

Table 2.58 12-bit A/D converter channel classification

| Classification                           | Channel                    | Conditions           | Remarks                                                   |
|------------------------------------------|----------------------------|----------------------|-----------------------------------------------------------|
| High-precision channel                   | AN000 to AN006             | AVCC0 = 1.6 to 3.6 V | Pins AN000 to AN006 cannot                                |
| Normal-precision channel                 | AN017 to AN025             |                      | be used as general I/O, when the A/D converter is in use. |
| Internal reference voltage input channel | Internal reference voltage | AVCC0 = 1.8 to 3.6 V | _                                                         |
| Temperature sensor input channel         | Temperature sensor output  | AVCC0 = 1.8 to 3.6 V | _                                                         |
| Input channel from CTSU                  | CTSU TSCAP voltage         | AVCC0 = 1.6 to 3.6 V | _                                                         |

Table 2.59 A/D internal reference voltage characteristics

Conditions: VCC = AVCC0 = VREFH0 = 1.8 to 3.6 V\*1

| Sometiment for the control of the co |      |      |      |      |                 |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-----------------|--|
| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Min  | Тур  | Max  | Unit | Test conditions |  |
| Internal reference voltage input channel*2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1.42 | 1.48 | 1.54 | V    | _               |  |
| PCLKC (ADCLK) frequency*3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1    | _    | 2    | MHz  | _               |  |
| Sampling time*4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5.0  | _    | _    | μs   | _               |  |

- Note 1. The internal reference voltage cannot be selected for input channels when AVCC0 < 1.8 V.
- Note 2. The 12-bit A/D internal reference voltage indicates the voltage when the internal reference voltage is input to the 12-bit A/D converter.
- Note 3. When the internal reference voltage is selected as the high-potential reference voltage.
- Note 4. When the internal reference voltage is converted.



Figure 2.62 Illustration of 12-bit A/D converter characteristic terms

# **Absolute accuracy**

Absolute accuracy is the difference between output code based on the theoretical A/D conversion characteristics, and the actual A/D conversion result. When measuring absolute accuracy, the voltage at the midpoint of the width of the analog input voltage (1-LSB width), which can meet the expectation of outputting an equal code based on the theoretical A/D conversion characteristics, is used as the analog input voltage. For example, if 12-bit resolution is used and the reference voltage VREFH0 = 3.072 V, then 1-LSB width becomes 0.75 mV, and 0 mV, 0.75 mV, and 1.5 mV are used as the analog input voltages. If analog input voltage is 6 mV, an absolute accuracy of  $\pm 5$  LSB means that the actual A/D conversion result is in the range of 0x003 to 0x00D, though an output code of 0x008 can be expected from the theoretical A/D conversion characteristics.

#### Integral nonlinearity error (INL)

Integral nonlinearity error is the maximum deviation between the ideal line when the measured offset and full-scale errors are zeroed, and the actual output code.

#### Differential nonlinearity error (DNL)

Differential nonlinearity error is the difference between 1-LSB width based on the ideal A/D conversion characteristics and the width of the actual output code.

#### Offset error

Offset error is the difference between the transition point of the ideal first output code and the actual first output code.



#### **Full-scale error**

Full-scale error is the difference between the transition point of the ideal last output code and the actual last output code.

### 2.6 DAC12 Characteristics

Table 2.60 12-bit D/A conversion characteristics

Conditions: VCC = AVCC0 = 1.8 to 3.6 V Reference voltage = AVCC0 or AVSS0 selected

| Parameter                           | Min  | Тур  | Max        | Unit | Test conditions |
|-------------------------------------|------|------|------------|------|-----------------|
| Resolution                          | _    | _    | 12         | bit  | _               |
| Resistive load                      | 30   | _    | _          | kΩ   | _               |
| Capacitive load                     | _    | _    | 50         | pF   | _               |
| Output voltage range                | 0.35 | _    | AVCC0-0.47 | V    | _               |
| DNL differential nonlinearity error | _    | ±0.5 | ±2.0       | LSB  | _               |
| INL integral nonlinearity error     | _    | ±2.0 | ±8.0       | LSB  | _               |
| Offset error                        | _    | _    | ±30        | mV   | _               |
| Full-scale error                    | _    | _    | ±30        | mV   | _               |
| Output impedance                    | _    | 5    | _          | Ω    | _               |
| Conversion time                     | _    |      | 30         | μs   | _               |



Figure 2.63 Illustration of D/A converter characteristic terms

#### Integral nonlinearity error (INL)

Integral nonlinearity error is the maximum deviation between the ideal output voltage based on the ideal conversion characteristic when the measured offset and full-scale errors are zeroed, and the actual output voltage.

### Differential nonlinearity error (DNL)

Differential nonlinearity error is the difference between 1-LSB voltage width based on the ideal D/A conversion characteristics and the width of the actual output voltage.

#### Offset error

Offset error is the difference between the highest actual output voltage that falls below the lower output limit and the ideal output voltage based on the input code.

#### **Full-scale error**

Full-scale error is the difference between the lowest actual output voltage that exceeds the upper output limit and the ideal output voltage based on the input code.

### 2.7 TSN Characteristics

#### Table 2.61 TSN characteristics

Conditions: VCC = AVCC0 = 1.8 to 3.6 V

| Parameter                     | Symbol             | Min | Тур   | Max | Unit  | Test conditions |
|-------------------------------|--------------------|-----|-------|-----|-------|-----------------|
| Relative accuracy             | _                  | _   | ± 1.5 | _   | °C    | 2.4 V or above  |
|                               |                    | _   | ± 2.0 | _   | °C    | Below 2.4 V     |
| Temperature slope             | _                  | _   | -3.3  | _   | mV/°C | _               |
| Output voltage (at 25 °C)     | _                  | _   | 1.05  | _   | V     | VCC = 3.3 V     |
| Temperature sensor start time | t <sub>START</sub> | _   | _     | 5   | μs    | _               |
| Sampling time                 | _                  | 5   | _     | _   | μs    |                 |

# 2.8 OSC Stop Detect Characteristics

Table 2.62 Oscillation stop detection circuit characteristics

| Parameter      | Symbol          | Min | Тур | Max | Unit | Test conditions |
|----------------|-----------------|-----|-----|-----|------|-----------------|
| Detection time | t <sub>dr</sub> | _   | _   | 1   | ms   | Figure 2.64     |



Figure 2.64 Oscillation stop detection timing

# 2.9 POR and LVD Characteristics

Table 2.63 Power-on reset circuit and voltage detection circuit characteristics (1) (1 of 2)

| Parameter            |                        | Symbol              | Min  | Тур  | Max  | Unit | Test Conditions          |
|----------------------|------------------------|---------------------|------|------|------|------|--------------------------|
| Power-on reset (POR) | When power supply rise | V <sub>POR</sub>    | 1.47 | 1.51 | 1.55 | V    | Figure 2.65, Figure 2.66 |
|                      | When power supply fall | V <sub>POR</sub>    | 1.46 | 1.50 | 1.54 |      | Figure 2.65              |
| Voltage detection    | When power supply rise | V <sub>det0_0</sub> | 2.73 | 2.9  | 3.01 | V    | Figure 2.67              |
| circuit (LVD0)*1     | When power supply fall |                     | 2.68 | 2.85 | 2.96 |      |                          |
|                      | When power supply rise | V <sub>det0_1</sub> | 2.44 | 2.59 | 2.70 |      |                          |
|                      | When power supply fall |                     | 2.38 | 2.53 | 2.64 |      |                          |
|                      | When power supply rise | V <sub>det0_2</sub> | 1.83 | 1.95 | 2.07 |      |                          |
|                      | When power supply fall |                     | 1.78 | 1.90 | 2.02 |      |                          |
|                      | When power supply rise | V <sub>det0_3</sub> | 1.66 | 1.75 | 1.88 |      |                          |
|                      | When power supply fall |                     | 1.60 | 1.69 | 1.82 |      |                          |
| Voltage detection    | When power supply rise | V <sub>det1_0</sub> | 3.05 | 3.17 | 3.29 | V    | Figure 2.68              |
| circuit (LVD1)*2     | When power supply fall |                     | 2.98 | 3.10 | 3.22 |      |                          |
|                      | When power supply rise | V <sub>det1_1</sub> | 2.95 | 3.06 | 3.17 |      |                          |
|                      | When power supply fall |                     | 2.89 | 3.00 | 3.11 |      |                          |
|                      | When power supply rise |                     | 3.08 |      |      |      |                          |
|                      | When power supply fall |                     | 2.79 | 2.90 | 3.01 |      |                          |
|                      | When power supply rise | V <sub>det1_3</sub> | 2.74 | 2.85 | 2.96 |      |                          |
|                      | When power supply fall |                     | 2.68 | 2.79 | 2.90 |      |                          |
|                      | When power supply rise | V <sub>det1_4</sub> | 2.63 | 2.75 | 2.85 |      |                          |
|                      | When power supply fall |                     | 2.58 | 2.68 | 2.78 |      |                          |
|                      | When power supply rise | V <sub>det1_5</sub> | 2.54 | 2.64 | 2.75 |      |                          |
|                      | When power supply fall |                     | 2.48 | 2.58 | 2.68 |      |                          |
|                      | When power supply rise | V <sub>det1_6</sub> | 2.43 | 2.53 | 2.63 |      |                          |
|                      | When power supply fall |                     | 2.38 | 2.48 | 2.58 |      |                          |
|                      | When power supply rise | V <sub>det1_7</sub> | 2.16 | 2.26 | 2.36 |      |                          |
|                      | When power supply fall |                     | 2.10 | 2.20 | 2.30 |      |                          |
|                      | When power supply rise | V <sub>det1_8</sub> | 1.88 | 2    | 2.09 |      |                          |
|                      | When power supply fall |                     | 1.84 | 1.96 | 2.05 |      |                          |
|                      | When power supply rise | V <sub>det1_9</sub> | 1.78 | 1.9  | 1.99 |      |                          |
|                      | When power supply fall |                     | 1.74 | 1.86 | 1.95 |      |                          |
|                      | When power supply rise | V <sub>det1_A</sub> | 1.67 | 1.79 | 1.88 |      |                          |
|                      | When power supply fall |                     | 1.63 | 1.75 | 1.84 |      |                          |
|                      | When power supply rise | V <sub>det1_B</sub> | 1.65 | 1.7  | 1.78 |      |                          |
|                      | When power supply fall |                     | 1.60 | 1.65 | 1.73 |      |                          |

Table 2.63 Power-on reset circuit and voltage detection circuit characteristics (1) (2 of 2)

| Parameter         |                        | Symbol              | Min  | Тур  | Max  | Unit | Test Conditions |
|-------------------|------------------------|---------------------|------|------|------|------|-----------------|
| Voltage detection | When power supply rise | V <sub>det2_0</sub> | 3.06 | 3.19 | 3.32 | V    | Figure 2.69     |
| circuit (LVD2)*3  | When power supply fall |                     | 3.00 | 3.13 | 3.26 |      |                 |
|                   | When power supply rise | V <sub>det2_1</sub> | 2.86 | 2.98 | 3.10 |      |                 |
|                   | When power supply fall |                     | 2.80 | 2.92 | 3.04 |      |                 |
|                   | When power supply rise | V <sub>det2_2</sub> | 2.66 | 2.78 | 2.90 |      |                 |
|                   | When power supply fall |                     | 2.60 | 2.71 | 2.82 |      |                 |
|                   | When power supply rise | V <sub>det2_3</sub> | 2.46 | 2.57 | 2.68 |      |                 |
|                   | When power supply fall |                     | 2.40 | 2.50 | 2.60 |      |                 |
|                   | When power supply rise | V <sub>det2_4</sub> | 2.26 | 2.36 | 2.46 |      | Figure 2.69     |
|                   | When power supply fall |                     | 2.20 | 2.30 | 2.40 |      |                 |
|                   | When power supply rise | V <sub>det2_5</sub> | 2.06 | 2.15 | 2.24 |      |                 |
|                   | When power supply fall |                     | 2.00 | 2.09 | 2.18 |      |                 |
|                   | When power supply rise | V <sub>det2_6</sub> | 1.86 | 1.94 | 2.02 |      |                 |
|                   | When power supply fall |                     | 1.80 | 1.88 | 1.96 |      |                 |
|                   | When power supply rise | V <sub>det2_7</sub> | 1.66 | 1.73 | 1.80 |      |                 |
|                   | When power supply fall |                     | 1.60 | 1.67 | 1.74 |      |                 |

Note: These characteristics apply when noise is not superimposed on the power supply.

Note 1. # in the symbol  $V_{det0\_\#}$  denotes the value of the OFS1.VDSEL0[1:0] bits.

Note 2. # in the symbol  $V_{det1\_\#}$  denotes the value of the LVD1CMPCR.LVD1LVL[3:0] bits.

Note 3. # in the symbol  $V_{det2}$  # denotes the value of the LVD2CMPCR.LVD2LVL[2:0] bits.

Table 2.64 Power-on reset circuit and voltage detection circuit characteristics (2) (1 of 2)

| Parameter                                                 |                            | Symbol                | Min | Тур  | Max | Unit | Test Conditions                |
|-----------------------------------------------------------|----------------------------|-----------------------|-----|------|-----|------|--------------------------------|
| Wait time after power-on                                  | LVD0: enable               | t <sub>POR</sub>      | _   | 4.9  | _   | ms   | _                              |
| reset cancellation                                        | LVD0: disable              | t <sub>POR</sub>      | _   | 4.2  | _   | ms   | _                              |
| Wait time after voltage                                   | LVD0: enable*1             | t <sub>LVD0,1,2</sub> | _   | 0.94 | _   | ms   | _                              |
| monitor 0, 1, 2 reset cancellation                        | LVD0: disable*2            | t <sub>LVD1,2</sub>   | _   | 0.25 | _   | ms   | _                              |
| Power-on reset response of                                | delay time <sup>*3</sup>   | t <sub>det</sub>      | _   | _    | 500 | μs   | Figure 2.65, Figure 2.66       |
| LVD0 response delay time                                  | *3                         | t <sub>det</sub>      | _   | _    | 500 | μs   | Figure 2.67                    |
| LVD1 response delay time                                  | LVD1 response delay time*3 |                       | _   | _    | 600 | μs   | Figure 2.68                    |
| LVD2 response delay time                                  | LVD2 response delay time*3 |                       | _   | _    | 600 | μs   | Figure 2.69                    |
| Minimum VCC down time                                     | POR                        | t <sub>VOFF</sub>     | 500 | _    | _   | μs   | Figure 2.65                    |
|                                                           | LVD0                       |                       | 300 | _    | _   | μs   | Figure 2.67                    |
|                                                           | LVD1                       |                       | 300 | _    | _   | μs   | Figure 2.68                    |
|                                                           | LVD2                       |                       | 600 | _    | _   | μs   | Figure 2.69                    |
| Power-on reset enable tim                                 | e                          | t <sub>W (POR)</sub>  | 1   | _    | _   | ms   | Figure 2.66, VCC = below 1.0 V |
| LVD1 operation stabilization enabled)                     | n time (after LVD1 is      | T <sub>d (E-A)</sub>  | _   | _    | 350 | μs   | Figure 2.68                    |
| LVD2 operation stabilization time (after LVD2 is enabled) |                            | T <sub>d (E-A)</sub>  | _   | _    | 600 | μs   | Figure 2.69                    |
| Hysteresis width (POR)                                    |                            | V <sub>PORH</sub>     | _   | 10   | _   | mV   | _                              |

Table 2.64 Power-on reset circuit and voltage detection circuit characteristics (2) (2 of 2)

| Parameter                              | Symbol           | Min | Тур | Max | Unit | Test Conditions                                     |
|----------------------------------------|------------------|-----|-----|-----|------|-----------------------------------------------------|
| Hysteresis width (LVD0, LVD1 and LVD2) | V <sub>LVH</sub> | _   | 60  | _   | mV   | LVD0 selected                                       |
|                                        |                  | _   | 70  | _   |      | V <sub>det1_0</sub> to V <sub>det1_5</sub> selected |
|                                        |                  | _   | 60  | _   |      | V <sub>det1_6</sub> to V <sub>det1_7</sub> selected |
|                                        |                  | _   | 50  | _   |      | V <sub>det1_8</sub> to V <sub>det1_B</sub> selected |
|                                        |                  | _   | 70  | _   |      | LVD2 selected                                       |

- Note 1. When OFS1.LVDAS = 0.
- Note 2. When OFS1.LVDAS = 1.
- Note 3. The minimum VCC down time indicates the time when VCC is below the minimum value of voltage detection levels  $V_{POR}$ ,  $V_{det0}$ ,  $V_{det1}$ , and  $V_{det2}$  for the POR/LVD.



Figure 2.65 Voltage detection reset timing



Figure 2.66 Power-on reset timing



Figure 2.67 Voltage detection circuit timing (V<sub>det0</sub>)



Figure 2.68 Voltage detection circuit timing (V<sub>det1</sub>)



Figure 2.69 Voltage detection circuit timing (V<sub>det2</sub>)

#### 2.10 CTSU Characteristics

## Table 2.65 CTSU characteristics

Conditions: VCC = AVCC0 = 1.8 to 3.6 V

| Parameter                                   | Symbol             | Min | Тур | Max | Unit | Test conditions |
|---------------------------------------------|--------------------|-----|-----|-----|------|-----------------|
| External capacitance connected to TSCAP pin | C <sub>tscap</sub> | 9   | 10  | 11  | nF   | _               |

# 2.11 Comparator Characteristics

# Table 2.66 ACMPLP characteristics (1 of 2)

Conditions: VCC = AVCC0 = 1.6 to 3.6 V, VSS = AVSS0 = 0 V

| Parameter             |                         | Symbol         | Min  | Тур  | Max     | Unit | Test conditions |
|-----------------------|-------------------------|----------------|------|------|---------|------|-----------------|
| Reference voltage ra  | Reference voltage range |                | 0    | _    | VCC-1.4 | V    | _               |
| Input voltage range   |                         | VI             | 0    | _    | VCC     | V    | _               |
| Internal reference vo | Itage <sup>*1</sup>     | _              | 1.34 | 1.44 | 1.54    | V    | _               |
| Output delay time     | High-speed mode         | T <sub>d</sub> | _    | _    | 1.2     | μs   | VCC = 3.0 V     |
|                       | Low-speed mode          |                | _    | _    | 9       | μs   |                 |
|                       | Window mode             |                | _    | _    | 2       | μs   |                 |
| Offset voltage        | High-speed mode         | _              | _    | _    | 50      | mV   | _               |
|                       | Low-speed mode          | _              | _    | _    | 40      | mV   | _               |
|                       | Window mode             | _              | _    | _    | 60      | mV   | _               |

#### Table 2.66 ACMPLP characteristics (2 of 2)

Conditions: VCC = AVCC0 = 1.6 to 3.6 V, VSS = AVSS0 = 0 V

| Parameter                                  |                    | Symbol           | Min | Тур        | Мах | Unit | Test conditions |  |
|--------------------------------------------|--------------------|------------------|-----|------------|-----|------|-----------------|--|
| Internal reference voltage for window mode |                    | $V_{RFH}$        | _   | 0.76 × VCC | _   | V    | _               |  |
|                                            |                    | V <sub>RFL</sub> | _   | 0.24 × VCC | _   | V    | _               |  |
| Operation                                  | stabilization wait |                  | 100 | _          | _   | μs   |                 |  |
| time                                       |                    |                  | 200 | _          | _   |      |                 |  |

Note 1. The internal reference voltage can be selected as ACMPLP reference voltage only when 2.94 V ≤ VCC ≤ 3.6 V.



Figure 2.70 Output delay time

# 2.12 Segment LCD Controller Characteristics

# 2.12.1 External Resistance Division Method

## (1) Static display mode

#### Table 2.67 External resistance division method LCD characteristics (1)

Conditions: VL4 (Min) ≤ VCC = AVCC ≤ 3.6 V, VSS = AVSS = 0 V

| Parameter         | Symbol   | Min | Тур | Max | Unit | Test conditions |
|-------------------|----------|-----|-----|-----|------|-----------------|
| LCD drive voltage | $V_{L4}$ | 2.0 | _   | VCC | V    | _               |

# (2) 1/2 bias method, 1/4 bias method

#### Table 2.68 External resistance division method LCD characteristics (2)

Conditions: VL4 (Min) ≤ VCC = AVCC ≤ 3.6 V, VSS = AVSS = 0 V

| Parameter         | Symbol   | Min | Тур | Max | Unit | Test conditions |
|-------------------|----------|-----|-----|-----|------|-----------------|
| LCD drive voltage | $V_{L4}$ | 2.7 | _   | VCC | V    | _               |

### (3) 1/3 bias method

### Table 2.69 External resistance division method LCD characteristics (3)

Conditions: VL4 (Min)  $\leq$  VCC = AVCC  $\leq$  3.6 V, VSS = AVSS = 0 V

| Parameter         | Symbol   | Min | Тур | Max | Unit | Test conditions |
|-------------------|----------|-----|-----|-----|------|-----------------|
| LCD drive voltage | $V_{L4}$ | 2.5 | _   | VCC | V    | _               |

# 2.12.2 Internal Voltage Boosting Method (VL1 Reference)

#### (1) 1/3 bias method

Table 2.70 Internal voltage boosting method LCD characteristics (1)

Conditions: VCC = AVCC = 1.8 V to 3.6 V, VSS = AVSS = 0 V

| Parameter                      | Symbol            | Conditions           |                    | Min                      | Тур                 | Max                         | Unit | Test conditions |
|--------------------------------|-------------------|----------------------|--------------------|--------------------------|---------------------|-----------------------------|------|-----------------|
| LCD output voltage             | V <sub>L1</sub>   | C1 to C4*5 = 0.47    | VLCD*1 = 0x04      | 0.97                     | 1.01                | 1.04                        | V    | _               |
| variation range                |                   | μF                   | VLCD = 0x05        | 1.00                     | 1.04                | 1.08                        | V    | _               |
|                                |                   |                      | VLCD = 0x06        | 1.04                     | 1.07                | 1.11                        | V    | _               |
|                                |                   |                      | VLCD = 0x07        | 1.07                     | 1.11                | 1.14                        | V    | _               |
|                                |                   |                      | VLCD = 0x08        | 1.10                     | 1.14                | 1.18                        | V    | _               |
|                                |                   |                      | VLCD = 0x09        | 1.13                     | 1.17                | 1.21                        | V    |                 |
|                                |                   |                      | VLCD = 0x0A        | 1.16                     | 1.21                | 1.25                        | V    | _               |
|                                |                   |                      | VLCD = 0x0B        | 1.20                     | 1.24                | 1.28                        | V    | _               |
|                                |                   |                      | VLCD = 0x0C        | 1.23                     | 1.27                | 1.32                        | V    | _               |
|                                |                   |                      | VLCD = 0x0D        | 1.26                     | 1.31                | 1.35                        | V    | _               |
|                                |                   |                      | VLCD = 0x0E        | 1.29                     | 1.34                | 1.38                        | V    | _               |
|                                |                   |                      | VLCD = 0x0F        | 1.33                     | 1.37                | 1.42                        | V    |                 |
|                                |                   |                      | VLCD = 0x10        | 1.36                     | 1.40                | 1.45                        | V    | _               |
|                                |                   |                      | VLCD = 0x11        | 1.39                     | 1.44                | 1.49                        | V    | _               |
|                                |                   |                      | VLCD = 0x12        | 1.42                     | 1.47                | 1.52                        | V    | _               |
|                                |                   |                      | VLCD = 0x13        | 1.45                     | 1.50                | 1.55                        | V    | _               |
|                                |                   |                      | VLCD = 0x14        | 1.49                     | 1.54                | 1.59                        | V    | _               |
|                                |                   |                      | VLCD = 0x15        | 1.52                     | 1.57                | 1.62                        | V    |                 |
|                                |                   |                      | VLCD = 0x16        | 1.55                     | 1.60                | 1.66                        | V    | _               |
|                                |                   |                      | VLCD = 0x17        | 1.58                     | 1.64                | 1.69                        | V    | _               |
|                                |                   |                      | VLCD = 0x18        | 1.61                     | 1.67                | 1.73                        | V    | _               |
|                                |                   |                      | VLCD = 0x19        | 1.65                     | 1.70                | 1.76                        | V    | _               |
|                                |                   |                      | $VLCD = 0x1A^{*4}$ | 1.68                     | 1.74                | 1.79                        | V    | _               |
| Double output voltage          | V <sub>L2</sub>   | C1 to C4*5 = 0.47 µF | =                  | 2 × V <sub>L1</sub> - 5% | 2 × V <sub>L1</sub> | 2 × V <sub>L1</sub><br>+ 5% | V    | _               |
| Triple output voltage          | V <sub>L4</sub>   | C1 to C4*5 = 0.47 µF | Ξ                  | 3 × V <sub>L1</sub> - 6% | 3 × V <sub>L1</sub> | 3 × V <sub>L1</sub><br>+ 6% | V    | _               |
| Reference voltage setup time*2 | t <sub>VL1S</sub> | _                    |                    | 10                       | _                   | _                           | ms   | Figure 2.71     |
| Voltage boost wait time*3      | t <sub>VLWT</sub> | _                    |                    | 500                      | _                   | _                           | ms   | Figure 2.71     |

Note: 0x0E to 0x1A setting is permitted when using 5V LCD panel, 0x04 to 0x07 setting is permitted when using 3V LCD panel at 1/3 bias.

- Note 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1).
- Note 4. This setting is only available when VCC ≥ VL1.
- Note 5. This is a capacitor that is connected between the voltage pins that are used to drive the LCD.
  - C1: A capacitor connected between CAPH and CAPL
  - C2: A capacitor connected between VL1 and GND
  - C3: A capacitor connected between VL2 and GND



Note 1. Bit [7] (MDSET[2]) of register VLCD is set to 0 and bits [7:6] (MDSET[1:0]) of register LCDM0 are set to 01 for internal voltage boosting method (VL1 reference), and bits [4:0] (VLCD4-0) of register VLCD are used for voltage variation setting.

Note 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET[1:0] bits of the LCDM0 register to 01b and MDSET[2] of the register VLCD to 0) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1).

C4: A capacitor connected between VL4 and GND

 $C1 = C2 = C3 = C4 = 0.47 \mu F \pm 30\%$ 

### (2) 1/4 bias method

#### Table 2.71 Internal voltage boosting method LCD characteristics (2)

Conditions: VCC = AVCC = 1.8 V to 3.6 V, VSS = AVSS = 0 V

| Parameter                      | Symbol             | Conditions                       |               | Min                      | Тур                 | Max                         | Unit | Test<br>conditio<br>ns |
|--------------------------------|--------------------|----------------------------------|---------------|--------------------------|---------------------|-----------------------------|------|------------------------|
| LCD output voltage variation   | V <sub>L1</sub>    | C1 to C5*1 = 0.47                | VLCD*2 = 0x04 | 0.97                     | 1.01                | 1.04                        | V    | _                      |
| range                          |                    | μF                               | VLCD = 0x05   | 1.00                     | 1.04                | 1.08                        | V    | _                      |
|                                |                    |                                  | VLCD = 0x06   | 1.04                     | 1.07                | 1.11                        | V    | _                      |
|                                |                    |                                  | VLCD = 0x07   | 1.07                     | 1.11                | 1.14                        | V    | _                      |
|                                |                    |                                  | VLCD = 0x08   | 1.10                     | 1.14                | 1.18                        | V    | _                      |
|                                |                    |                                  | VLCD = 0x09   | 1.13                     | 1.17                | 1.21                        | V    |                        |
|                                |                    |                                  | VLCD = 0x0A   | 1.16                     | 1.21                | 1.25                        | V    | _                      |
|                                |                    |                                  | VLCD = 0x0B   | 1.20                     | 1.24                | 1.28                        | V    | _                      |
|                                |                    |                                  | VLCD = 0x0C   | 1.23                     | 1.27                | 1.32                        | V    | _                      |
|                                |                    |                                  | VLCD = 0x0D   | 1.26                     | 1.31                | 1.35                        | V    | _                      |
| Double output voltage          | V <sub>L2</sub>    | C1 to C5 <sup>*1</sup> = 0.47 µF | =             | 2 × V <sub>L1</sub> - 5% | 2 × V <sub>L1</sub> | 2 × V <sub>L1</sub><br>+ 5% | V    | _                      |
| Triple output voltage          | V <sub>L3</sub>    | C1 to C5 <sup>*1</sup> = 0.47 µF | =             | 3 × V <sub>L1</sub> - 6% | 3 × V <sub>L1</sub> | 3 × V <sub>L1</sub><br>+ 6% | V    | _                      |
| Quadruple output voltage       | V <sub>L4</sub> *5 | C1 to C5 <sup>*1</sup> = 0.47 µF | =             | 4 × V <sub>L1</sub> - 6% | 4 × V <sub>L1</sub> | 4 × V <sub>L1</sub><br>+ 6% | V    | _                      |
| Reference voltage setup time*3 | t <sub>VL1S</sub>  | _                                |               | 10                       | _                   | _                           | ms   | Figure 2.71            |
| Voltage boost wait time*4      | t <sub>VLWT</sub>  | _                                |               | 500                      | _                   | _                           | ms   | Figure 2.71            |

- Note 1. This is a capacitor that is connected between the voltage pins that are used to drive the LCD.
  - C1: A capacitor connected between CAPH and CAPL
  - C2: A capacitor connected between VL1 and GND
  - C3: A capacitor connected between VL2 and GND
  - C4: A capacitor connected between VL3 and GND
  - C5: A capacitor connected between VL4 and GND
  - $C1 = C2 = C3 = C4 = C5 = 0.47 \mu F \pm 30\%$
- Note 2. Bit [7] (MDSET[2]) of register VLCD is set to 0 and bits [7:6] (MDSET[1:0]) of register LCDM0 are set to 01 for internal voltage boosting method (VL1 reference), and bits [4:0] (VLCD4-0) of register VLCD are used for voltage variation setting.
- Note 3. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET[1:0] bits of the LCDM0 register to 01b and MDSET[2] of the register VLCD to 0) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1).
- Note 4. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1).
- Note 5.  $V_{L4}$  must be 3.6 V or lower.

### 2.12.3 Internal Voltage Boosting Method (VL2 Reference)

#### (1) 1/3 bias method

#### Table 2.72 Internal voltage boosting method LCD characteristics (3) (1 of 2)

Conditions: VCC = AVCC = VL2 (Max) + 0.1 to 3.6 V, VSS = AVSS = 0 V

| Parameter           | Symbol          | Conditions                   | Min                  | Тур          | Max                  | Unit | Test conditions |
|---------------------|-----------------|------------------------------|----------------------|--------------|----------------------|------|-----------------|
| Half output voltage | V <sub>L1</sub> | C1 to $C4^{*1} = 0.47 \mu F$ | 1/2 ×<br>VL2 -<br>5% | 1/2 ×<br>VL2 | 1/2 ×<br>VL2 +<br>5% | ٧    | _               |

Table 2.72 Internal voltage boosting method LCD characteristics (3) (2 of 2)

Conditions: VCC = AVCC = VL2 (Max) + 0.1 to 3.6 V, VSS = AVSS = 0 V

| Parameter                                    | Symbol             | Conditions           |               | Min                           | Тур                      | Max                              | Unit | Test conditions |
|----------------------------------------------|--------------------|----------------------|---------------|-------------------------------|--------------------------|----------------------------------|------|-----------------|
| LCD output voltage                           | V <sub>L2</sub>    | C1 to C4*1 = 0.47    | VLCD*2 = 0x84 | 1.94                          | 2.02                     | 2.11                             | V    | _               |
| variation range                              |                    | μF                   | VLCD = 0x85   | 2.00                          | 2.09                     | 2.18                             | V    | _               |
|                                              |                    |                      | VLCD = 0x86   | 2.07                          | 2.16                     | 2.25                             | V    | _               |
|                                              |                    |                      | VLCD = 0x87   | 2.13                          | 2.22                     | 2.32                             | V    | _               |
|                                              |                    |                      | VLCD = 0x88   | 2.19                          | 2.29                     | 2.39                             | V    | _               |
|                                              |                    |                      | VLCD = 0x89   | 2.26                          | 2.36                     | 2.46                             | V    | _               |
|                                              |                    |                      | VLCD = 0x8A   | 2.32                          | 2.42                     | 2.53                             | V    | _               |
|                                              |                    |                      | VLCD = 0x8B   | 2.39                          | 2.49                     | 2.59                             | V    | _               |
|                                              |                    |                      | VLCD = 0x8C   | 2.45                          | 2.56                     | 2.66                             | V    | _               |
|                                              |                    |                      | VLCD = 0x8D   | 2.51                          | 2.62                     | 2.73                             | V    | _               |
|                                              |                    |                      | VLCD = 0x8E   | 2.58                          | 2.69                     | 2.80                             | V    | _               |
|                                              |                    |                      | VLCD = 0x8F   | 2.64                          | 2.76                     | 2.87                             | V    | _               |
|                                              |                    |                      | VLCD = 0x90   | 2.70                          | 2.82                     | 2.94                             | V    | _               |
|                                              |                    |                      | VLCD = 0x91   | 2.77                          | 2.89                     | 3.01                             | V    | _               |
|                                              |                    |                      | VLCD = 0x92   | 2.83                          | 2.96                     | 3.08                             | V    | _               |
|                                              |                    |                      | VLCD = 0x93   | 2.90                          | 3.02                     | 3.15                             | V    | _               |
|                                              |                    |                      | VLCD = 0x94   | 2.96                          | 3.09                     | 3.22                             | V    | _               |
|                                              |                    |                      | VLCD = 0x95   | 3.02                          | 3.15                     | 3.29                             | V    | _               |
|                                              |                    |                      | VLCD = 0x96   | 3.09                          | 3.22                     | 3.35                             | V    | _               |
|                                              |                    |                      | VLCD = 0x97   | 3.15                          | 3.29                     | 3.42                             | V    | _               |
|                                              |                    |                      | VLCD = 0x98   | 3.21                          | 3.35                     | 3.49                             | V    | _               |
|                                              |                    |                      | VLCD = 0x99   | 3.28                          | 3.42                     | 3.56                             | V    | _               |
|                                              |                    |                      | VLCD = 0x9A   | 3.34                          | 3.49                     | 3.63                             | V    | _               |
| 「wo-thirds output<br>∕oltage                 | V <sub>L4</sub> *5 | C1 to C4*1 = 0.47 µF |               | 2/3 ×<br>V <sub>L2</sub> - 6% | 2/3 ×<br>V <sub>L2</sub> | 2/3 ×<br>V <sub>L2</sub> +<br>6% | V    | _               |
| Reference voltage<br>etup time <sup>*3</sup> | t <sub>VL2S</sub>  | _                    |               | 10                            | _                        | _                                | ms   | Figure 2.71     |
| /oltage boost wait<br>ime <sup>*4</sup>      | t <sub>VLWT</sub>  | _                    |               | 500                           | _                        | _                                | ms   | Figure 2.71     |

Note: 0x8E to 0x9A setting is permitted when using 5V LCD panel, 0x84 to 0x87 setting is permitted when using 3V LCD panel at 1/3

- Note 1. This is a capacitor that is connected between the voltage pins that are used to drive the LCD.
  - C1: A capacitor connected between CAPH and CAPL
  - C2: A capacitor connected between VL1 and GND
  - C3: A capacitor connected between VL2 and GND
  - C4: A capacitor connected between VL4 and GND
  - $C1 = C2 = C3 = C4 = 0.47 \mu F \pm 30\%$
- Note 2. Bit [7] (MDSET[2]) of register VLCD is set to 1 and bits [7:6] (MDSET[1:0]) of register LCDM0 are set to 01 for internal voltage boosting method (VL2 reference), and bits [4:0] (VLCD4-0) of register VLCD are used for voltage variation setting.
- Note 3. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET[1:0] bits of the LCDM0 register to 01b and MDSET[2] of the register VLCD to 1) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1).
- Note 4. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1).
- Note 5.  $V_{L4}$  must be 3.6 V or lower.

# 2.12.4 Capacitor Split Method (VCC Reference)

## (1) 1/3 bias method

Table 2.73 Capacitor split method LCD characteristics (1)

Conditions: VCC = AVCC = 2.2 V to 3.6 V. VSS = AVSS = 0 V

| Parameter                   | Symb<br>ol        | Conditions                       | Min                             | Тур                   | Max                          | Unit | Test conditions |
|-----------------------------|-------------------|----------------------------------|---------------------------------|-----------------------|------------------------------|------|-----------------|
| VL4 voltage                 | V <sub>L4</sub>   | C1 to C4 <sup>*2</sup> = 0.47 µF | _                               | VCC                   | _                            | V    | _               |
| VL2 voltage                 | V <sub>L2</sub>   | C1 to C4 <sup>*2</sup> = 0.47 µF | 2 / 3 × V <sub>L4</sub> -<br>3% | 2/3 × V <sub>L4</sub> | 2 / 3 × V <sub>L4</sub> + 3% | V    | _               |
| VL1 voltage                 | V <sub>L1</sub>   | C1 to C4*2 = 0.47 µF             | 1 / 3 × V <sub>L4</sub> -<br>3% | 1/3 × V <sub>L4</sub> | 1 / 3 × V <sub>L4</sub> + 3% | V    | _               |
| Capacitor split wait time*1 | t <sub>WAIT</sub> | _                                | 100                             | _                     | _                            | ms   | Figure 2.71     |

Note: Bit [7] (MDSET[2]) of register VLCD is set to 0 and bits [7:6] (MDSET[1:0]) of register LCDM0 are set to 10 for capacitor split method (VCC reference).

Note 1. This is the wait time from when voltage bucking is started (VLCON = 1) until display is enabled (LCDON = 1).

Note 2. This is a capacitor that is connected between the voltage pins that are used to drive the LCD.

C1: A capacitor connected between CAPH and CAPL

C2: A capacitor connected between VL1 and GND

C3: A capacitor connected between VL2 and GND

C4: A capacitor connected between VL4 and GND

 $C1 = C2 = C3 = C4 = 0.47 \mu F \pm 30\%$ 



Figure 2.71 LCD reference voltage setup time, voltage boosting wait time, and capacitor split wait time

# 2.12.5 Capacitor Split Method (VL4 Reference)

# (1) 1/3 bias method

Table 2.74 Capacitor split method LCD characteristics (3)

Conditions: VCC = AVCC = 3.2 V to 3.6 V, VSS = AVSS = 0 V

| Parameter                      | Symbol            | Conditions                       | Min  | Тур  | Max  | Unit | Test conditions |
|--------------------------------|-------------------|----------------------------------|------|------|------|------|-----------------|
| VL4 voltage                    | $V_{L4}$          | C1 to C4*2 = 0.47 µF             | 2.89 | 3.04 | 3.20 | V    | _               |
| VL2 voltage                    | V <sub>L2</sub>   | C1 to C4 <sup>*2</sup> = 0.47 µF | 1.89 | 2.03 | 2.17 | V    | _               |
| VL1 voltage                    | V <sub>L1</sub>   | C1 to C4*2 = 0.47 µF             | 0.94 | 1.01 | 1.08 | V    | _               |
| Reference voltage setup time*3 | t <sub>VL4S</sub> | _                                | 10   | _    | _    | ms   | Figure 2.71     |
| Capacitor split wait time*1    | t <sub>WAIT</sub> | _                                | 100  | _    | _    | ms   | Figure 2.71     |

Note 1. This is the wait time from when voltage bucking is started (VLCON = 1) until display is enabled (LCDON = 1).

Note 2. This is a capacitor that is connected between the voltage pins that are used to drive the LCD.

C1: A capacitor connected between CAPH and CAPL

C2: A capacitor connected between VL1 and GND

C3: A capacitor connected between VL2 and GND

C4: A capacitor connected between VL4 and GND

 $C1 = C2 = C3 = C4 = 0.47 \mu F \pm 30\%$ 

Note 3. Bit [7] (MDSET[2]) of register VLCD is set to 1 and bits [7:6] (MDSET[1:0]) of register LCDM0 are set to 10 for capacitor split method (VL4 reference).

# 2.13 Flash Memory Characteristics

# 2.13.1 Code Flash Memory Characteristics

Table 2.75 Code flash characteristics (1)

| Parameter      |                                   | Symbol           | Min     | Тур | Max | Unit  | Conditions               |
|----------------|-----------------------------------|------------------|---------|-----|-----|-------|--------------------------|
| Reprogramming  | g/erasure cycle <sup>*1</sup>     | N <sub>PEC</sub> | 1000    | _   | _   | Times |                          |
| Data hold time | After 1000 times N <sub>PEC</sub> | t <sub>DRP</sub> | 20*2 *3 | _   | _   | Year  | T <sub>a</sub> = +105 °C |
|                |                                   |                  | 10      | _   | _   | Year  | T <sub>a</sub> = +125 °C |

Note 1. The reprogram/erase cycle is the number of erasures for each block. When the reprogram/erase cycle is n times (n = 1,000), erasing can be performed n times for each block. For instance, when 8-byte programming is performed 256 times for different addresses in 2-KB blocks, and then the entire block is erased, the reprogram/erase cycle is counted as one. However, programming the same address for several times as one erasure is not enabled (overwriting is prohibited).

Note 2. Characteristic when using the flash memory programmer and the self-programming library provided by Renesas Electronics.

Note 3. This result is obtained from reliability testing.

#### Table 2.76 Code flash characteristics (2)

High-speed operating mode

Conditions: VCC = AVCC0 = 1.8 to 3.6 V

|                              |              |                   | ı   | CLK = 1 MH | z    | IC  | CLK = 48 MF | lz   |      |
|------------------------------|--------------|-------------------|-----|------------|------|-----|-------------|------|------|
| Parameter                    |              | Symbol            | Min | Тур        | Max  | Min | Тур         | Max  | Unit |
| Programming time             | 8-byte       | t <sub>P8</sub>   | _   | 128        | 1064 | _   | 44.2        | 420  | μs   |
| Erasure time                 | 2-KB         | t <sub>E2K</sub>  | _   | 14.1       | 390  | _   | 5.5         | 214  | ms   |
| Blank check time             | 8-byte       | t <sub>BC8</sub>  | _   | _          | 67.7 | _   | _           | 8.6  | μs   |
|                              | 2-KB         | t <sub>BC2K</sub> | _   | _          | 7538 | _   | _           | 272  | μs   |
| Erase suspended time         | 1            | t <sub>SED</sub>  | _   | _          | 33.4 | _   | _           | 10.7 | μs   |
| Forced stop time             |              | t <sub>FD</sub>   | _   | _          | 33.4 | _   | _           | 10.7 | μs   |
| Configuration Set time       |              | t <sub>CFGS</sub> | _   | 27         | 494  | _   | 11          | 255  | ms   |
| Flash memory mode traitime 1 | nsition wait | t <sub>DIS</sub>  | 2   | _          | _    | 2   | _           | _    | μs   |
| Flash memory mode traitime 2 | nsition wait | t <sub>MS</sub>   | 15  | _          | _    | 15  | _           | _    | μs   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing the flash memory.

Note: The frequency accuracy of FCLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

### Table 2.77 Code flash characteristics (3) (1 of 2)

Middle-speed operating mode

Conditions: VCC = AVCC0 = 1.6 to 3.6 V

|                  |        |                   | ICLK = 1 MHz |      |      | IC  | *1   |      |      |
|------------------|--------|-------------------|--------------|------|------|-----|------|------|------|
| Parameter        |        | Symbol            | Min          | Тур  | Max  | Min | Тур  | Max  | Unit |
| Programming time | 8-byte | t <sub>P8</sub>   | _            | 128  | 1064 | _   | 50.6 | 468  | μs   |
| Erasure time     | 2-KB   | t <sub>E2K</sub>  | _            | 14.1 | 390  | _   | 6.32 | 231  | ms   |
| Blank check time | 8-byte | t <sub>BC8</sub>  | _            | _    | 67.7 | _   | _    | 13.3 | μs   |
|                  | 2-KB   | t <sub>BC2K</sub> | _            | _    | 7538 | _   | _    | 947  | μs   |

#### Table 2.77 Code flash characteristics (3) (2 of 2)

Middle-speed operating mode

Conditions: VCC = AVCC0 = 1.6 to 3.6 V

|                                          |                   | ICLK = 1 MHz |     |      | IC  | CLK = 8 MHz | *1   |      |
|------------------------------------------|-------------------|--------------|-----|------|-----|-------------|------|------|
| Parameter                                | Symbol            | Min          | Тур | Max  | Min | Тур         | Max  | Unit |
| Erase suspended time                     | t <sub>SED</sub>  | _            | _   | 33.4 | _   | _           | 13.1 | μs   |
| Forced stop time                         | t <sub>FD</sub>   | _            | _   | 33.4 | _   | _           | 13.1 | μs   |
| Configuration Set time                   | t <sub>CFGS</sub> | _            | 27  | 494  | _   | 12          | 277  | ms   |
| Flash memory mode transition wait time 1 | t <sub>DIS</sub>  | 2            | _   | _    | 2   | _           | _    | μs   |
| Flash memory mode transition wait time 2 | t <sub>MS</sub>   | 15           | _   | _    | 15  | _           | _    | μs   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing the flash memory.

Note: The frequency accuracy of FCLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

Note 1. When  $1.8 \text{ V} \leq \text{VCC} = \text{AVCC0} \leq 3.6 \text{ V}$ 

#### Table 2.78 Code flash characteristics (4)

Low-speed operating mode

Conditions: VCC = AVCC0 = 1.6 to 3.6 V

| Parameter                                |        | Symbol            | Min | Тур  | Max  | Unit |
|------------------------------------------|--------|-------------------|-----|------|------|------|
| Programming time                         | 8-byte | t <sub>P8</sub>   | _   | 128  | 1064 | μs   |
| Erasure time                             | 2-KB   | t <sub>E2K</sub>  | _   | 14.1 | 390  | ms   |
| Blank check time                         | 8-byte | t <sub>BC8</sub>  | _   | _    | 67.7 | μs   |
|                                          | 2-KB   | t <sub>BC2K</sub> | -   | _    | 7538 | μs   |
| Erase suspended time                     |        | t <sub>SED</sub>  | _   | _    | 33.4 | μs   |
| Forced stop time                         |        | t <sub>FD</sub>   | -   | _    | 33.4 | μs   |
| Configuration Set time                   |        | t <sub>CFGS</sub> | -   | 27   | 494  | ms   |
| Flash memory mode transition wait time 1 |        | t <sub>DIS</sub>  | 2   | _    | _    | μs   |
| Flash memory mode transition wait time 2 |        | t <sub>MS</sub>   | 15  | _    | _    | μs   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing the flash memory.

Note: The frequency accuracy of FCLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

# 2.13.2 Data Flash Memory Characteristics

Table 2.79 Data flash characteristics (1)

|                 | · ,                                      |                   |         |         |     |       |              |
|-----------------|------------------------------------------|-------------------|---------|---------|-----|-------|--------------|
| Parameter       |                                          | Symbol            | Min     | Тур     | Max | Unit  | Conditions   |
| Reprogramming/e | erasure cycle <sup>*1</sup>              | N <sub>DPEC</sub> | 100000  | 1000000 | _   | Times | _            |
| Data hold time  | After 10000 times of N <sub>DPEC</sub>   | t <sub>DDRP</sub> | 20*2 *3 | _       | _   | Year  | Ta = +105 °C |
|                 |                                          |                   | 10*2 *3 | _       | _   |       | Ta = +125 °C |
|                 | After 100000 times of N <sub>DPEC</sub>  |                   | 5*2 *3  | _       | _   |       | Ta = +105 °C |
|                 | After 1000000 times of N <sub>DPEC</sub> | 1                 | _       | 1*2 *3  | _   | 1     | Ta = +25 °C  |

Note 1. The reprogram/erase cycle is the number of erasure for each block. When the reprogram/erase cycle is n times (n = 100,000), erasing can be performed n times for each block. For instance, when 1-byte programming is performed 256 times for different addresses in 256-byte blocks, and then the entire block is erased, the reprogram/erase cycle is counted as one. However, programming the same address for several times as one erasure is not enabled. (overwriting is prohibited.)

Note 2. Characteristics when using the flash memory programmer and the self-programming library provided by Renesas Electronics.

Note 3. These results are target spec, may change after reliability testing.

#### Table 2.80 Data flash characteristics (2)

High-speed operating mode

Conditions: VCC = AVCC0 = 1.8 to 3.6 V

|                       |           |                     | ICLK = 1 MHz |      |      | IC  | CLK = 48 MH | lz   |      |
|-----------------------|-----------|---------------------|--------------|------|------|-----|-------------|------|------|
| Parameter             | Parameter |                     | Min          | Тур  | Max  | Min | Тур         | Max  | Unit |
| Programming time      | 1-byte    | t <sub>DP1</sub>    | _            | 112  | 903  | _   | 33.9        | 317  | μs   |
| Erasure time          | 256-byte  | t <sub>DE256</sub>  | _            | 14.1 | 390  | _   | 5.50        | 214  | ms   |
| Blank check time      | 1-byte    | t <sub>DBC1</sub>   | _            | _    | 67.7 | _   | _           | 8.6  | μs   |
|                       | 256-byte  | t <sub>DBC256</sub> | _            | _    | 7538 | _   | _           | 272  | μs   |
| Suspended time during | erasing   | t <sub>DSED</sub>   | _            | _    | 33.4 | _   | _           | 10.7 | μs   |
| Forced stop time      |           | t <sub>FD</sub>     | _            | _    | 33.4 | _   | _           | 10.7 | μs   |
| Data flash STOP recov | ery time  | t <sub>DSTOP</sub>  | 250          | _    | _    | 250 | _           | _    | ns   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing the flash memory.

Note: The frequency accuracy of FCLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy

of the clock source.

#### Table 2.81 Data flash characteristics (3)

Middle-speed operating mode

Conditions: VCC = AVCC0 = 1.6 to 3.6 V

|                               |           |                     |     | ICLK = 1 MHz |      |     | CLK = 8 MHz | <u>*</u> 1 |      |
|-------------------------------|-----------|---------------------|-----|--------------|------|-----|-------------|------------|------|
| Parameter                     |           | Symbol              | Min | Тур          | Max  | Min | Тур         | Max        | Unit |
| Programming time              | 1-byte    | t <sub>DP1</sub>    | _   | 112          | 903  | _   | 39.7        | 359        | μs   |
| Erasure time                  | 256-byte  | t <sub>DE256</sub>  | _   | 14.1         | 390  | _   | 6.32        | 231        | ms   |
| Blank check time              | 1-byte    | t <sub>DBC1</sub>   | _   | _            | 67.7 | _   | _           | 13.3       | μs   |
|                               | 256-byte  | t <sub>DBC256</sub> | _   | _            | 7538 | _   | _           | 947        | μs   |
| Suspended time during         | g erasing | t <sub>DSED</sub>   | _   | _            | 33.4 | _   | _           | 13.1       | μs   |
| Forced stop time              |           | t <sub>FD</sub>     | _   | _            | 33.4 | _   | _           | 13.1       | μs   |
| Data flash STOP recovery time |           | t <sub>DSTOP</sub>  | 250 | _            | _    | 250 | _           | _          | ns   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing the flash memory.

Note: The frequency accuracy of FCLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy

of the clock source.

Note 1. When 1.8 V  $\leq$  VCC = AVCC0  $\leq$  3.6 V

# Table 2.82 Data flash characteristics (4)

Low-speed operating mode

Conditions: VCC = AVCC0 = 1.6 to 3.6 V

|                           |          |                     |     | ICLK = 1 | MHz  |      |
|---------------------------|----------|---------------------|-----|----------|------|------|
| Parameter                 |          | Symbol              | Min | Тур      | Max  | Unit |
| Programming time          | 1-byte   | t <sub>DP1</sub>    | _   | 112      | 903  | μs   |
| Erasure time              | 256-byte | t <sub>DE256</sub>  | _   | 14.1     | 390  | ms   |
| Blank check time          | 1-byte   | t <sub>DBC1</sub>   | _   | _        | 67.7 | μs   |
|                           | 256-byte | t <sub>DBC256</sub> | _   | _        | 7538 | μs   |
| Suspended time during era | asing    | t <sub>DSED</sub>   | _   | _        | 33.4 | μs   |
| Forced stop time          |          | t <sub>FD</sub>     | _   | _        | 33.4 | μs   |
| Data flash STOP recovery  | time     | t <sub>DSTOP</sub>  | 250 | _        | _    | ns   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.



Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing the flash memory.

Note: The frequency accuracy of FCLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy

of the clock source.

## 2.13.3 Serial Wire Debug (SWD)

### Table 2.83 SWD characteristics (1)

Conditions: VCC = AVCC0 = 2.4 to 5.5 V

| Parameter                    | Symbol            | Min | Тур | Max | Unit | Test conditions |
|------------------------------|-------------------|-----|-----|-----|------|-----------------|
| SWCLK clock cycle time       | tswckcyc          | 80  | _   | _   | ns   | Figure 2.72     |
| SWCLK clock high pulse width | tswckh            | 35  | _   | _   | ns   |                 |
| SWCLK clock low pulse width  | tswckl            | 35  | _   | _   | ns   |                 |
| SWCLK clock rise time        | tswckr            | _   | _   | 5   | ns   |                 |
| SWCLK clock fall time        | tswckf            | _   | _   | 5   | ns   |                 |
| SWDIO setup time             | t <sub>SWDS</sub> | 3   | _   | _   | ns   | Figure 2.73     |
| SWDIO hold time              | tswDH             | 13  | _   | _   | ns   |                 |
| SWDIO data delay time        | t <sub>SWDD</sub> | 2   | _   | 70  | ns   |                 |

#### Table 2.84 SWD characteristics (2)

Conditions: VCC = AVCC0 = 1.6 to 2.4 V

| Parameter                    | Symbol               | Min | Тур | Max | Unit | Test conditions |
|------------------------------|----------------------|-----|-----|-----|------|-----------------|
| SWCLK clock cycle time       | t <sub>SWCKcyc</sub> | 250 | _   | _   | ns   | Figure 2.72     |
| SWCLK clock high pulse width | tswckh               | 120 | _   | _   | ns   |                 |
| SWCLK clock low pulse width  | t <sub>SWCKL</sub>   | 120 | _   | _   | ns   |                 |
| SWCLK clock rise time        | t <sub>SWCKr</sub>   | _   | _   | 5   | ns   |                 |
| SWCLK clock fall time        | t <sub>SWCKf</sub>   | _   | _   | 5   | ns   |                 |
| SWDIO setup time             | t <sub>SWDS</sub>    | 50  | _   | _   | ns   | Figure 2.73     |
| SWDIO hold time              | t <sub>SWDH</sub>    | 50  | _   | _   | ns   |                 |
| SWDIO data delay time        | t <sub>SWDD</sub>    | 2   | _   | 170 | ns   |                 |



Figure 2.72 SWD SWCLK timing

RA4L1 Datasheet 2. Electrical Characteristics



Figure 2.73 SWD input/output timing

#### Appendix 1. Port States in Each Processing Mode

| Function | Pin function         | Reset   | Software Standby mode      |
|----------|----------------------|---------|----------------------------|
| Mode     | MD                   | Pull-up | Keep-O                     |
| IRQ      | IRQx                 | Hi-Z    | Keep-O*1                   |
| AGT      | AGTIOn               | Hi-Z    | AGTIOn input               |
|          | AGTOn/AGTOAn/AGTOBn  | Hi-Z    | AGTOn/AGTOAn/AGTOBn output |
| SCI      | RXD0                 | Hi-Z    | Keep-O*1                   |
| IIC      | SCLn/SDAn            | Hi-Z    | Keep-O*1                   |
| I3C      | I3C_SCL0/I3C_SDA0    | Hi-Z    | Keep-O*1                   |
| UARTA    | CLKAn                | Hi-Z    | CLKAn output               |
|          | RxDAn                | Hi-Z    | RxDAn input                |
| USBFS    | USB_OVRCURx/USB_VBUS | Hi-Z    | Keep-O*1                   |
|          | USB_DP/USB_DM        | Hi-Z    | Keep-O*2                   |
| RTC      | RTCICx               | Hi-Z    | RTCICx input               |
|          | RTCOUT               | Hi-Z    | RTCOUT output              |
| ACMPLP   | CMPINn/CMPREFn       | Hi-Z    | CMPINn/CMPREFn input       |
|          | VCOUT                | Hi-Z    | VCOUT output               |
| CLKOUT   | CLKOUT               | Hi-Z    | CLKOUT output              |
| DAC      | DA0                  | Hi-Z    | D/A output retained        |
| SLCDC    | SEGx/COMx            | Hi-Z    | SEGx/COMx output           |
|          | VLx/CAPH/CAPL        | Hi-Z    | VLx/CAPH/CAPL input        |
| Others   | _                    | Hi-Z    | Keep-O                     |

Note: H: High-level

L: Low-level

Hi-Z: High-impedance

Keep-O: Output pins retain their previous values. Input pins go to high-impedance.

Note 1. Input is enabled if the pin is specified as the Software Standby canceling source while it is used as an external interrupt pin.

Note 2. Input is enabled while the pin is used as an input pin.

# Appendix 2. Package Dimensions

Information on the latest version of the package dimensions or mountings is displayed in "Packages" on the Renesas Electronics Corporation website.



Figure A2.1 LQFP 100-pin

| — 0.3  Unit: mn                                                                                                                                                                                                                            | IX.                                                                             | RENESAS Code                                                                                       | Previous Cod                                                                     | е                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MAS                                                                 | S (Typ)                                                                                | [g]                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Unit: mn                                                                                                                                                                                                                                   | Р                                                                               | PLQP0064KB-C                                                                                       | _                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                     | 0.3                                                                                    |                                                                                        |
|                                                                                                                                                                                                                                            | 33<br>33<br>34<br>44<br>44<br>44<br>44<br>44<br>44<br>44<br>44<br>44<br>44<br>4 | 32<br>32<br>32<br>32<br>34<br>34<br>34<br>34<br>34<br>34<br>34<br>34<br>34<br>34<br>34<br>34<br>34 |                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                     | Uni                                                                                    | t: mm                                                                                  |
| <br> ENSIONS "*1" AND "*2" DO NOT INCLUDE MOLD FLA:<br> ENSION ""3" DOES NOT INCLUDE TRIM OFFSET.                                                                                                                                          | 16                                                                              | HHHHHHHHHHHHHHHHHHHHHHHHHHHHHHHHHHHHHH                                                             |                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                     |                                                                                        |                                                                                        |
|                                                                                                                                                                                                                                            | F ha                                                                            |                                                                                                    |                                                                                  | ES NOT INC<br>FEATURE<br>HE HATCH<br>NERS ARE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CLUDE TR<br>MAY VAR<br>ED AREA.<br>OPTIONA                          | RIM OFFSE<br>Y, BUT MU                                                                 | T.<br>ST BE                                                                            |
| IVIIII INOITI IVIA                                                                                                                                                                                                                         |                                                                                 |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT ING<br>FEATURE<br>HE HATCHI<br>NERS ARE<br>Reference<br>Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CLUDE TR<br>MAY VAR<br>ED AREA.<br>OPTIONA<br>Dimensi<br>Min        | RIM OFFSE<br>Y, BUT MU<br>AL, SIZE M.<br>ons in mill                                   | T.<br>ST BE<br>AY VAI<br>limete<br>Ma                                                  |
| D 9.9 10.0 10.1                                                                                                                                                                                                                            | *3                                                                              |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT ING<br>FEATURE<br>HE HATCHI<br>INERS ARE<br>Reference<br>Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CLUDE TR<br>MAY VAR<br>ED AREA.<br>OPTIONA<br>Dimensi<br>Min<br>9.9 | RIM OFFSE<br>Y, BUT MU<br>AL, SIZE M.<br>ons in mill<br>Nom                            | T.<br>ST BE<br>AY VAR<br>limeter<br>Max<br>10.1                                        |
| D 9.9 10.0 10.1<br>E 9.9 10.0 10.1                                                                                                                                                                                                         | 3                                                                               |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT ING<br>FEATURE<br>HE HATCHI<br>NERS ARE<br>Reference<br>Symbol<br>D<br>E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Dimensi Min 9.9                                                     | RIM OFFSE<br>Y, BUT MU<br>AL, SIZE M.<br>ons in mill<br>Nom<br>10.0                    | T.<br>ST BE<br>AY VAF<br>limeter<br>Max<br>10.1                                        |
| D 9.9 10.0 10.1 E 9.9 10.0 10.1 A <sub>2</sub> — 1.4 —                                                                                                                                                                                     | 3                                                                               |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT INC<br>FEATURE<br>HE HATCHI<br>NERS ARE<br>Reference<br>Symbol<br>D<br>E<br>A2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Dimensi Min 9.9 9.9                                                 | RIM OFFSE<br>Y, BUT MU<br>AL, SIZE M.<br>Fons in mill<br>Nom<br>10.0<br>10.0           | T. ST BE AY VAF limeter Max 10.1                                                       |
| D 9.9 10.0 10.1 E 9.9 10.0 10.1 A <sub>2</sub> — 1.4 — H <sub>D</sub> 11.8 12.0 12.2                                                                                                                                                       | *3                                                                              |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT ING FEATURE HE HATCHI NERS ARE Reference Symbol D E A2 HD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Dimensi Min 9.9 9.9 11.8                                            | NOM 10.0 1.4 12.0                                                                      | T. ST BE AY VAR limeter: Max 10.1 10.1 12.2                                            |
| D 9.9 10.0 10.  E 9.9 10.0 10.  A <sub>2</sub> — 1.4 —  H <sub>D</sub> 11.8 12.0 12.2  H <sub>E</sub> 11.8 12.0 12.2                                                                                                                       | 3                                                                               |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT INC<br>FEATURE<br>HE HATCHI<br>NERS ARE<br>Reference<br>Symbol<br>D<br>E<br>A2<br>HD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Dimensi Min 9.9 9.9 11.8                                            | NOM 10.0 1.4 12.0                                                                      | T. ST BE AY VAR limeters Max 10.1 10.1 12.2                                            |
| D 9.9 10.0 10.1 E 9.9 10.0 10.1 A2 — 1.4 — HD 11.8 12.0 12.2 A — 1.7 A1 0.05 — 0.18                                                                                                                                                        | *3                                                                              |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT INITERAL PROPERTY OF THE HATCHINERS ARE SYMBOL DE LA CONTROL DE L | DIMENSI DIMENSI DIMENSI DIMENSI MIN 9.9 9.9                         | Nom 10.0 1.4 12.0 12.0 1                                                               | T. ST BE AY VAR Imeter Max 10.1 10.1 12.2 12.2 1.7 0.15                                |
| D 9.9 10.0 10.1 E 9.9 10.0 10.1 A <sub>2</sub> — 1.4 — H <sub>D</sub> 11.8 12.0 12.2 H <sub>E</sub> 11.8 12.0 12.2 A — 1.7 A <sub>1</sub> 0.05 — 0.15 b <sub>p</sub> 0.15 0.20 0.27                                                        | *3                                                                              |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT INITERAL PROPERTY OF THE HATCHINERS ARE SYMBOL DE LA CONTROL DE L | Dimensi Min 9.9 9.9 11.8 11.8 0.05 0.15                             | Nom 10.0 1.4 12.0 12.0 1                                                               | T. ST BE AY VAR Imeters Max 10.1 10.1 12.2 12.2 1.7 0.15 0.27                          |
| D 9.9 10.0 10.1 E 9.9 10.0 10.2 A <sub>2</sub> — 1.4 — H <sub>D</sub> 11.8 12.0 12.2 H <sub>E</sub> 11.8 12.0 12.2 A — 1.7 A <sub>1</sub> 0.05 — 0.15 b <sub>p</sub> 0.15 0.20 0.27 c 0.09 — 0.20                                          | *3                                                                              |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT INC FEATURE HE HATCHINE REFERENCE Symbol  D E A2 HD HE A A1 bp C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Dimensi Min 9.9 9.9 11.8 11.8 0.05 0.15 0.09                        | NOM 10.0 1.4 12.0 12.0 1.2 0.20                                                        | T. ST BE AY VAR' limeters Max 10.1 10.1 12.2 1.7 0.15 0.27                             |
| D 9.9 10.0 10.1 E 9.9 10.0 10.4 A <sub>2</sub> — 1.4 — H <sub>D</sub> 11.8 12.0 12.2 H <sub>E</sub> 11.8 12.0 12.2 A — 1.7 A <sub>1</sub> 0.05 — 0.15 b <sub>p</sub> 0.15 0.20 0.27 c 0.09 — 0.20 θ 0° 3.5° 8°                             | *3                                                                              |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT ING FEATURE HE HATCH HE HATCH HE HATCH HE HATCH HE HATCH HE HATCH HE HE HATCH HE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Dimensi Min 9.9 9.9 11.8 11.8 0.05 0.15 0.09                        | RIM OFFSE Y, BUT MU AL, SIZE M. ONS IN MIII  NOM 10.0 10.0 1.4 12.0 12.0 — 0.20 — 3.5° | T. ST BE AY VAR' limeters Max 10.1 10.1 12.2 1.7 0.15 0.27                             |
| D 9.9 10.0 10.1 E 9.9 10.0 10.4 A <sub>2</sub> — 1.4 — H <sub>D</sub> 11.8 12.0 12.2 H <sub>E</sub> 11.8 12.0 12.2 A — 1.7 A <sub>1</sub> 0.05 — 0.18 b <sub>p</sub> 0.15 0.20 0.27 c 0.09 — 0.20 θ 0° 3.5° 8°                             | *3                                                                              |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT ING FEATURE HE HATCH HE HATCH HE HATCH HE HATCH HE HATCH HE HATCH HE HE HATCH HE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Dimensi Min 9.9 9.9 11.8 11.8 0.05 0.15 0.09                        | RIM OFFSE Y, BUT MU AL, SIZE M. ONS IN MIII  NOM 10.0 10.0 1.4 12.0 12.0 — 0.20 — 3.5° | T. ST BE AY VARN Max 10.1 10.1 12.2 1.7 0.15 0.27 0.20 8°                              |
| D 9.9 10.0 10.1 E 9.9 10.0 10.2 A <sub>2</sub> — 1.4 — H <sub>D</sub> 11.8 12.0 12.2 H <sub>E</sub> 11.8 12.0 12.2 A — 1.7 A <sub>1</sub> 0.05 — 0.18 b <sub>p</sub> 0.15 0.20 0.27 c 0.09 — 0.20 θ 0° 3.5° 8° e — 0.5 — x — 0.08          | *3                                                                              |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT INIC FEATURE HE HATCHINE RESEARCH PROPERTY OF THE HE HATCHINERS ARE SYMBOL PROPERTY OF THE HE HATCHINE RESEARCH PROPERTY OF THE HE HE HATCHINE RESEARCH PROPERTY OF THE HEAD OF THE HE HATCHINE RESEARCH PROPERTY OF THE HEAD | Dimensi Min 9.9 9.9 11.8 11.8 0.05 0.15 0.09                        | RIM OFFSE Y, BUT MU AL, SIZE M. ONS IN MIII  NOM 10.0 10.0 1.4 12.0 12.0 — 0.20 — 3.5° | T. ST BE AY VAR' Immeters Max 10.1 10.1 - 12.2 12.2 1.7 0.15 0.27 0.20 8° - 0.08       |
| D 9.9 10.0 10.1 E 9.9 10.0 10.4 A <sub>2</sub> — 1.4 — H <sub>D</sub> 11.8 12.0 12.2 H <sub>E</sub> 11.8 12.0 12.2 A — 1.7 A <sub>1</sub> 0.05 — 0.19 b <sub>p</sub> 0.15 0.20 0.21 c 0.09 — 0.20 θ 0° 3.5° 8° e — 0.5 — x — 0.08 y — 0.00 | *3                                                                              |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT INITED AND THE PROPERTY OF THE PROPERTY | Dimensi Min 9.9 9.9                                                 | RIM OFFSE Y, BUT MU AL, SIZE M. Ons in mill Nom 10.0 10.0 1.4 12.0 12.0 0.20 0.5 0.5   | T. ST BE AY VAR' Immeters: Max 10.1 10.1 - 12.2 12.2 1.7 0.15 0.27 0.20 8° - 0.08 0.08 |
| D 9.9 10.0 10.1 E 9.9 10.0 10.4 A <sub>2</sub> — 1.4 — H <sub>D</sub> 11.8 12.0 12.2 H <sub>E</sub> 11.8 12.0 12.2 A — 1.7 A <sub>1</sub> 0.05 — 0.19 b <sub>p</sub> 0.15 0.20 0.21 c 0.09 — 0.20 θ 0° 3.5° 8° e — 0.5 — x — 0.08 y — 0.00 | *3                                                                              |                                                                                                    | DIMENSIONS "*1" AI     DIMENSION "*3" DO     PIN 1 VISUAL INDEX LOCATED WITHIN T | ES NOT INITED TO THE PROPERTY OF THE PROPERTY  | Dimensi Min 9.9 9.9                                                 | RIM OFFSE Y, BUT MU AL, SIZE M. Ons in mill Nom 10.0 10.0 1.4 12.0 12.0 0.20 0.5 0.5   | T. ST BE AY VARY immeters Max 10.1 10.1 - 12.2 12.2 1.7 0.15 0.27 0.20 8° - 0.08       |

Figure A2.2 LQFP 64-pin



Figure A2.3 LQFP 48-pin



Figure A2.4 QFN 48-pin

# Appendix 3. I/O Registers

This appendix describes I/O register address and access cycles by function.

## 3.1 Peripheral Base Addresses

This section provides the base addresses for peripherals described in this manual. Table 3.1 shows the name, description, and the base address of each peripheral.

Table 3.1 Peripheral base address (1 of 2)

| Name   | Description                                  | Base address |
|--------|----------------------------------------------|--------------|
| RMPU   | Master Memory Protection Unit                | 0x4000_0000  |
| TZF    | TrustZone Filter                             | 0x4000_0E00  |
| SRAM   | Special Function Register                    | 0x4000_2000  |
| BUS    | BUS Control                                  | 0x4000_3000  |
| DMAC0  | Direct memory access controller 0            | 0x4000_5000  |
| DMAC1  | Direct memory access controller 1            | 0x4000_5040  |
| DMAC2  | Direct memory access controller 2            | 0x4000_5080  |
| DMAC3  | Direct memory access controller 3            | 0x4000_50C0  |
| DMAC4  | Direct memory access controller 4            | 0x4000_5100  |
| DMAC5  | Direct memory access controller 5            | 0x4000_5140  |
| DMAC6  | Direct memory access controller 6            | 0x4000_5180  |
| DMAC7  | Direct memory access controller 7            | 0x4000_51C0  |
| DMA    | DMAC Module Activation                       | 0x4000_5200  |
| DTC    | Data Transfer Controller                     | 0x4000_5400  |
| ICU    | Interrupt Controller                         | 0x4000_6000  |
| CACHE  | CACHE                                        | 0x4000_7000  |
| CPSCU  | CPU System Security Control Unit             | 0x4000_8000  |
| DBG    | Debug Function                               | 0x4001_B000  |
| FCACHE | Flash Cache                                  | 0x4001_C100  |
| SYSC   | System Control                               | 0x4001_E000  |
| PORT0  | Port 0 Control Registers                     | 0x4001_F000  |
| PORT1  | Port 1 Control Registers                     | 0x4001_F020  |
| PORT2  | Port 2 Control Registers                     | 0x4001_F040  |
| PORT3  | Port 3 Control Registers                     | 0x4001_F060  |
| PORT4  | Port 4 Control Registers                     | 0x4001_F080  |
| PORT5  | Port 5 Control Registers                     | 0x4001_F0A0  |
| PORT6  | Port 6 Control Registers                     | 0x4001_F0C0  |
| PORT7  | Port 7 Control Registers                     | 0x4001_F0E0  |
| PORT8  | Port 8 Control Registers                     | 0x4001_F100  |
| PFS    | Pmn Pin Function Control Register            | 0x4001_F800  |
| ELC    | Event Link Controller                        | 0x4008_2000  |
| RTC    | Realtime Clock                               | 0x4008_3000  |
| IWDT   | Independent Watchdog Timer                   | 0x4008_3200  |
| WDT    | Watchdog Timer                               | 0x4008_3400  |
| CAC    | Clock Frequency Accuracy Measurement Circuit | 0x4008_3600  |

Table 3.1 Peripheral base address (2 of 2)

| Name    | Description                                    | Base address |
|---------|------------------------------------------------|--------------|
| MSTP    | Module Stop Control A, B, C, D, E              | 0x4008_4000  |
| POEG    | Port Output Enable Module for GPT              | 0x4008_A000  |
| USBFS   | USB 2.0 FS Module                              | 0x4009_0000  |
| UARTA   | Serial Interface UARTA                         | 0x4009_7000  |
| SSIE0   | Serial Sound Interface Enhanced (SSIE)         | 0x4009_D000  |
| IIC0    | Inter-Integrated Circuit 0                     | 0x4009_F000  |
| CANFD   | CANFD Module                                   | 0x400B_0000  |
| CTSU    | Capacitive Touch Sensing Unit                  | 0x400D_0000  |
| SLCDC   | Segment LCD Controller/Driver                  | 0x400D_4000  |
| PSCU    | Peripheral Security Control Unit               | 0x400E_0000  |
| AGT0    | Low Power Asynchronous General purpose Timer 0 | 0x400E_8000  |
| AGT1    | Low Power Asynchronous General purpose Timer 1 | 0x400E_8100  |
| ACMPLP  | Low-Power Analog Comparator                    | 0x400F_4000  |
| CRC     | CRC Calculator                                 | 0x4010_8000  |
| DOC     | Data Operation Circuit                         | 0x4010_9000  |
| SCI0    | Serial Communication Interface 0               | 0x4011_8000  |
| SCI1    | Serial Communication Interface 1               | 0x4011_8100  |
| SCI3    | Serial Communication Interface 3               | 0x4011_8300  |
| SCI4    | Serial Communication Interface 4               | 0x4011_8400  |
| SCI5    | Serial Communication Interface 5               | 0x4011_8500  |
| SCI9    | Serial Communication Interface 9               | 0x4011_8900  |
| SPI0    | Serial Peripheral Interface 0                  | 0x4011_A000  |
| I3C     | I3C Bus Interface                              | 0x4011_F000  |
| ECCMB   | Error correction circuit for MBRAM             | 0x4012_F000  |
| GPT320  | General PWM 32-Bit Timer 0                     | 0x4016_9000  |
| GPT321  | General PWM 32-Bit Timer 1                     | 0x4016_9100  |
| GPT162  | General PWM 16-Bit Timer 2                     | 0x4016_9200  |
| GPT163  | General PWM 16-Bit Timer 3                     | 0x4016_9300  |
| GPT164  | General PWM 16-Bit Timer 4                     | 0x4016_9400  |
| GPT165  | General PWM 16-Bit Timer 5                     | 0x4016_9500  |
| GPT_OPS | Output Phase Switching Controller              | 0x4016_9A00  |
| ADC120  | 12bit A/D Converter 0                          | 0x4017_0000  |
| DAC12   | 12-bit D/A converter                           | 0x4017_1000  |
| FLCN    | Flash I/O Registers                            | 0x407E_C000  |
| FACI    | Flash Application Command Interface            | 0x407F_E000  |
| QSPI    | Quad-SPI                                       | 0x6400_0000  |
| CPU_OCD | On-Chip Debug                                  | 0x8000_0000  |

Note: Name = Peripheral name

Description = Peripheral functionality
Base address = Lowest reserved address or address used by the peripheral

#### 3.2 **Access Cycles**

This section provides access cycle information for the I/O registers described in this manual.



- Registers are grouped by associated module.
- The number of access cycles indicates the number of cycles based on the specified reference clock.
- In the internal I/O area, reserved addresses that are not allocated to registers must not be accessed, otherwise operations cannot be guaranteed.
- The number of I/O access cycles depends on bus cycles of the internal peripheral bus, divided clock synchronization
  cycles, and wait cycles of each module. Divided clock synchronization cycles differ depending on the frequency ratio
  between ICLK and PCLK.
- When the frequency of ICLK is equal to that of PCLK, the number of divided clock synchronization cycles is always constant.
- When the frequency of ICLK is greater than that of PCLK, at least 1 PCLK cycle is added to the number of divided clock synchronization cycles.
- The number of write access cycles indicates the number of cycles obtained by non-bufferable write access.

Note: This applies to the number of cycles when access from the CPU does not conflict with the instruction fetching to the external memory or bus access from other bus masters such as DTC or DMAC.

Table 3.2 Access cycles (1 of 3)

|                                                     |             |             | Number o  | of access cycle | es        |                  |       |                                                                                                                                                                                         |
|-----------------------------------------------------|-------------|-------------|-----------|-----------------|-----------|------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                     | Address     |             | ICLK = PC | CLK             | ICLK > PC | LK <sup>*1</sup> | Cycle |                                                                                                                                                                                         |
| Peripherals                                         | From        | То          | Read      | Write           | Read      | Write            | Unit  | Related function                                                                                                                                                                        |
| RMPU, TZF,<br>SRAM, BUS,<br>DMACn, DMA,<br>DTC, ICU | 0x4000_0000 | 0x4000_6FFF | 4         | 3               | 4         | 3                | ICLK  | Renesas Memory Protection Unit, TrustZone Filter, SRAM Control, BUS Control, Direct memory access controller n, DMAC Module Activation, DTC Control Register, Interrupt Controller      |
| CACHE                                               | 0x4000_7000 | 0x4000_7FFF | 4         | 5               | 4         | 5                | ICLK  | CACHE                                                                                                                                                                                   |
| CPSCU, DBG,<br>FCACHE                               | 0x4000_8000 | 0x4001_CFFF | 4         | 3               | 4         | 3                | ICLK  | CPU System Security<br>Control Unit, Debug<br>Function, Flash Cache                                                                                                                     |
| SYSC                                                | 0x4001_E000 | 0x4001_E5FF | 6         | 5               | 6         | 5                | ICLK  | System Control                                                                                                                                                                          |
| PORTn, PFS                                          | 0x4001_F000 | 0x4001_FFFF | 5*2       | 4               | 5*2       | 4                | ICLK  | Port n Control<br>Registers, Pmn Pin<br>Function Control<br>Register                                                                                                                    |
| ELC, RTC, IWDT,<br>WDT, CAC, MSTP,<br>POEG          | 0x4008_2000 | 0x4008_AFFF | 5         | 4               | 2 to 5    | 2 to 4           | PCLKB | Event Link Controller, Realtime Clock, Independent Watchdog Timer, Watchdog Timer, Clock Frequency Accuracy Measurement Circuit, Module Stop Control, Port Output Enable Module for GPT |
| USBFS                                               | 0x4009_0000 | 0x4009_0FFF | 6         | 5               | 3 to 6    | 3 to 5           | PCLKB | USB 2.0 FS Module                                                                                                                                                                       |
| UARTA                                               | 0x4009_7000 | 0x4009_7FFF | 4         | 3               | 1 to 4    | 1 to 3           | PCLKB | Serial Interface<br>UARTA                                                                                                                                                               |
| SSIE0, IICn,<br>IICOWU, CANFD,<br>CTSU              | 0x4009_D000 | 0x400D_0FFF | 5         | 4               | 2 to 5    | 2 to 4           | PCLKB | Serial Sound Interface<br>Enhanced, Inter-<br>Integrated Circuit<br>n, Inter-Integrated<br>Circuit 0 Wake-up<br>Unit, CANFD Module,<br>Capacitive Touch<br>Sensing Unit                 |
| SLCDC                                               | 0x400D_4000 | 0x400D_4FFF | 4         | 3               | 1 to 4    | 1 to 3           | PCLKB | Segment LCD<br>Controller/Driver                                                                                                                                                        |

Table 3.2 Access cycles (2 of 3)

|                            |             |             | Number of access cycles |          |            |          |       |                                                                                                       |  |  |
|----------------------------|-------------|-------------|-------------------------|----------|------------|----------|-------|-------------------------------------------------------------------------------------------------------|--|--|
|                            | Address     |             | ICLK = PC               | LK       | ICLK > PCL | .K*1     | Cycle |                                                                                                       |  |  |
| Peripherals                | From        | То          | Read                    | Write    | Read       | Write    | Unit  | Related function                                                                                      |  |  |
| PSCU                       | 0x400E_0000 | 0x400E_0FFF | 5                       | 4        | 2 to 5     | 2 to 4   | PCLKB | Peripheral Security<br>Control Unit                                                                   |  |  |
| AGTn                       | 0x400E_8000 | 0x400E_8FFF | 7                       | 4        | 4 to 7     | 2 to 4   | PCLKB | Low Power<br>Asynchronous<br>General purpose<br>Timer n                                               |  |  |
| ACMPLP                     | 0x400F_4000 | 0x400F_4FFF | 4                       | 3        | 1 to 4     | 1 to 3   | PCLKB | Low-Power Analog<br>Comparator                                                                        |  |  |
| CRC, DOC                   | 0x4010_8000 | 0x4010_9FFF | 5                       | 4        | 2 to 5     | 2 to 4   | PCLKA | CRC Calculator, Data<br>Operation Circuit                                                             |  |  |
| SCIn                       | 0x4011_8000 | 0x4011_8FFF | 5 <sup>*3</sup>         | 4*3      | 2 to 5*3   | 2 to 4*3 | PCLKA | Serial Communication<br>Interface n                                                                   |  |  |
| SPIn                       | 0x4011_A000 | 0x4011_AFFF | 5 <sup>*4</sup>         | 4*4      | 2 to 5*4   | 2 to 4*4 | PCLKA | Serial Peripheral<br>Interface n                                                                      |  |  |
| I3C, ECCMB                 | 0x4011_F000 | 0x4012_FFFF | 5                       | 4        | 2 to 5     | 2 to 4   | PCLKA | I3C Bus Interface,<br>Error correction circuit<br>for MBRAM                                           |  |  |
| GPT32n, GPT16n,<br>GPT_OPS | 0x4016_9000 | 0x4016_9FFF | 7                       | 4        | 4 to 7     | 2 to 4   | PCLKA | General PWM 32-Bit<br>Timer n, General<br>PWM 16-Bit Timer<br>n, Output Phase<br>Switching Controller |  |  |
| ADC120, DAC12              | 0x4017_0000 | 0x4017_1FFF | 5                       | 4        | 2 to 5     | 2 to 4   | PCLKA | 12bit A/D Converter 0,<br>12-bit D/A converter                                                        |  |  |
| QSPI                       | 0x6400_0000 | 0x6400_000F | 5                       | 14 to *5 | 2 to 5     | 14 to *5 | PCLKA | Quad-SPI                                                                                              |  |  |
| QSPI                       | 0x6400_0010 | 0x6400_0013 | 25 to *5                | 6 to *5  | 25 to *5   | 5 to *5  | PCLKA | Quad-SPI                                                                                              |  |  |
| QSPI                       | 0x6400_0014 | 0x6400_0037 | 5                       | 14 to *5 | 2 to 5     | 14 to *5 | PCLKA | Quad-SPI                                                                                              |  |  |
| QSPI                       | 0x6400_0804 | 0x6400_0807 | 4                       | 3        | 1 to 4     | 1 to 3   | PCLKA | Quad-SPI                                                                                              |  |  |

#### Table 3.2 Access cycles (3 of 3)

|             |             |             | Number of a | Number of access cycles |               |        |       |                                                                |  |
|-------------|-------------|-------------|-------------|-------------------------|---------------|--------|-------|----------------------------------------------------------------|--|
|             | Address     |             | ICLK = FCLK |                         | ICLK > FCLK*1 |        | Cycle |                                                                |  |
| Peripherals | From        | То          | Read        | Write                   | Read          | Write  | Unit  | Related function                                               |  |
| FLCN, FACI  | 0x407E_C000 | 0x407F_EFFF | 5           | 4                       | 3 to 5        | 2 to 4 | FCLK  | Flash I/O Registers,<br>Flash Application<br>Command Interface |  |

- Note 1. If the number of PCLK or FCLK cycles is non-integer (for example 1.5), the minimum value is without the decimal point, and the maximum value is rounded up to the decimal point. For example, 1.5 to 2. 5 is 1 to 3.
- Note 2. The access cycles of the PRCNT2 and PFS registers depend on PRWCNTR. For details, see section x, I/O Ports.
- Note 3. When accessing a 16-bit register (FTDRHL, FRDRHL, FCR, FDR, LSR, and CDR), access is 2 cycles more than the value shown in Table 3.2. When accessing an 8-bit register (including FTDRH, FTDRL, FRDRH, and FRDRL), the access cycles are as shown in Table 3.2.
- Note 4. When accessing the 32-bit register (SPDR), access is 2 cycles more than the value in Table 3.2. When accessing an 8-bit or 16-bit register (SPDR\_HA), the access cycles are as shown in Table 3.2.
- Note 5. The access cycles depend on the QSPI bus cycles.

RA4L1 Datasheet Revision History

# **Revision History**

Revision 1.10 — January 31, 2025

First edition, issued



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

- 1. Precaution against Electrostatic Discharge (ESD)
  - A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.
- 2. Processing at power-on
  - The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.
- 3. Input of signal during power-off state
  - Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.
- 4. Handling of unused pins
  - Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible
- 5. Clock signals
  - After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.
- 6. Voltage application waveform at input pin
  - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).
- 7. Prohibition of access to reserved addresses
  - Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.
- 8. Differences between products
  - Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

## **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>