# life.augmented

## STM32H503xx

# Arm<sup>®</sup> Cortex<sup>®</sup>-M33 32-bit MCU+FPU, 375 DMIPS, 250 MHz, 128 Kbytes flash memory, 32 Kbytes RAM, I3C

Datasheet - production data

#### **Features**

Includes ST state-of-the-art patented technology

#### Core

 Arm<sup>®</sup> Cortex<sup>®</sup>-M33 CPU with FPU, frequency up to 250 MHz, MPU, 375 DMIPS (Dhrystone 2.1), and DSP instructions

#### **ART Accelerator**

 8-Kbyte instruction cache allowing
 0-wait-state execution from flash memory (frequency up to 250 MHz)

#### **Benchmarks**

- 1.5 DMIPS/MHz (Drystone 2.1)
- 1023 CoreMark<sup>®</sup> (4.092 CoreMark<sup>®</sup>/MHz)

#### **Memories**

- 128 Kbytes of embedded flash memory with ECC, two banks of read-while-write
- 2-Kbyte OTP (one-time programmable)
- 32-Kbyte SRAM with ECC
- 2 Kbytes of backup SRAM (available in the lowest power modes)

#### Clock, reset, and supply management

- 1.71 V to 3.6 V application supply and I/O
- · POR, PDR, PVD, and BOR
- Embedded regulator (LDO)
- Internal oscillators: 64 MHz HSI, 48 MHz HSI48, 4 MHz CSI, 32 kHz LSI
- Two PLLs for system clock, USB, audio, and ADC
- External oscillators: 4 to 50 MHz HSE, 32.768 kHz LSE



#### Low-power modes

- Sleep, Stop and Standby modes
- V<sub>BAT</sub> supply for RTC, 32 backup registers (32 bits)

#### General-purpose inputs/outputs

- Up to 49 fast I/Os with interrupt capability (most 5 V tolerant)
- Up to 9 I/Os with independent supply down to 1.08 V

#### **Analog**

- One 12-bit ADC, up to 2.5 MSPS
- One 12-bit dual-channel DAC
- One ultra-low-power comparator
- One operational amplifier (7 MHz bandwidth)
- One digital temperature sensor

#### Up to 11 timers

- Six 16-bit (including two low-power 16-bit timer available in Stop mode) and one 32-bit timer
- · Two watchdogs
- · One SysTick timer
- RTC with hardware calendar, alarms, and calibration

#### **Communication interfaces**

- Up to two I2Cs FM + interfaces (SMBus/PMBus<sup>®</sup>)
- Up to two I3Cs shared with I2C
- Up to three USARTs (ISO7816 interface, LIN, IrDA, modem control) and one LPUART
- Up to three SPIs including three muxed with full-duplex I2S for audio class accuracy via internal audio PLL or external clock and up to three additional SPI from three USART when configured in synchronous mode
- One FDCAN
- One USB 2.0 full-speed host and device

#### Two DMA controllers to offload the CPU

#### **Security**

- HASH (SHA-1, SHA-2), HMAC
- True random generator
- 96-bit unique ID
- Active tamper

#### **Debug**

- · Authenticated debug
- Serial wire-debug (SWD) and JTAG interfaces

#### **ECOPACK2** compliant packages

#### Table 1. Device summary

| Reference   | Part numbers                                       |
|-------------|----------------------------------------------------|
| STM32H503xx | STM32H503EB, STM32H503KB, STM32H503CB, STM32H503RB |

STM32H503xx Contents

## **Contents**

| 1 | Intro | duction   |                                                    | 11 |
|---|-------|-----------|----------------------------------------------------|----|
| 2 | Desc  | ription . |                                                    | 12 |
| 3 | Func  | tional o  | verview                                            | 16 |
|   | 3.1   | Arm Co    | ortex-M33 core with FPU                            | 16 |
|   | 3.2   | ART Ac    | ccelerator (ICACHE)                                | 16 |
|   |       | 3.2.1     | Instruction cache (ICACHE)                         | 16 |
|   | 3.3   | Memor     | y protection unit                                  | 17 |
|   | 3.4   | Embed     | ded flash memory                                   | 17 |
|   |       | 3.4.1     | Flash privilege protection                         | 18 |
|   | 3.5   | Embed     | ded SRAMs                                          | 18 |
|   |       | 3.5.1     | SRAMs privilege protection                         | 18 |
|   | 3.6   | Boot m    | odes                                               | 18 |
|   | 3.7   | Global    | privilege controller (GTZC)                        | 19 |
|   | 3.8   | Power     | supply management                                  | 20 |
|   |       | 3.8.1     | Power supply schemes                               | 20 |
|   |       | 3.8.2     | Power supply supervisor                            | 22 |
|   |       | 3.8.3     | Voltage regulator                                  | 23 |
|   |       | 3.8.4     | Reset mode                                         |    |
|   |       | 3.8.5     | VBAT operation                                     |    |
|   | 3.9   | -         | eral interconnect matrix                           |    |
|   | 3.10  | Reset a   | and clock controller (RCC)                         | 25 |
|   | 3.11  | Clock re  | ecovery system (CRS)                               | 26 |
|   | 3.12  | Genera    | ıl-purpose inputs/outputs (GPIOs)                  | 26 |
|   | 3.13  | Multi-Al  | HB bus matrix                                      | 26 |
|   | 3.14  | Genera    | ll-purpose direct memory access controller (GPDMA) | 26 |
|   | 3.15  | Interrup  | ots and events                                     | 28 |
|   |       | 3.15.1    | Nested vectored interrupt controller (NVIC)        | 28 |
|   |       | 3.15.2    | Extended interrupt/event controller (EXTI)         | 28 |
|   | 3.16  | Cyclic r  | redundancy check calculation unit (CRC)            | 29 |
|   | 3.17  | Analog-   | -to-digital converter (ADC1)                       | 29 |
|   |       |           |                                                    |    |

|      | 3.17.1 Analog temperature sensor                                                                                                        |
|------|-----------------------------------------------------------------------------------------------------------------------------------------|
|      | 3.17.2 Digital temperature sensor (DTS)                                                                                                 |
|      | 3.17.3 Internal voltage reference (VREFINT)                                                                                             |
|      | 3.17.4 VBAT battery voltage monitoring                                                                                                  |
| 3.18 | Digital to analog converter (DAC)                                                                                                       |
| 3.19 | Ultra-low-power comparators (COMP)                                                                                                      |
| 3.20 | Operational amplifiers (OPAMP)                                                                                                          |
| 3.21 | True random number generator (RNG)                                                                                                      |
| 3.22 | HASH hardware accelerator (HASH)                                                                                                        |
| 3.23 | Timers and watchdogs                                                                                                                    |
|      | 3.23.1 Advanced-control timers (TIM1)                                                                                                   |
|      | 3.23.2 General-purpose timers (TIM2, TIM3)                                                                                              |
|      | 3.23.3 Basic timers (TIM6 and TIM7)                                                                                                     |
|      | 3.23.4 Low-power timers (LPTIM1, LPTIM2)                                                                                                |
|      | 3.23.5 Independent watchdog (IWDG)                                                                                                      |
|      | 3.23.6 Window watchdog (WWDG)                                                                                                           |
|      | 3.23.7 SysTick timer                                                                                                                    |
| 3.24 | Real-time clock (RTC), tamper and backup registers 30                                                                                   |
|      | 3.24.1 Real-time clock (RTC)                                                                                                            |
|      | 3.24.2 Tamper and backup registers (TAMP)                                                                                               |
| 3.25 | Inter-integrated circuit interface (I <sup>2</sup> C)                                                                                   |
| 3.26 | Improved inter-integrated circuit (I3C)                                                                                                 |
| 3.27 | Universal synchronous/asynchronous receiver transmitter (USART/UART) and low-power universal asynchronous receiver transmitter (LPUART) |
|      | 3.27.1 Universal synchronous/asynchronous receiver transmitter                                                                          |
|      | (USART/UART)                                                                                                                            |
|      | 3.27.2 Low-power universal asynchronous receiver transmitter (LPUART) 4.                                                                |
| 3.28 | Serial peripheral interface (SPI)/inter-integrated sound interfaces (I2S) . 4                                                           |
| 3.29 | Controller area network (FDCAN)                                                                                                         |
| 3.30 | Universal serial bus full-speed host/device interface (USB) 40                                                                          |
| 3.31 | Development support                                                                                                                     |
|      | 3.31.1 Serial-wire/JTAG debug port (SWJ-DP)                                                                                             |
|      | 3.31.2 Embedded Trace Macrocell                                                                                                         |

4

|   | 4.1  | Pinout/   | ballout schematics                                                     | . 48  |
|---|------|-----------|------------------------------------------------------------------------|-------|
|   | 4.2  | Pin des   | cription                                                               | . 51  |
|   | 4.3  | Alterna   | te functions                                                           | . 64  |
| 5 | Elec | trical ch | aracteristics                                                          | . 70  |
|   | 5.1  | Parame    | eter conditions                                                        | . 70  |
|   |      | 5.1.1     | Minimum and maximum values                                             | 70    |
|   |      | 5.1.2     | Typical values                                                         | 70    |
|   |      | 5.1.3     | Typical curves                                                         | 70    |
|   |      | 5.1.4     | Loading capacitor                                                      | 70    |
|   |      | 5.1.5     | Pin input voltage                                                      | 70    |
|   |      | 5.1.6     | Power supply scheme                                                    | 71    |
|   |      | 5.1.7     | Current consumption measurement                                        | 72    |
|   | 5.2  | Absolut   | te maximum ratings                                                     | . 72  |
|   | 5.3  | Operati   | ing condition                                                          | . 74  |
|   |      | 5.3.1     | General operating conditions                                           | 74    |
|   |      | 5.3.2     | VCAP external capacitor                                                | 78    |
|   |      | 5.3.3     | Operating conditions at power-up / power-down                          | 79    |
|   |      | 5.3.4     | Embedded reset and power control block characteristics                 | 80    |
|   |      | 5.3.5     | Embedded reference voltage                                             | 81    |
|   |      | 5.3.6     | Supply current characteristics                                         | 82    |
|   |      | 5.3.7     | External clock source characteristics                                  | 94    |
|   |      | 5.3.8     | Internal clock source characteristics                                  | . 100 |
|   |      | 5.3.9     | PLL characteristics                                                    | . 103 |
|   |      | 5.3.10    | Memory characteristics                                                 | . 104 |
|   |      | 5.3.11    | EMC characteristics                                                    | . 105 |
|   |      | 5.3.12    | Absolute maximum ratings (electrical sensitivity)                      | . 107 |
|   |      | 5.3.13    | I/O current injection characteristics                                  | . 108 |
|   |      | 5.3.14    | I/O port characteristics                                               | . 108 |
|   |      | 5.3.15    | NRST pin characteristics                                               | . 121 |
|   |      | 5.3.16    | Extended interrupt and event controller input (EXTI) characteristics . | . 122 |
|   |      | 5.3.17    | 12-bit ADC characteristics                                             | . 122 |
|   |      | 5.3.18    | DAC characteristics                                                    | . 129 |
|   |      | 5.3.19    | Analog temperature sensor characteristics                              | . 133 |
|   |      | 5.3.20    | Digital temperature sensor characteristics                             | . 134 |
|   |      | 5.3.21    | V <sub>CORE</sub> monitoring characteristics                           | . 134 |

|   |      | 5.3.23 Voltage boo  | oster for analog switch     |     |
|---|------|---------------------|-----------------------------|-----|
|   |      | •                   | r characteristics           |     |
|   |      | •                   |                             |     |
|   |      |                     | I amplifier characteristics |     |
|   |      |                     | acteristics                 |     |
|   |      | 5.3.27 Communica    | ation interfaces            | 140 |
| 6 | Pacl | age information .   |                             | 154 |
|   | 6.1  | Device marking      |                             | 154 |
|   | 6.2  | WLCSP25 package     | e information (B0GN)        | 155 |
|   | 6.3  | UFQFPN32 packag     | ge information (A0B8)       | 158 |
|   | 6.4  | LQFP48 package ir   | nformation (5B)             | 160 |
|   | 6.5  | UFQFPN48 packag     | ge information (A0B9)       | 163 |
|   | 6.6  | LQFP64 package ir   | nformation (5W)             | 165 |
|   | 6.7  | Package thermal ch  | haracteristics              | 168 |
|   |      | 6.7.1 Reference of  | documents                   | 168 |
| 7 | Orde | ring information    |                             | 169 |
| 8 | Impo | rtant security noti | ice                         | 170 |
| 9 | Revi | sion history        |                             | 171 |

STM32H503xx List of tables

## List of tables

| Table 1.  | Device summary                                                                      | 2    |
|-----------|-------------------------------------------------------------------------------------|------|
| Table 2.  | STM32H503xx features and peripheral counts                                          |      |
| Table 3.  | ADC features                                                                        |      |
| Table 4.  | Timer feature comparison                                                            | . 33 |
| Table 5.  | I2C implementation                                                                  | . 39 |
| Table 6.  | I3C peripheral controller/target features versus MIPI v1.1                          | . 40 |
| Table 7.  | USART, UART, and LPUART features                                                    | . 40 |
| Table 8.  | SPI features                                                                        | . 45 |
| Table 9.  | Legend/abbreviations used in the pinout table                                       | . 51 |
| Table 10. | STM32H503xx pin/ball definition                                                     | . 52 |
| Table 11. | Alternate function AF0 to AF7                                                       | . 64 |
| Table 12. | Alternate function AF8 to AF15                                                      | . 67 |
| Table 13. | Voltage characteristics                                                             | . 72 |
| Table 14. | Current characteristics                                                             | . 73 |
| Table 15. | Thermal characteristics                                                             | . 74 |
| Table 16. | General operating conditions                                                        | . 74 |
| Table 17. | Maximum allowed clock frequencies                                                   | . 77 |
| Table 18. | VCAP operating condition.                                                           | . 78 |
| Table 19. | Operating conditions at power-up/power-down (regulator ON)                          | . 79 |
| Table 20. | Embedded reset and power control block characteristics                              | . 80 |
| Table 21. | Embedded reference voltage                                                          | . 81 |
| Table 22. | Internal reference voltage calibration value                                        | . 82 |
| Table 23. | Typical and maximum current consumption in run mode, code with data processing      |      |
|           | running from flash memory, 2-ways instruction cache ON, PREFETCH ON                 | . 83 |
| Table 24. | Typical and maximum current consumption in run mode, code with data processing      |      |
|           | running from flash memory, 1-way instruction cache ON, PREFETCH ON                  | . 84 |
| Table 25. | Typical and maximum current consumption in Run mode, code with data processing      |      |
|           | running from SRAM with cache 1-WAY                                                  | . 85 |
| Table 26. | Typical and maximum current consumption in Run mode, code with data processing      |      |
|           | running from SRAM with cache 2-WAY                                                  | . 86 |
| Table 27. | Typical current consumption in run mode with CoreMark                               | . 87 |
| Table 28. | Typical current consumption in run mode with SecureMark running from flash memory . | . 88 |
| Table 29. | Typical and maximum current consumption in Sleep mode                               | . 88 |
| Table 30. | Typical and maximum current consumption in Stop mode                                | . 89 |
| Table 31. | Typical and maximum current consumption in Standby mode                             | . 89 |
| Table 32. | Typical and maximum current consumption in VBAT mode                                |      |
| Table 33. | Peripheral current consumption in Sleep mode                                        |      |
| Table 34. | Low-power mode wake-up timings                                                      |      |
| Table 35. | High-speed external user clock characteristics                                      |      |
| Table 36. | Low-speed external user clock characteristics                                       |      |
| Table 37. | HSE oscillator characteristics                                                      |      |
| Table 38. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz)                      |      |
| Table 39. | HSI48 oscillator characteristics                                                    |      |
| Table 40. | HSI oscillator characteristics                                                      |      |
| Table 41. | CSI oscillator characteristics                                                      |      |
| Table 42. | LSI oscillator characteristics                                                      |      |
| Table 43. | PLL characteristics (wide VCO frequency range)                                      |      |
| Table 44. | PLL characteristics (medium VCO frequency range)                                    | 104  |



7/172

List of tables STM32H503xx

| Table 45. | Flash memory characteristics                                                                                   | 104 |
|-----------|----------------------------------------------------------------------------------------------------------------|-----|
| Table 45. | Flash memory programming                                                                                       |     |
| Table 47. | Flash memory endurance and data retention                                                                      |     |
| Table 47. | EMS characteristics                                                                                            |     |
| Table 49. | EMI characteristics                                                                                            |     |
| Table 49. | ESD absolute maximum ratings                                                                                   |     |
| Table 50. | <u> </u>                                                                                                       |     |
|           | Electrical sensitivities                                                                                       |     |
| Table 52. | I/O current injection susceptibility                                                                           |     |
| Table 53. | I/O static characteristics                                                                                     |     |
| Table 54. | Output voltage characteristics for all I/Os except PC13, PC14 and PC15 Output voltage characteristics for PC13 |     |
| Table 55. | Output voltage characteristics for PC13                                                                        |     |
| Table 56. | Output voltage characteristics for PC14 and PC15                                                               |     |
| Table 57. | Output timing characteristics (HSLV OFF)                                                                       |     |
| Table 58. | Output timing characteristics (HSLV ON)                                                                        |     |
| Table 59. | Output timing characteristics VDDIO2 1.2 V range (HSLV OFF)                                                    |     |
| Table 60. | Output timing characteristics VDDIO2 1.2 V (HSLV ON)                                                           |     |
| Table 61. | NRST pin characteristics                                                                                       |     |
| Table 62. | EXTI input characteristics                                                                                     |     |
| Table 63. | 12-bit ADC characteristics                                                                                     |     |
| Table 64. | Minimum sampling time versus R <sub>AIN</sub>                                                                  | 124 |
| Table 65. | ADC accuracy                                                                                                   |     |
| Table 66. | DAC characteristics                                                                                            |     |
| Table 67. | DAC accuracy                                                                                                   |     |
| Table 68. | Analog temperature sensor characteristics                                                                      |     |
| Table 69. | Temperature sensor calibration values                                                                          |     |
| Table 70. | Digital temperature sensor characteristics                                                                     |     |
| Table 71. | V <sub>CORE</sub> monitoring characteristics                                                                   |     |
| Table 72. | V <sub>BAT</sub> monitoring characteristics                                                                    |     |
| Table 73. | V <sub>BAT</sub> charging characteristics                                                                      |     |
| Table 74. | Temperature monitoring characteristics                                                                         |     |
| Table 75. | Voltage booster for analog switch characteristics                                                              | 135 |
| Table 76. | COMP characteristics                                                                                           |     |
| Table 77. | Operational amplifier characteristics                                                                          |     |
| Table 78. | TIMx characteristics                                                                                           |     |
| Table 79. | I2C analog filter characteristics                                                                              | 140 |
| Table 80. | I3C open-drain measured timing                                                                                 | 141 |
| Table 81. | I3C push-pull measured timing                                                                                  | 141 |
| Table 82. | USART characteristics                                                                                          | 142 |
| Table 83. | SPI characteristics                                                                                            |     |
| Table 84. | I <sup>2</sup> S characteristics                                                                               |     |
| Table 85. | USB DC electrical characteristics                                                                              | 150 |
| Table 86. | USB startup time                                                                                               | 150 |
| Table 87. | USB electrical characteristics                                                                                 | 151 |
| Table 88. | USB BCD DC electrical characteristics                                                                          | 151 |
| Table 89. | Dynamic JTAG characteristics                                                                                   | 152 |
| Table 90. | Dynamic SWD characteristics                                                                                    | 152 |
| Table 91. | WLCSP25 - Mechanical data                                                                                      | 156 |
| Table 92. | WLCSP25 - Example of PCB design rules                                                                          | 157 |
| Table 93. | UFQFPN32 - Mechanical data                                                                                     |     |
| Table 94. | LQFP48 - Mechanical data                                                                                       |     |
| Table 95. | UFQFPN48 – Mechanical data                                                                                     |     |
| Table 96. | LQFP64 - Mechanical data                                                                                       |     |



| STM32H50 | List of tables                  |  |
|----------|---------------------------------|--|
|          | Package thermal characteristics |  |

List of figures STM32H503xx

# **List of figures**

| Figure 1.  | STM32H503xx block diagram                                                                | 15  |
|------------|------------------------------------------------------------------------------------------|-----|
| Figure 2.  | STM32H503xx power supply overview                                                        | 21  |
| Figure 3.  | Power-up/down sequence                                                                   | 22  |
| Figure 4.  | WLCSP25 pinout                                                                           | 48  |
| Figure 5.  | UFQFPN32 pinout                                                                          |     |
| Figure 6.  | LQFP48 pinout                                                                            |     |
| Figure 7.  | UFQFPN48 pinout                                                                          |     |
| Figure 8.  | LQFP64 pinout                                                                            | 50  |
| Figure 9.  | Pin loading conditions                                                                   | 70  |
| Figure 10. | Pin input voltage                                                                        | 70  |
| Figure 11. | Power supply scheme                                                                      | 71  |
| Figure 12. | Current consumption measurement scheme                                                   | 72  |
| Figure 13. | External capacitor C <sub>EXT</sub>                                                      | 78  |
| Figure 14. | High-speed external clock source AC timing diagram                                       |     |
| Figure 15. | Low-speed external clock source AC timing diagram                                        |     |
| Figure 16. | Typical application with an 8 MHz crystal                                                |     |
| Figure 17. | Typical application with a 32.768 kHz crystal                                            |     |
| Figure 18. | VIL/VIH for all I/Os except BOOT0                                                        |     |
| Figure 19. | Recommended NRST pin protection                                                          |     |
| Figure 20. | ADC conversion timing diagram                                                            |     |
| Figure 21. | ADC accuracy characteristics                                                             |     |
| Figure 22. | Typical connection diagram when using the ADC with FT/TT pins                            |     |
| J          | featuring analog switch function                                                         | 128 |
| Figure 23. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | 129 |
| Figure 24. | 12-bit buffered /non-buffered DAC                                                        | 133 |
| Figure 25. | USART timing diagram in Master mode                                                      |     |
| Figure 26. | USART timing diagram in Slave mode                                                       |     |
| Figure 27. | SPI timing diagram - slave mode and CPHA = 0                                             |     |
| Figure 28. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup>                              |     |
| Figure 29. | SPI timing diagram - master mode <sup>(1)</sup>                                          | 147 |
| Figure 30. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup>                  | 149 |
| Figure 31. | I <sup>2</sup> S master timing diagram (Phillips protocol) <sup>(1)</sup>                | 149 |
| Figure 32. | USB timings - definition of data signal rise and fall time                               |     |
| Figure 33. | JTAG timing diagram                                                                      |     |
| Figure 34. | SWD timing diagram                                                                       |     |
| Figure 35. | WLCSP25 - Outline                                                                        |     |
| Figure 36. | WLCSP25 - Footprint example                                                              |     |
| Figure 37. | WLCSP25 marking example (package top view)                                               |     |
| Figure 38. | UFQFPN32 - Outline                                                                       |     |
| Figure 39. | UFQFPN32 - Footprint example                                                             | 159 |
| Figure 40. | LQFP48 - Outline <sup>(15)</sup>                                                         | 160 |
| Figure 41. | LQFP48 - Footprint example                                                               | 162 |
| Figure 42. | UFQFPN48 – Outline                                                                       |     |
| Figure 43. | UFQFPN48 – Footprint example                                                             |     |
| Figure 44. | LQFP64 - Outline <sup>(15)</sup>                                                         | 165 |
| Figure 45. | LQFP64 - Footbrint example                                                               | 167 |



STM32H503xx Introduction

## 1 Introduction

This document provides the ordering information and mechanical device characteristics of the STM32H503xx microcontrollers.

For information on the device errata with respect to the datasheet and reference manual, refer to the STM32H503xx errata sheet.

For information on the Arm<sup>®(a)</sup> Cortex<sup>®</sup>-M33 core, refer to the Cortex<sup>®</sup>-M33 Technical Reference Manual, available from the www.arm.com website.

arm

DS14053 Rev 4 11/172

a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

Description STM32H503xx

## 2 Description

The STM32H503xx devices are a high-performance microcontrollers family (STM32H5 series) based on the high-performance Arm<sup>®</sup> Cortex<sup>®</sup>-M33 32-bit RISC core. They operate at a frequency of up to 250 MHz.

The Cortex®-M33 core features a single-precision floating-point unit (FPU) that supports all the Arm® single-precision data-processing instructions and all the data types.

The Cortex<sup>®</sup>-M33 core also implements a full set of DSP (digital signal processing) instructions and a memory protection unit (MPU) that enhances the application security.

The devices embed high-speed memories (128 Kbytes of dual bank flash memory and 32 Kbytes of SRAM), and an extensive range of enhanced I/Os and peripherals connected to three APB buses, three AHB buses, and a 32-bit multi-AHB bus matrix.

The devices feature several protection mechanisms for embedded flash memory and SRAM: secure life cycle management, write protection and hide protection areas.

The devices embed several peripherals reinforcing security: a HASH hardware accelerator and a true random number generator.

The devices offer active tamper detection and protection against transient and environmental perturbation attacks. It is done thanks to several internal monitoring that generate a secret data erase in case of an attack.

The devices offer a fast 12-bit ADC, two DAC channels, an OPAMP, a comparator, a low-power RTC, one 32-bit general-purpose timer, one 16-bit PWM timer dedicated to motor control, one 16-bit general-purpose timer, two 16-bit basic timers and two 16-bit low-power timers.

The devices also feature standard and advanced communication interfaces such as: two I<sup>2</sup>Cs, two I<sup>3</sup>Cs shared with I<sup>2</sup>C, three SPIs with muxed full-duplex I<sup>2</sup>S, three USARTs and one low-power UART, one FDCAN, and one USB full-speed.

The devices operate in the - 40 to + 85 °C/105 °C, and up to 125 °C at low dissipation (+130 °C junction) temperature ranges from a 1.71 to 3.6 V power supply.

A comprehensive set of power-saving modes allows the design of low-power applications.

Some independent power supplies are supported like an analog independent supply input for ADC, DACs, COMP and OPAMP, and a dedicated supply input for some GPIOs. A VBAT input is available for connecting a backup battery. This battery preserves the RTC functionality and backup 32x 32-bit registers and 2-Kbyte SRAM.

The devices offer five packages from 25-pin to 64-pin.

STM32H503xx Description

Table 2. STM32H503xx features and peripheral counts

|                                                        | Table 2. STWS2FS                            | TOURN TOURISTO U                           | The portprioral |              |              |  |  |
|--------------------------------------------------------|---------------------------------------------|--------------------------------------------|-----------------|--------------|--------------|--|--|
| Peripherals                                            |                                             | STM32H503EB                                | STM32H503KB     | STM32H503CB  | STM32H503RB  |  |  |
| Flash memory (Kbyte                                    | es)                                         |                                            | 12              | 28           |              |  |  |
| CDAM                                                   | System (Kbytes)                             | 32 (16 +16)                                |                 |              |              |  |  |
| SRAM                                                   | Backup (bytes)                              | 2 Kbytes                                   |                 |              |              |  |  |
|                                                        | Advanced control                            | 1 (16 bits)                                |                 |              |              |  |  |
|                                                        | General purpose                             | 1 (32 bits) and 1 (16 bits)                |                 |              |              |  |  |
|                                                        | Basic                                       |                                            | 2 (16           | bits)        |              |  |  |
| Timers                                                 | Low power                                   |                                            | 2 (16           | bits)        |              |  |  |
|                                                        | SysTick timer                               |                                            | 1               |              |              |  |  |
|                                                        | Watchdog timers<br>(independent,<br>window) |                                            | 2               | 2            |              |  |  |
|                                                        | SPI/I2S                                     |                                            | 3 /             | ' 3          |              |  |  |
|                                                        | I2C                                         | 2                                          |                 |              |              |  |  |
|                                                        | I3C <sup>(1)</sup>                          | 2                                          |                 |              |              |  |  |
| Communication interfaces                               | USART                                       | 3                                          |                 |              |              |  |  |
| Interfaces                                             | LPUART                                      | 1                                          |                 |              |              |  |  |
|                                                        | FDCAN                                       | 1                                          |                 |              |              |  |  |
|                                                        | USB                                         | Yes                                        |                 |              |              |  |  |
| Real-time clock (RTC                                   | ;)                                          | Yes                                        |                 |              |              |  |  |
| Tamper pins                                            |                                             | 1 2                                        |                 |              | 2            |  |  |
| Active tampers                                         |                                             | 0 1                                        |                 |              |              |  |  |
| True random number                                     | generator                                   | Yes                                        |                 |              |              |  |  |
| HASH (SHA-256)                                         |                                             | Yes                                        |                 |              |              |  |  |
| GPIOs<br>Wake-up pins<br>Number of I/Os down to 1.08 V |                                             | 19<br>2 <sup>(2)</sup><br>9 <sup>(3)</sup> | 26<br>3<br>0    | 35<br>4<br>0 | 49<br>5<br>0 |  |  |
| ADC                                                    | 12-bit ADC                                  |                                            | 1               |              |              |  |  |
| ADC                                                    | Number of channels                          |                                            | 10              |              | 16           |  |  |
| DAC                                                    | 12-bit DAC controller                       | 1                                          |                 |              |              |  |  |
| DAG                                                    | Number of channels                          | 1 2                                        |                 |              |              |  |  |
| Comparator                                             |                                             | 1                                          |                 |              |              |  |  |
| Operational amplifier                                  |                                             | 1 <sup>(4)</sup>                           |                 |              |              |  |  |
| Maximum CPU frequency                                  |                                             |                                            | 250             | MHz          |              |  |  |
|                                                        |                                             |                                            |                 |              |              |  |  |

Description STM32H503xx

Table 2. STM32H503xx features and peripheral counts (continued)

| Peripherals                               | STM32H503EB                                                                                                                                                                                                                                                 | STM32H503KB | STM32H503CB        | STM32H503RB |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|-------------|
| Operating voltage                         | 1.71 to 3.6 V                                                                                                                                                                                                                                               |             |                    |             |
| VDDIO2 separate supply pin <sup>(5)</sup> | 1                                                                                                                                                                                                                                                           | 1 -         |                    |             |
| Operating temperature                     | Ambient operating temperature: 40 to 85 °C/105° C, up to 125 °C at low dissipation  Junction temperature:  - Voltage range VOS0 (up to 250 MHz): T <sub>j</sub> from -40 to 105 °C  - Voltage range VOS1 (up to 200 MHz): T <sub>j</sub> from -40 to 130 °C |             |                    | to 105 °C   |
| Package                                   | WLCSP25                                                                                                                                                                                                                                                     | UFQFPN32    | UFQFPN48<br>LQFP48 | LQFP64      |

<sup>1.</sup> I3C1 and I3C2 shares respectively the same IOs than I2C1 and I2C2.

Note:  $V_{REF+}$  and  $V_{DDA}$  are mapped on the same pin on all packages (no VREF+ separate pin).

Two wake-up pins (PA0 and PB7) from standby are available on the WLCSP25 package. Note that the PB7 pin can only be used when the V<sub>DDIO2</sub> supply is present.

On WLCSP package nine I/Os (PA8, PA9, PA15, and PB[3:8]) have a dedicated supply pin VDDIO2. They can only be used when the VDDIO2 pin is connected to a valid power supply.

<sup>4.</sup> OPAMP1\_VINM is not available on the WLCSP25 package.

The dedicated V<sub>DDIO2</sub> supply is only available on the WLCSP25 package, it represents the external power supply for nine I/Os (PA8, PA9, PA15, and PB[3:8]).

STM32H503xx Description



Figure 1. STM32H503xx block diagram

#### 3 Functional overview

#### 3.1 Arm Cortex-M33 core with FPU

The Cortex-M33 with FPU is a highly energy-efficient processor designed for microcontrollers and deeply embedded applications, especially those requiring efficient security.

The Cortex-M33 processor delivers a high-computational performance with low-power consumption and an advanced response to interrupts. It features:

- Memory protection units (MPUs), supporting eight regions
- Floating-point arithmetic functionality with support for single precision arithmetic

The processor supports a set of DSP instructions that allows an efficient signal processing and a complex algorithm execution.

The Cortex-M33 processor supports the following bus interfaces:

System AHB bus:

The system AHB (S-AHB) bus interface is used for any instruction fetch and data access to the memory-mapped SRAM, peripheral, or Vendor\_SYS regions of the Armv8-M memory map.

Code AHB bus:

The code AHB (C-AHB) bus interface is used for any instruction fetch and data access to the code region of the Armv8-M memory map.

Figure 1 shows the general block diagram of the STM32H503xx devices.

## 3.2 ART Accelerator (ICACHE)

#### 3.2.1 Instruction cache (ICACHE)

The instruction cache (ICACHE) is introduced on the C-AHB code bus of the Cortex-M33 processor to improve performance when fetching instruction (or data) from internal memories.

ICACHE offers the following features:

- Multibus interface:
  - Slave port receiving the memory requests from the Cortex-M33 C-AHB code execution port
  - Master port performing refill requests to internal memories (flash memory and SRAMs)
  - A second slave port dedicated to ICACHE registers access
- Close to zero wait-states instructions/data access performance:
  - 0 wait-state on cache hit
  - Hit-under-miss capability, allowing to serve new processor requests while a line refill (due to a previous cache miss) is still ongoing
  - Critical-word-first refill policy, minimizing processor stalls on cache miss

 Hit ratio improved by two-ways set-associative architecture and pLRU-t replacement policy (pseudo-least-recently-used, based on binary tree), algorithm with best complexity/performance balance

- Optimal cache line refill thanks to AHB burst transactions (of the cache line size)
- Performance monitoring by means of a hit counter and a miss counter
- Extension of cacheable region beyond the code memory space, by means of address remapping logic that allows four cacheable external regions to be defined
- Power consumption is reduced intrinsically with more accesses to cache memory rather than to bigger main memories. It is even improved by configuring ICACHE as a direct mapped rather than the default two-ways set-associative mode
- Maintenance operation for software management of cache coherency
- Error management: detection of unexpected cacheable write access, with optional interrupt raising

## 3.3 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to the memory. It also prevents one task to accidentally corrupt the memory or the resources used by any other active task. This memory area is organized into up to eight protected areas.

The MPU is especially helpful for applications where some critical or certified code must be protected against the misbehavior of other tasks. An RTOS (real-time operating system) usually manages the MPU.

If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting based on the process to be executed.

## 3.4 Embedded flash memory

The devices feature 128 Kbytes of embedded flash memory that is available for storing programs and data.

The flash memory interface features:

- Dual-bank operating modes
- Read-while-write (RWW)

This allows a read operation to be performed from one bank while an erase or program operation is performed to the other bank. Each bank contains eight pages of 8 Kbytes.

The flash memory embeds 2-Kbytes OTP (one-time programmable) for user data.

Enhanced flash memory protection mechanisms are available. These mechanisms can be activated by option bytes:

- Different product states for protecting memory content from debug access
- Write protection (WRP) to protect areas against erasing and programming. Two areas per bank can be selected with 8-Kbyte granularity.
- Sector group write-protection (WRPSG), protecting up to 32 groups of four sectors (32 Kbytes) per bank
- One HDP area per bank providing temporal isolation for startup code

The whole nonvolatile memory embeds the error correction code (ECC) feature supporting:

- Single-error detection and correction
- Double-error detection
- ECC fail address report

#### 3.4.1 Flash privilege protection

Each flash memory sector can be programmed on the fly as privileged or unprivileged.

#### 3.5 Embedded SRAMs

Three SRAMs are embedded in the STM32H503xx devices, each with specific features. SRAM1 and SRAM2 are the main SRAMs.

These SRAMs are made of several blocks that can be powered down in Stop mode to reduce consumption:

- SRAM1: 16 Kbytes with ECC
- SRAM2: 16 Kbytes with ECC
- BKPSRAM (backup SRAM): 2 Kbytes with ECC. The BKPSRAM can be retained in all low-power modes and when V<sub>DD</sub> is off in VBAT mode.

Note: ECC is by default disabled on SRAM1, SRAM2, and BKPSRAM, it can be enabled by clearing the option bit SRAM1\_ECC, SRAM2\_ECC, and BKPRAM\_ECC respectively.

## 3.5.1 SRAMs privilege protection

The SRAM1 and SRAM2 can be programmed as privileged or nonprivileged by blocks, using the MPCBB. The granularity of SRAM privilege block based is a page of 512 bytes.

Backup SRAM regions can be programmed as privileged or nonprivileged with watermark, using the TZSC (privilege controller) in the GTZC (global privilege controller).

#### 3.6 Boot modes

At startup, the BOOT0 pin allows the system to boot either from the user Flash or from the bootloader.

When boot from user Flash is selected, NSBOOTADD defines the boot address. This address can be locked thanks to NSBOOT\_LOCK.

When boot from bootloader is selected, the bootloader (natively embedded in the flash memory) is launched allowing to reprogram the flash memory by using USART, I2C, I3C, SPI, FDCAN, or USB in device mode through the DFU (device firmware upgrade).

The debug authentication feature can be launched from STMicroelectronics tools (such as STM32CubeProgrammer or IDEs). An authentication password should be used for debug authentication in order to launch a full regression of the product.

For more details about system configuration and boot modes, refer to the product reference manual.

The embedded bootloader is located in the system memory, programmed by STMicroelectronics during production. It is used to reprogram the flash memory by using USART, I2C, I3C, SPI, FDCAN, or USB in device mode through the DFU (device firmware upgrade).

Refer to the application note *STM32 microcontroller system memory boot mode* (AN2606) for more information.

## 3.7 Global privilege controller (GTZC)

GTZC is used to configure privileged attributes within the full system.

The GTZC includes two different subblocks:

- TZSC: privilege controller
   This subblock defines the privilege state of slave/master peripherals. It also controls
   the privileged area size for the watermark memory peripheral controller (MPCWM). The
   TZSC block informs some peripherals (such as RCC or GPIOs) about the privilege
- status of each privileged peripheral, by sharing with RCC and I/O logic.

  MPCBB: block-based memory protection controller

  This subblock controls the privilege states of all memory blocks (512-byte pages) of the associated SRAM. This peripheral aim at configuring the internal RAM in a privileged

system product having segmented SRAM with programmable privilege attributes.

The GTZC main features are:

- Two independent 32-bit AHB interfaces for TZSC and MPCBB
- Privileged and unprivileged access to TZSC and MPCBB
- Set of registers to define product-privileged settings:
  - Privileged blocks for internal SRAMs (with MPCBB)
  - Privileged regions for internal backup SRAM (with MPCWM)
  - Privileged access mode for peripherals
  - Privileged access mode for masters



DS14053 Rev 4 19/172

## 3.8 Power supply management

The power controller (PWR) main features are:

- Power supplies and supply domains
  - Core domains (V<sub>CORE</sub>)
  - VDD domain
  - Backup domain (V<sub>BAT</sub>)
  - Analog domain (V<sub>DDA</sub>)
  - VDDIO2 domain
- System supply voltage regulation
  - Voltage regulator (LDO)
- Power supply supervision
  - POR/PDR monitor
  - BOR monitor
  - PVD monitor
- Power management
  - Operating modes
  - Voltage-scaling control
  - Low-power modes
- VBAT battery charging
- Privilege protection

#### 3.8.1 Power supply schemes

The devices require a 1.71 V to 3.6 V V<sub>DD</sub> operating voltage supply. Several independent supplies can be provided for specific peripherals:

V<sub>DD</sub> = 1.71 V to 3.6 V

 $V_{DD}$  is the external power supply for the I/Os, the internal regulator, and the system analog such as reset, power management and internal clocks. It is provided externally through the VDD pins.

- V<sub>DDA</sub> = 1.62 V (ADC, COMP) or 1.8 V (DAC) or 2.0 V (OPAMP) to 3.6 V
  - $V_{DDA}$  is the external analog power supply for ADCs, DACs, operational amplifier, and comparator. The  $V_{DDA}$  voltage level is independent from the  $V_{DD}$  voltage and must preferably be connected to  $V_{DD}$  when these peripherals are not used.
- $V_{DDIO2} = 1.08 \text{ V to } 3.6 \text{ V}$

 $V_{DDIO2}$  is the external power supply for nine I/Os (PA8, PA9, PA15, PB3:8). The  $V_{DDIO2}$  voltage level is independent from the  $V_{DD}$  voltage and must preferably be connected to VDD when those pins are not used.

V<sub>BAT</sub> = 1.2 V to 3.6 V

 $\rm V_{BAT}$  is the power supply for RTC, external clock 32 kHz oscillator, and backup registers (through power switch) when  $\rm V_{DD}$  is not present.

VREF-, VREF+

V<sub>REF+</sub> is the input reference voltage for ADCs and DACs.

VREF- and VREF+ pins are not available and they are bonded to VSSA and VDDA, respectively.



The STM32H503xx devices embed an LDO regulator to provide the  $V_{CORE}$  supply for digital peripherals, SRAM1, SRAM2, and embedded flash memory. The LDO generates this voltage on the VCAP pin connected to an external capacitor of 2x 2.2  $\mu$ F typical.

The LDO regulator can provide four different voltages (voltage scaling) and can operate in Stop modes.



Figure 2. STM32H503xx power supply overview

During power-up and power-down phases, the following power sequence requirements must be respected (refer to *Figure 3: Power-up/down sequence*):

- When V<sub>DD</sub> is below 1 V, other power supplies (V<sub>DDA</sub>, V<sub>DDIO2</sub>) must remain below V<sub>DD</sub> + 300 mV.
- When V<sub>DD</sub> is above 1 V, all power supplies are independent.

During the power-down phase,  $V_{DD}$  can temporarily become lower than other supplies only if the energy provided to the MCU remains below 1 mJ. This allows external-decoupling capacitors to be discharged with different time constants during the power-down-transient phase.

DS14053 Rev 4 21/172



Figure 3. Power-up/down sequence

1.  $V_{DDX}$  refers to any power supply among  $V_{DDA}$  and  $V_{DDIO2}$ .

## 3.8.2 Power supply supervisor

The devices have an integrated power-on reset (POR)/ power-down reset (PDR) circuitry coupled with a brownout reset (BOR) circuitry:

- Power-on reset (POR)
   The POR supervisor monitors the VDD power supply and compares it to a fixed threshold. The devices remain in reset mode when VDD is below this threshold.
- Power-down reset (PDR)
   The PDR supervisor monitors the VDD power supply. A reset is generated when VDD drops below a fixed threshold.
- Brownout reset (BOR)
   The BOR supervisor monitors VDD power supply. It can be enabled/disabled through BORH\_EN option bit. Once enabled, three BOR thresholds (from 2.1 to 2.7 V) can be configured through option bytes. A reset is generated when VDD drops below this threshold.
- Programmable voltage detector (PVD)
   The PVD monitors the VDD power supply by comparing it with a threshold selected from a set of predefined values.
   It can also monitor the voltage level of the PVD\_IN pin by comparing it with an internal VREFINT voltage reference level.
   An interrupt can be generated when VDD drops below the VPVD threshold and/or when VDD is higher than the VPVD threshold. The interrupt service routine can then

generate a warning message and/or put the device into a safe state. The PVD is enabled by software

- Analog voltage detector (AVD)
  - The AVD monitors the VDDA power supply by comparing it with a threshold selected from a set of predefined values.
- VDDIO2 voltage monitor (IO2VM)
  - The IO2VM monitors the independent supply voltage VDDIO2 to ensure that the peripheral is in its functional supply range.
- Backup domain voltage monitoring
   The backup domain voltage level (VBAT battery voltage) can be monitored by comparing it with two thresholds levels.
- Temperature monitoring
   A dedicated temperature sensor monitors the junction temperature and compare it with two threshold levels.

## 3.8.3 Voltage regulator

The devices support dynamic voltage scaling to optimize power consumption in Run mode.

The voltage regulator output, which supplies the logic ( $V_{CORE}$ ), can be adjusted according to application needs through the following power supply levels:

- Run mode (VOS0 to VOS3)
- Scale 0 (VOS0) and scale 1 (VOS1): high performance
- Scale 2 (VOS2): balanced mode with medium performance and consumption
- Scale 3 (VOS3): optimized power consumption
- Stop mode (SVOS3 to SVOS5)
  - Scale 3 (SVOS3): peripheral with wake-up from Stop mode capabilities (such as UART, SPI, I2C, LPTIM) can be kept operational.
  - Scale 4 and 5 (SVOS4 and SVOS5): reduced set of peripherals (including GPIOs through EXTI) with wake-up from stop capability.

#### Regulator bypass (Regulator OFF)

When  $V_{CORE}$  is supplied in bypass mode, the  $V_{CORE}$  voltage must first settle at a default level higher than 1.1 V.

Due to the LDO default state after power-up (enabled by default), the external  $V_{CORE}$  voltage must remain higher than 1.1 V until the LDO is disabled by software.

When the LDO is disabled, the external  $V_{\mbox{CORE}}$  voltage can be adjusted according to the user application needs.

#### Low-power modes

By default, the microcontroller is in Run mode after a system or a power reset. It is up to the user to select one of the low-power modes described below:

- Sleep mode
  - In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.
- Stop modes



DS14053 Rev 4 23/172

Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the  $V_{CORE}$  domain are stopped, the PLL, the CSI, the HSI, the HSI48, and the HSE crystal oscillators are disabled. The LSE or LSI is still running.

The RTC can remain active (Stop mode with RTC, Stop mode without RTC).

The system clock when exiting from Stop mode can be either HSI up to 64 MHz or CSI (4 MHz), depending on software configuration.

#### · Standby mode

The Standby mode is used to achieve the lowest power consumption with BOR. The PLL, the HSI, the CSI, the HSI48, and the HSE crystal oscillators are also switched off.

The RTC can remain active (Standby mode with RTC, Standby mode without RTC).

The BOR always remains active in Standby mode.

The I/Os state during Standby mode can be retained.

After entering Standby mode, SRAMs and register contents are lost except for registers and backup SRAM in the backup domain and Standby circuitry.

The device exits Standby mode in the following cases:

- in an external reset with NRST pin)
- in an IWDG reset
- in a WKUP pin event (configurable rising or falling edge)
- when an RTC event occurs (alarm, periodic wake-up, timestamp),
- or in a tamper detection. The tamper detection can be raised either due to external pins or due to an internal failure detection.

The system clock after wake-up is HSI at 32 MHz.

#### 3.8.4 Reset mode

In order to improve the consumption under reset, the I/Os state under and after reset is "analog state" (the I/O Schmitt trigger is "disable").

#### 3.8.5 VBAT operation

The VBAT pin allows the device VBAT domain to be powered from an external battery or an external super-capacitor.

The VBAT pin supplies the RTC with LSE, antitamper detection (TAMP), backup registers, and 2-Kbyte backup SRAM. Two antitamper detection pins are available in VBAT mode.

The VBAT operation is automatically activated when  $V_{DD}$  is not present. An internal VBAT battery charging circuit is embedded and can be activated when  $V_{DD}$  is present.

Note: When the microcontroller is supplied from  $V_{BAT}$ , the external interrupts nor the RTC alarm/events exit the microcontroller from the VBAT operation.

## 3.9 Peripheral interconnect matrix

Several peripherals have direct connections between them. These connections allow autonomous communication between them and support the saving of CPU resources (thus power supply consumption). In addition, these hardware connections allow fast and predictable latency.



Depending on the peripherals, these interconnections can operate in Run and Sleep modes.

## 3.10 Reset and clock controller (RCC)

The clock controller distributes the clocks coming from the different oscillators to the core and to the peripherals. It also manages the clock gating for low-power modes and ensures the clock robustness. It features:

- Clock prescaler: in order to get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler.
- Clock security system: clock sources can be changed safely on the fly in Run mode through a configuration register.
- **Clock management:** to reduce the power consumption, the clock controller can stop the clock to the core, individual peripherals, or memory.
- System clock source: four different clock sources can be used to drive the master clock SYSCLK:
  - 4 to 50 MHz high-speed external crystal or ceramic resonator (HSE) that can supply a PLL. The HSE can also be configured in bypass mode for an external clock.
  - 64 MHz high-speed internal RC oscillator (HSI), trimmable by software that can supply a PLL.
  - 4 MHz low-power internal oscillator (CSI), trimmable by software that can supply a
     PLL.
  - System PLL that can be fed by HSE, HSI, or CSI, with a maximum frequency at 250 MHz.
- RC48 with clock recovery system (HSI48): internal 48 MHz clock source (HSI48) can be used to drive the USB.
- Auxiliary clock source: two ultra-low-power clock sources that can be used to drive the real-time clock:
  - 32.768 kHz low-speed external crystal (LSE), supporting four drive capability modes. The LSE can also be configured in bypass mode for an external clock.
  - 32 kHz low-speed internal RC (LSI), also used to drive the independent watchdog.
- Peripheral clock sources: several peripherals have their own independent clock whatever the system clock. Two PLLs, each having two independent outputs allowing the highest flexibility, can generate independent clocks for the ADC, USB, RNG and FDCAN1.
- **Startup clock:** after reset, the microcontroller restarts by default with an internal 32 MHz clock (HSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts.
- Clock security system (CSS): this feature can be enabled by software. If an HSE
  clock failure occurs, the master clock automatically switches to HSI, and a software
  interrupt is generated if enabled. LSE failure can also be detected and generates an
  interrupt.
- Clock-out capability:
  - MCO (microcontroller clock output): it outputs one of the internal clocks for external use by the application.



DS14053 Rev 4 25/172

 LSCO (low-speed clock output): it outputs LSI or LSE in all low-power modes (except Standby and VBAT).

Several prescalers allow AHB and APB frequencies configuration. The maximum frequency of the AHB and the APB clock domains is 250 MHz.

## 3.11 Clock recovery system (CRS)

The devices embed a special block that allows automatic trimming of the internal 48 MHz oscillator to guarantee its optimal accuracy over the whole device-operational range. This automatic trimming is based on the external synchronization signal. This signal is either derived from USB SOF signalization, from an LSE oscillator, from an external signal on the CRS\_SYNC pin or generated by user software. For faster lock-in during startup, automatic-trimming and manual-trimming action can be combined.

## 3.12 General-purpose inputs/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions.

After reset, all GPIOs are in analog mode to reduce power consumption.

In order to avoid spurious writing to the I/Os registers, if needed, the I/Os alternate function configuration can be locked following a specific sequence

On WLCSP25, nine IOs (PA8, PA9, PA15, PB3:8) can be independently supplied by a dedicated VDDIO2 supply.

The I/O high-speed low-voltage feature (HSLV) should be activated in order to maximize the I/O performance when the device is operating at low voltage.

This is needed to achieve the performance required for communication interface peripherals such SPI. The HSLV feature must be used only when the supply voltage (VDD or VDDIO2) is lower than 2.7 V. To enable it, the corresponding HSLV user option bit (IO\_VDD\_HSLV or IO\_VDDIO2\_HSLV) and the HSLVx bits should be set.

#### 3.13 Multi-AHB bus matrix

A 32-bit multi-AHB bus matrix interconnects all the masters (CPU, GPDMA1, GPDMA2) and the slaves (flash memory, SRAMs, AHB, and APB) peripherals. It also ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously.

## 3.14 General-purpose direct memory access controller (GPDMA)

The general-purpose direct memory access (GPDMA) controller is a bus master and system peripheral.

The GPDMA is used to perform programmable data transfers between memory-mapped peripherals and/or memories via linked-lists, upon the control of an off-loaded CPU.

The GPDMA main features are:

- Dual bidirectional AHB master
- Memory-mapped data transfers from a source to a destination:
  - Peripheral-to-memory
  - Memory-to-peripheral
  - Memory-to-memory
  - Peripheral-to-peripheral
- Autonomous data transfers during Sleep mode
- Transfers arbitration based on a four-grade-programmed priority at a channel level:
  - One high-priority traffic class, for time-sensitive channels (queue 3)
  - Three low-priority traffic classes, with a weighted round-robin allocation for non-time-sensitive channels (queues 0, 1, 2)
- Per channel event generation, on any of the following events: transfer complete or half transfer complete or data transfer error or user setting error, and/or update linked-list item error or completed suspension
- Per channel interrupt generation, with separately programmed interrupt enable per event
- 8 concurrent DMA channels:
  - Per channel FIFO for queuing source and destination transfers
  - Intra-channel DMA transfers chaining via a programmable linked-list into memory, supporting two execution modes: run-to-completion and link step mode
  - Intra-channel and interchannel DMA transfers chaining via programmable DMA input triggers connection to DMA task completion events
- Per linked-list item within a channel:
  - Separately programmed source and destination transfers
  - Programmable data handling between source and destination: byte-based reordering, packing or unpacking, padding or truncation, sign extension and left/right realignment
  - Programmable number of data bytes to be transferred from the source, defining the block level
  - 12 channels with linear source and destination addressing: either fixed or contiguously incremented addressing, programmed at a block level, between successive single transfers
  - Four channels with 2D source and destination addressing: programmable-signed address offsets between successive burst transfers (noncontiguous addressing

5

DS14053 Rev 4 27/172

- within a block, combined with programmable-signed address offsets between successive blocks, at a second-2D/repeated block level)
- Support for scatter-gather (multibuffer transfers), data interleaving and deinterleaving via 2D addressing
- Programmable DMA request and trigger selection
- Programmable DMA half-transfer and transfer complete events generation
- Pointer to the next linked-list item and its data structure in memory, with automatic update of the DMA linked-list control registers

#### Debug:

- Channel suspend and resume support
- Channel status reporting including FIFO level and event flags
- Privileged/unprivileged support:
  - Support for privileged and unprivileged DMA transfers, independently at a channel level
  - Privileged-aware AHB slave port.

## 3.15 Interrupts and events

#### 3.15.1 Nested vectored interrupt controller (NVIC)

The devices embed a nested vectored interrupt controller that is able to manage 16 priority levels and to handle up to 134 maskable interrupt channels plus the 16 interrupt lines of the Cortex-M33.

The NVIC benefits are the following:

- Closely coupled NVIC giving low-latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Early processing of interrupts
- Processing of late arriving higher priority interrupts
- Support for tail chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency.

#### 3.15.2 Extended interrupt/event controller (EXTI)

The EXTI handles up to 54 independent event/interrupt lines, it manages the individual CPU, and system wake-up through configurable event inputs. It provides wake-up requests to the power control, and generates an interrupt request to the CPU NVIC and events to the CPU event input. For the CPU, an additional event generation block (EVG) is needed to generate the CPU event signal.

The EXTI wake-up requests allow the system to be woken up from Stop modes.

The interrupt request and event request generation can also be used in Run modes. The EXTI also includes the EXTI multiplexer IO port selection.



The EXTI main features are the following:

- All event inputs allowed to wake up the system
- Configurable events (signals from I/Os or peripherals able to generate a pulse)
  - Selectable active trigger edge
  - Interrupt pending status register bit independent for the rising and falling edge
  - Individual interrupt and event generation mask, used for conditioning the CPU wake-up, interrupt, and event generation
  - Software trigger possibility
- EXTI IO port selection

## 3.16 Cyclic redundancy check calculation unit (CRC)

The CRC is used to get a CRC code using a configurable generator with polynomial value and size.

Among other applications, the CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a mean to verify the flash memory integrity.

The CRC calculation unit helps to compute a signature of the software during runtime that can be ulteriorly compared with a reference signature generated at link time and that can be stored at a given memory location.

## 3.17 Analog-to-digital converter (ADC1)

The devices embed one successive approximation analog-to-digital converter.

Table 3. ADC features

| ADC modes/features <sup>(1)</sup> | ADC1        |
|-----------------------------------|-------------|
| Resolution                        | 12 bits     |
| Maximum sampling-speed            | 2.5 Msps    |
| Hardware-offset calibration       | Х           |
| Single-ended inputs               | Х           |
| Differential inputs               | Х           |
| Injected channel conversion       | Х           |
| Oversampling                      | up to x1024 |
| Data register                     | 32 bits     |
| DMA support                       | Х           |
| Offset compensation               | Х           |
| Gain compensation                 | Х           |
| Number of analog watchdogs        | 3           |

<sup>1.</sup> X = supported.

577

#### 3.17.1 Analog temperature sensor

The STM32H503xx embed an analog temperature sensor that generates a voltage  $V_{SENSE}$  that varies linearly with temperature. The temperature sensor is internally connected to the ADC input channel that is used to convert the sensor output voltage into a digital value.

The sensor provides good linearity but it must be calibrated to obtain a good accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only.

To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by STMicroelectronics in the system memory area, accessible in read-only mode.

#### 3.17.2 Digital temperature sensor (DTS)

The STM32H503xx embed a sensor that converts the temperature into a square wave, which frequency is proportional to the temperature. The PCLK or the LSE clock can be used as a reference clock for the measurements. A formula given in the product reference manual (RM0492) allows to calculate the temperature according to the measured frequency stored in the DTS\_DR register.

## 3.17.3 Internal voltage reference (V<sub>REFINT</sub>)

The internal voltage reference (VREFINT) provides a stable (bandgap) voltage output for the ADC and the comparators. The VREFINT is internally connected to the ADC input channel.

The precise voltage of VREFINT is individually measured for each part by STMicroelectronics during production test and stored in the system memory area. It is accessible in read-only mode.

## 3.17.4 V<sub>BAT</sub> battery voltage monitoring

This embedded hardware enables the application to measure the  $V_{BAT}$  battery voltage by using the ADC input channel. As the  $V_{BAT}$  voltage may be higher than the  $V_{DDA}$ , and thus outside the ADC input range, the VBAT pin is internally connected to a bridge divider by four. As a consequence, the converted digital value is a quarter of the  $V_{BAT}$  voltage.

## 3.18 Digital to analog converter (DAC)

The DAC module is a 12-bit, voltage output digital-to-analog converter. The DAC can be configured in 8- or 12-bit mode and may be used in conjunction with the DMA controller. In 12-bit mode, the data may be left- or right-aligned.

The DAC features two output channels, each with its own converter. In dual DAC channel mode, conversions can be done independently or simultaneously when both channels are grouped together for synchronous update operations.

The DAC\_OUTx pin can be used as a general-purpose input/output (GPIO) when the DAC output is disconnected from the output pad and connected to the on-chip peripheral. The DAC output buffer can be optionally enabled to allow a high drive output current. An



individual calibration can be applied on each DAC output channel. The DAC output channels support a low-power mode, the sample and hold mode.

The digital interface supports the following features:

- One DAC interface, maximum two output channels
- Left or right data alignment in 12-bit mode
- Synchronized update capability
- Noise-wave and triangular-wave generation
- Sawtooth wave generation
- Dual DAC channel for independent or simultaneous conversions
- DMA capability for each channel including DMA underrun error detection
- Double data DMA capability to reduce the bus activity
- External triggers for conversion
- DAC output-channel buffered/unbuffered modes
- Buffer offset calibration
- Each DAC output can be disconnected from the DAC OUTx output pin
- DAC output connection to on-chip peripherals
- Sample and hold mode for low-power operation in Stop mode.
- Voltage reference input

## 3.19 Ultra-low-power comparators (COMP)

The STM32H503xx devices embed a comparator COMP1 with a programmable reference voltage (internal or external), hysteresis, and speed (low speed for low-power) as well as selectable output polarity.

The reference voltage can be one of the following:

- An external I/O
- A DAC output channel
- An internal reference voltage or submultiple (1/4, 1/2, 3/4)
- The analog temperature sensor
- The VBAT/4 supply.

The comparator can wake up from Stop mode, generate interrupts and breaks for the timers.

## 3.20 Operational amplifiers (OPAMP)

The STM32H503xx devices embed an operational amplifier OPAMP1 with external or internal follower routing and PGA capability, and two inputs and one output. These three I/Os can be connected to the external pins, thus enabling any type of external interconnections. The operational amplifier can be configured internally as a follower, as an amplifier with a noninverting gain ranging from 2 to 16 or with an inverting gain ranging from -1 to -15.

The main features of the operational amplifier are:

PGA with a noninverting gain ranging of 2, 4, 8 or 16 or inverting gain ranging of -1, -3,
 -7 or -15

- One positive input connected to the DAC
- Output connected to internal ADC
- Low input bias current down to 1 nA
- Low input offset voltage down to 1.5 mV
- Gain bandwidth up to 7 MHz

## 3.21 True random number generator (RNG)

The RNG is a true random number generator that provides full entropy outputs to the application as 32-bit samples. It is composed of a live entropy source (analog) and an internal conditioning component.

The RNG is a NIST SP 800-90B compliant entropy source that can be used to construct a nondeterministic random bit generator (NDRBG).

The true random generator:

- delivers 32-bit true random numbers, produced by an analog entropy source conditioned by a NIST SP800-90B approved conditioning stage
- can be used as an entropy source to construct a nondeterministic random bit generator (NDRBG)
- produces four 32-bit random samples every 412 AHB clock cycles if f<sub>AHB</sub> < 77 MHz (256 RNG clock cycles otherwise)
- embeds start-up and NIST SP800-90B approved continuous health tests (repetition count and adaptive proportion tests), associated with specific error management
- can be disabled to reduce power consumption, or enabled with an automatic low-power mode (default configuration)
- has an AMBA AHB slave peripheral, accessible through 32-bit word single accesses only (else an AHB bus error is generated, and the write accesses are ignored)

## 3.22 HASH hardware accelerator (HASH)

The HASH is a fully compliant implementation of the secure hash algorithm (SHA-1, SHA-224, SHA-256) and the keyed-hash message authentication code (HMAC) algorithm. HMAC is suitable for applications requiring message authentication.

The HASH computes FIPS (federal information processing standards) approved digests of length of 160, 224, 256, 512 bits, for messages of up to  $(2^{64} - 1)$ .

The HASH main features are:

- Suitable for data authentication applications, compliant with:
  - Federal information processing standards publication FIPS PUB 180-4, Secure hash standard (SHA-1 and SHA-2 family)
  - Federal information processing standards publication FIPS PUB 186-4, *Digital* signature standard (DSS)



 Internet engineering task force (IETF) Request for comments RFC 2104, HMAC: keyed-hashing for message authentication and federal information processing standards publication FIPS PUB 198-1, The Keyed-Hash message authentication code (HMAC)

- Fast computation of SHA-1, SHA-224, and SHA-256
  - 82 (respectively 66) clock cycles for processing one 512-bit block of data using the SHA-1 (respectively SHA-256) algorithm
- Corresponding 32-bit words of the digest from consecutive message blocks are added to each other to form the digest of the whole message
  - Automatic 32-bit words swapping to comply with the internal little-endian representation of the input bit string
  - Word swapping supported: bits, bytes, half-words, and 32-bit words
- Automatic padding to complete the input bit string to fit the digest minimum block size of 512 bits (16 × 32 bits)
- Single 32-bit input register associated to an internal input FIFO of sixteen 32-bit words, corresponding to one block size
- AHB slave peripheral, accessible through 32-bit word accesses only (else an AHB error is generated)
- 8 × 32-bit words (H0 to H7) for output message digest
- Automatic data flow control with support of direct memory access (DMA) using one channel. Single or fixed burst of four supported.
- Interruptible message digest computation, on a per-32-bit word basis
  - Reloadable digest registers
  - Hashing computation suspend/resume mechanism, including using DMA

## 3.23 Timers and watchdogs

The devices include one advanced control timer, up to two general-purpose timers, two basic timers, two low-power timers, two watchdog timers and one SysTick timer.

The table below compares the features of the advanced control, general-purpose and basic timers.

| Table 4. | Timer | feature | comparison |
|----------|-------|---------|------------|
|----------|-------|---------|------------|

| Timer type          | Timer | Counter resolution | Counter<br>type      | Prescaler<br>factor                   | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary outputs |
|---------------------|-------|--------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------|
| Advanced control    | TIM1  | 16 bits            | Up, down,<br>Up/down | Any integer<br>between 1 and<br>65536 | Yes                          | 4                               | 4                     |
| General-<br>purpose | TIM2  | 32 bits            | Up, down,<br>Up/down | Any integer<br>between 1 and<br>65536 | Yes                          | 4                               | No                    |



| (************************************** |            |                    |                      |                                       |                              |                                 |                       |
|-----------------------------------------|------------|--------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------|
| Timer type                              | Timer      | Counter resolution | Counter<br>type      | Prescaler<br>factor                   | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary outputs |
| General-<br>purpose                     | TIM3       | 16 bits            | Up, down,<br>Up/down | Any integer<br>between 1 and<br>65536 | Yes                          | 4                               | No                    |
| Basic                                   | TIM6, TIM7 | 16 bits            | Up                   | Any integer<br>between 1 and<br>65536 | Yes                          | 0                               | No                    |

Table 4. Timer feature comparison (continued)

## 3.23.1 Advanced-control timers (TIM1)

The advanced-control timers can each be seen as a three-phase PWM multiplexed on six channels. They have complementary PWM outputs with programmable inserted dead-times. They can also be seen as complete general-purpose timers.

The four independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge or center-aligned modes) with full modulation capability (0 - 100%)
- One-pulse mode output

In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled in order to turn off any power switches driven by these outputs.

Many features are shared with the general-purpose TIMx timers (described in the next section) using the same architecture, so the advanced-control timers can work together with the TIMx timers via the *Timer Link* feature for synchronization or event chaining.

#### 3.23.2 General-purpose timers (TIM2, TIM3)

There are two general-purpose timers that can be synchronized, embedded in the STM32H503xx devices (see *Table 4* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base.

#### TIM2

They are full-featured general-purpose timers with 32-bit auto-reload up/downcounter and 32-bit prescaler.

These timers feature four independent channels for input capture/output compare, PWM, or one-pulse mode output. They can work together, or with the other general-purpose timers via the *Timer Link* feature for synchronization or event chaining.

The counters can be frozen in debug mode.

All have independent DMA request generation and support quadrature encoders.

#### TIM3

They are full-featured general-purpose timers with 16-bit auto-reload up/downcounter and 16-bit prescaler.

These timers feature four independent channels for input capture/output compare, PWM, or one-pulse mode output.

They can work together, or with the other general-purpose timers via the *Timer Link* feature for synchronization or event chaining.

The counters can be frozen in debug mode. All have independent DMA request generation and support quadrature encoders.

#### 3.23.3 Basic timers (TIM6 and TIM7)

The basic timers are mainly used for DAC trigger generation. They can also be used as generic 16-bit timebase.

#### 3.23.4 Low-power timers (LPTIM1, LPTIM2)

The devices embed six low-power timers. These timers have an independent clock and are running in Stop mode if they are clocked by LSE, LSI, or an external clock. They are able to wake up the system from Stop mode.

The low-power timer supports the following features:

- 16-bit up counter with 16-bit auto reload register
- 3-bit prescaler with eight possible dividing factors (1, 2, 4, 8, 16, 32, 64, 128)
- Selectable clock
  - Internal clock sources: LSE, LSI, HSI, or APB clock
  - External clock source over LPTIM input (working with no LP oscillator running, used by *Pulse Counter* application)
- 16-bit ARR auto reload register
- 16 bit capture/compare register
- Continuous/One-shot mode
- Selectable software/hardware input trigger
- · Programmable digital glitch filter
- Configurable output: pulse, PWM
- Configurable I/O polarity



DS14053 Rev 4 35/172

- Encoder mode
- Repetition counter
- Up to two independent channels for:
  - Input capture
  - PWM generation (edge-aligned mode)
  - One-pulse mode output
- Interrupt generation on 10 events
- DMA request generation on the following events:
  - Update event
  - Input capture

## 3.23.5 Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit downcounter and an 8-bit prescaler. It is clocked from an independent 32 kHz internal RC (LSI) and, as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode.

#### 3.23.6 Window watchdog (WWDG)

The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

#### 3.23.7 SysTick timer

The Cortex-M33 embeds one SysTick timer.

This timer is dedicated to real-time operating systems, but can also be used as a standard down counter. It features:

- A 24-bit down counter
- Auto reload capability
- Maskable system interrupt generation when the counter reaches 0
- Programmable clock source.

## 3.24 Real-time clock (RTC), tamper and backup registers

#### 3.24.1 Real-time clock (RTC)

The RTC supports the following features:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), weekday, date, month, year, in BCD (binary-coded decimal) format
- Binary mode with 32-bit free-running counter
- Automatic correction for 28, 29 (leap year), 30, and 31 days of the month



- Two programmable alarms
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision
- Digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy
- Timestamp feature that can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to VBAT mode
- 17-bit auto-reload wake-up timer (WUT) for periodic events with programmable resolution and period
- Privilege protection support:
  - Alarm A, alarm B, wake-up timer, and timestamp individual privileged protection

The RTC is supplied through a switch that takes power either from the  $V_{DD}$  supply when present or from the VBAT pin.

The RTC clock sources can be one of the following:

- 32.768 kHz external crystal (LSE)
- external resonator or oscillator (LSE)
- internal low-power RC oscillator (LSI, with typical frequency of 32 kHz)
- high-speed external clock (HSE), divided by a prescaler in the RCC.

The RTC is functional in VBAT mode and in all low-power modes when it is clocked by the LSE. When clocked by the LSI, the RTC is not functional in VBAT mode, but is functional in all low-power modes.

All RTC events (alarm, wake-up timer, timestamp) can generate an interrupt and wake up the device from the low-power modes.

#### 3.24.2 Tamper and backup registers (TAMP)

The antitamper detection circuit is used to protect sensitive data from external attacks. 32 32-bit backup registers are retained in all low-power modes and also in VBAT mode. The backup registers, as well as other secrets in the device, are protected by this anti-tamper detection circuit with height tamper pins and nine internal tampers. The external tamper pins can be configured for edge detection, or level detection with or without filtering, or active tamper that increases the security level by auto checking that the tamper pins are not externally opened or shorted.

TAMP main features:

- A tamper detection can erase the backup registers, backup SRAM, SRAM2, and I-cache.
- 32 32-bit backup registers:
  - The backup registers (TAMP\_BKPxR) are implemented in the backup domain that remains powered-on by V<sub>BAT</sub> when the V<sub>DD</sub> power is switched off.
- Up to two tamper pins for two external tamper detection events:
  - Active tamper mode: continuous comparison between tamper output and input to protect from physical open-short attacks



- Passive tampers: ultra-low power edge or level detection with internal pull-up hardware management
- Configurable digital filter
- 11 internal tamper events to protect against transient or environmental perturbation attacks:
  - Backup domain voltage monitoring
  - Temperature monitoring
  - LSE monitoring
  - HSE monitoring
  - RTC calendar overflow
  - JTAG/SWD access if product state different from 0
  - Voltage monitoring through ADC analog watchdogs
  - Monotonic counter overflow
  - Fault generation for RNG
  - Independent watchdog reset when tamper flag is already set
  - System fault detection
- Each tamper can be configured in two modes:
  - Hardware mode: immediate erase of secrets on tamper detection, including backup registers erase
  - Software mode: erase of secrets following a tamper detection launched by software
- Any tamper detection can generate an RTC time stamp event.
- Tamper configuration and backup registers privilege protection
- Monotonic counter

## 3.25 Inter-integrated circuit interface (I2C)

The device embeds two I2C. Refer to *Table 5: I2C implementation* for the features implementation.

The I<sup>2</sup>C bus interface handles communications between the microcontroller and the serial I<sup>2</sup>C bus. It controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration, and timing.

The I2C peripheral supports:

- I<sup>2</sup>C-bus specification and user manual rev. 5 compatibility:
  - Slave and master modes, multimaster capability
  - Standard-mode (Sm), with a bit rate up to 100 Kbit/s
  - Fast-mode (Fm), with a bit rate up to 400 Kbit/s
  - Fast-mode Plus (Fm+), with a bit rate up to 1 Mbit/s and 20 mA output drive I/Os
  - 7-bit and 10-bit addressing mode, multiple 7-bit slave addresses
  - Programmable setup and hold times
  - Optional clock stretching
- System management bus (SMBus) specification rev 3.0 compatibility:
  - Hardware PEC (packet error checking) generation and verification with ACK control



- Address resolution protocol (ARP) support
- SMBus alert
- Power system management protocol (PMBus) specification rev 1.3 compatibility
- Independent clock: a choice of independent clock sources allowing the I2C communication speed to be independent from the PCLK reprogramming
- Wake-up from Stop capability
- Programmable analog and digital noise filters
- 1-byte buffer with DMA capability

Table 5. I2C implementation

| I2C features <sup>(1)</sup>                                  | I2C1 | I2C2 |
|--------------------------------------------------------------|------|------|
| Standard-mode (up to 100 Kbit/s)                             | Х    | Х    |
| Fast-mode (up to 400 Kbit/s)                                 | Х    | Х    |
| Fast-mode Plus with 20 mA output drive I/Os (up to 1 Mbit/s) | Х    | Х    |
| Programmable analog and digital noise filters                | Х    | Х    |
| SMBus/PMBus hardware support                                 | X    | Х    |
| Independent clock                                            | Х    | Х    |
| Wake-up capability                                           | Х    | Х    |

<sup>1.</sup> X: supported

#### 3.26 Improved inter-integrated circuit (I3C)

The I3C interface handles communication between this device and others, like sensors and host processor(s) that are all connected on an I3C bus.

The I3C peripheral implements all the required features of the MIPI I3C specification v1.1. It can control all I3C bus-specific sequencing, protocol, arbitration and timing, and can be acting as controller (formerly known as master) or as target (formerly known as slave).

The I3C peripheral, acting as controller, improves the features of the I2C interface still preserving some backward compatibility: it allows an I2C target to operate on an I3C bus in legacy I2C fast-mode (Fm) or legacy I2C fast-mode plus (Fm+), provided that this latter does not perform clock stretching.

The I3C peripheral can be used with DMA in order to off-load the CPU.

39/172

Table 6. I3C peripheral controller/target features versus MIPI v1.1

| Feature                                  | MIPI<br>I3C<br>v1.1 | I3C<br>peripheral<br>when<br>controller | I3C<br>peripheral<br>when<br>target | Comments                                                                                                                                 |
|------------------------------------------|---------------------|-----------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| I3C SDR message                          | Х                   | Х                                       | Х                                   | -                                                                                                                                        |
| Legacy I <sup>2</sup> C message (Fm/Fm+) | Х                   | Х                                       | -                                   | Mandatory when controller and the I3C bus is mixed with (external) legacy I <sup>2</sup> C target(s). Optional in MIPI v1.1 when target. |
| HDR DDR message                          | Х                   | -                                       | -                                   | Optional in MIPI v1.1                                                                                                                    |
| HDR-TSL/TSP, HDR-BT                      | Х                   | -                                       | -                                   | Optional in MIPI v1.1                                                                                                                    |
| Dynamic address assignment               | Х                   | Х                                       | Х                                   | -                                                                                                                                        |
| Static address                           | Х                   | х                                       | -                                   | No (intended) support of I3C peripheral as a target on an I <sup>2</sup> C bus.                                                          |
| Grouped addressing                       | Х                   | Х                                       | -                                   | Optional in MIPI v1.1                                                                                                                    |
| CCCs                                     | Х                   | х                                       | х                                   | Mandatory CCCs and some optional CCCs are supported                                                                                      |
| Error detection and recovery             | Х                   | Х                                       | Х                                   | -                                                                                                                                        |
| In-band interrupt (with MDB)             | Х                   | Х                                       | Х                                   | -                                                                                                                                        |
| Secondary controller                     | Х                   | Х                                       | Х                                   | -                                                                                                                                        |
| Hot-join mechanism                       | Х                   | Х                                       | Х                                   | -                                                                                                                                        |
| Target reset                             | Х                   | Х                                       | Х                                   | -                                                                                                                                        |
| Synchronous timing control               | Х                   | Х                                       | -                                   | Optional in MIPI v1.1                                                                                                                    |
| Asynchronous timing control 0            | Х                   | Х                                       | -                                   | Optional in MIPI v1.1                                                                                                                    |
| Asynchronous timing control 1,2, 3       | Х                   | -                                       | -                                   | Optional in MIPI v1.1                                                                                                                    |
| Device-to-device tunneling               | Х                   | Х                                       | -                                   | Optional in MIPI v1.1                                                                                                                    |
| Multilane data transfer                  | Х                   | Х                                       | -                                   | Optional in MIPI v1.1                                                                                                                    |
| Monitoring device early termination      | Х                   | -                                       | -                                   | Optional in MIPI v1.1                                                                                                                    |

# 3.27 Universal synchronous/asynchronous receiver transmitter (USART/UART) and low-power universal asynchronous receiver transmitter (LPUART)

The devices have six embedded universal synchronous receiver transmitters (USART1/USART2/USART3), and one low-power universal asynchronous receiver transmitter (LPUART1).

Table 7. USART, UART, and LPUART features

| , , , , , , , , , , , , , , , , , , , |            |         |  |  |  |  |  |  |  |
|---------------------------------------|------------|---------|--|--|--|--|--|--|--|
| USART modes/features <sup>(1)</sup>   | USART1/2/3 | LPUART1 |  |  |  |  |  |  |  |
| Hardware flow control for modem       | Х          | Х       |  |  |  |  |  |  |  |
| Continuous communication using DMA    | X          | Х       |  |  |  |  |  |  |  |



USART modes/features<sup>(1)</sup> **USART1/2/3** LPUART1 Multiprocessor communication Х Χ Χ Synchronous mode (master/slave) Х Smartcard mode Х Single-wire half-duplex communication Χ Х IrDA SIR ENDEC block I IN mode Х  $X^{(2)}$  $\chi^{(2)}$ Dual-clock domain and wake-up from Stop mode Receiver timeout interrupt Χ Х Modbus communication Auto-baud rate detection Χ Χ Х Driver enable 7, 8 and 9 bits USART data length Tx/Rx FIFO Х Х Tx/Rx FIFO size 8 bytes

Table 7. USART, UART, and LPUART features (continued)

# 3.27.1 Universal synchronous/asynchronous receiver transmitter (USART/UART)

The USART offers a flexible means to perform full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. A very wide range of baud rates can be achieved through a fractional baud rate generator.

The USART supports both synchronous one-way and half-duplex single-wire communications, as well as LIN (local interconnection network), Smartcard protocol, IrDA (infrared data association) SIR ENDEC specifications, and modem operations (CTS/RTS). Multiprocessor communications are also supported.

High-speed data communications up to 20 Mbauds are possible by using the DMA (direct memory access) for multibuffer configuration.

The USART main features are:

- Full-duplex asynchronous communication
- NRZ standard format (mark/space)
- Configurable oversampling method by 16 or 8 to achieve the best compromise between speed and clock tolerance
- Baud rate generator systems
- Two internal FIFOs for transmit and receive data
   Each FIFO can be enabled/disabled by software and come with a status flag.
- A common programmable transmit and receive baud rate
- Dual-clock domain with dedicated kernel clock for peripherals independent from PCLK
- Auto baud rate detection



DS14053 Rev 4 41/172

<sup>1.</sup> X = supported.

<sup>2.</sup> Wake-up supported from Stop mode.

- Programmable data word length (7, 8 or 9 bits)
- Programmable data order with MSB-first or LSB-first shifting
- Configurable stop bits (1 or 2 stop bits)
- Synchronous Master/Slave mode and clock output/input for synchronous communications
- SPI slave transmission underrun error flag
- Single-wire half-duplex communications
- Continuous communications using DMA
- Received/transmitted bytes are buffered in reserved SRAM using centralized DMA
- Separate enable bits for transmitter and receiver
- Separate signal polarity control for transmission and reception
- Swappable Tx/Rx pin configuration
- Hardware flow control for modem and RS-485 transceiver
- Communication control/error detection flags
- Parity control:
  - Transmits parity bit
  - Checks parity of received data byte
- Interrupt sources with flags
- Multiprocessor communications: wake-up from Mute mode by idle line detection or address mark detection
- Wake-up from Stop mode
- LIN master-synchronous break send capability and LIN slave break detection capability
  - 13-bit break generation and 10/11 bit break detection when USART is hardware configured for LIN
- IrDA SIR encoder decoder supporting 3/16 bit duration for Normal mode
- Smartcard mode
  - Supports the T=0 and T=1 asynchronous protocols for smartcards as defined in the ISO/IEC 7816-3 standard
  - 0.5 and 1.5 stop bits for Smartcard operation
- Support for Modbus communication
  - Timeout feature
  - CR/LF character recognition

#### 3.27.2 Low-power universal asynchronous receiver transmitter (LPUART)

The LPUART supports bidirectional asynchronous serial communication with minimum power consumption. It also supports half-duplex single-wire communication and modem operations (CTS/RTS). It allows multiprocessor communication.

Only a 32.768 kHz clock (LSE) is needed to allow LPUART communication up to 9600 baud. Therefore, even in Stop mode, the LPUART can wait for an incoming frame while having an extremely low energy consumption. Higher-speed clock can be used to reach higher baudrates.

The LPUART interface can be served by the DMA controller.

#### The LPUART main features are:

- Full-duplex asynchronous communications
- NRZ standard format (mark/space)
- Programmable baud rate
- From 300 baud/s to 9600 baud/s using a 32.768 kHz clock source
- Higher baud rates can be achieved by using a higher frequency clock source
- Two internal FIFOs to transmit and receive data
   Each FIFO can be enabled/disabled by software and come with status flags for FIFOs states.
- Dual-clock domain with dedicated kernel clock for peripherals independent from PCLK
- Programmable data word length (7 or 8 or 9 bits)
- Programmable data order with MSB-first or LSB-first shifting
- Configurable stop bits (1 or 2 stop bits)
- Single-wire half-duplex communications
- Continuous communications using DMA
- Received/transmitted bytes are buffered in reserved SRAM using centralized DMA
- Separate enable bits for transmitter and receiver
- Separate signal polarity control for transmission and reception
- Swappable Tx/Rx pin configuration
- Hardware flow control for modem and RS-485 transceiver
- Transfer detection flags:
  - Receive buffer full
  - Transmit buffer empty
  - Busy and end of transmission flags
- Parity control:
  - Transmits parity bit
  - Checks parity of received data byte
- Four error detection flags:
  - Overrun error
  - Noise detection
  - Frame error
  - Parity error
- Interrupt sources with flags
- Multiprocessor communications: wake-up from Mute mode by idle line detection or address mark detection
- Wake-up from Stop capability

# 3.28 Serial peripheral interface (SPI)/inter-integrated sound interfaces (I2S)

The devices embed three serial peripheral interfaces (SPI) that can be used to communicate with external devices while using the specific synchronous protocol. The SPI protocol supports half-duplex, full-duplex, and simplex synchronous, serial communication with external devices.

The interface can be configured as master or slave and can operate in multislave or multimaster configurations. The device configured as master provides communication clock (SCK) to the slave device. The slave select (SS) and ready (RDY) signals can be applied optionally just to set up communication with a concrete slave and to assure it handles the data flow properly. The Motorola data format is used by default, but some other specific modes are supported as well.

#### The SPI main features are:

- Full-duplex synchronous transfers on three lines
- Half-duplex synchronous transfer on two lines (with bidirectional data line)
- Simplex synchronous transfers on two lines (with unidirectional data line)
- 4-bit to 32-bit data size selection or fixed to 8-bit and 16-bit only
- Multimaster or multislave mode capability
- Dual-clock domain, separated clock for the peripheral kernel that can be independent
  of PCLK
- Baud rate prescaler up to kernel frequency/2 or bypass from RCC in master mode
- Protection of configuration and setting
- Hardware or software management of SS for both master and slave
- Adjustable minimum delays between data and between SS and data flow
- Configurable SS signal polarity and timing, MISO x MOSI swap capability
- Programmable clock polarity and phase
- Programmable data order with MSB-first or LSB-first shifting
- Programmable number of data within a transaction to control SS and CRC
- Dedicated transmission and reception flags with interrupt capability
- SPI Motorola and TI formats support
- Hardware CRC feature can secure communication at the end of a transaction by:
  - Adding CRC value in Tx mode
  - Automatic CRC error checking for Rx mode
- Error detection with interrupt capability in case of data overrun, CRC error, data underrun at slave, mode fault at master
- Two 16x or 8x 8-bit embedded Rx and TxFIFOs with DMA capability
- Programmable number of data in transaction
- Configurable FIFO thresholds (data packing)
- Configurable behavior at slave underrun condition (support of cascaded circular buffers)
- Wake-up from Stop capability
- Optional status pin RDY signalizing the slave device ready to handle the data flow.



Three standard I2S interfaces (multiplexed with SPI1, SPI2, and SPI3) are available. They can be operated in master or slave mode, in full-duplex communication modes, and can be configured to operate with configurable resolutions as an input or output channel.

#### I2S main features:

- Full duplex communication
- Simplex communication (only transmitter or receiver)
- Master or slave operations
- 8-bit programmable linear prescaler
- Data length may be 16, 24 or 32 bits
- Channel length can be 16 or 32 in master, any value in slave
- Programmable clock polarity
- Error flags signaling for improved reliability: underrun, overrun, and frame error
- Embedded Rx and TxFIFOs
- Supported I2S protocols:
  - I2S Philips standard
  - MSB-Justified standard (left-justified)
  - LSB-Justified standard (right-justified)
  - PCM standard (with short and long frame synchronization)
- Data ordering programmable (LSb or MSb first)
- DMA capability for transmission and reception
- Master clock can be output to drive an external audio component. The ratio is fixed at 256 x FWS (where FWS is the audio sampling frequency)

SPI1, SPI2, SPI3
(full feature set instances)

Data size

CRC computation

CRC polynomial length configurable from 5 to 33-bit

Size of FIFOs

16x 8-bit

Number of transferred data

Up to 65535

I2S feature

Yes

Table 8. SPI features

# 3.29 Controller area network (FDCAN)

The controller area network (CAN) subsystem consists of one CAN module, a shared message RAM memory, and a configuration block.

The modules (FDCAN) are compliant with ISO 11898-1: 2015 (CAN protocol specification version 2.0 part A, B) and CAN FD protocol specification version 1.0.

A 0.8-Kbyte message RAM implements filters, receives FIFOs, transmits event FIFOs, and transmits FIFOs.

The FDCAN main features are:



DS14053 Rev 4 45/172

- Conform with CAN protocol version 2.0 part A, B, and ISO 11898-1: 2015, -4
- CAN FD with maximum 64 data bytes supported
- CAN error logging
- AUTOSAR and J1939 support
- · Improved acceptance filtering
- 2 receive FIFOs of three payloads each (up to 64 bytes per payload)
- Separate signaling on reception of high priority messages
- Configurable transmit FIFO/queue of three payloads (up to 64 bytes per payload)
- Configurable transmit event FIFO
- Programmable loop-back test mode
- Maskable module interrupts
- Two clock domains: APB bus interface and CAN core kernel clock
- Power-down support

#### 3.30 Universal serial bus full-speed host/device interface (USB)

#### **USB** main features

- USB specification version 2.0 full-speed compliant
- Host and device functions
- 2048bytes of dedicated SRAM data buffer memory with 32-bit access
- Configurable number of endpoints from 1 to 8
- Cyclic redundancy check (CRC) generation/checking, non-return-to-zero inverted (NRZI) encoding/decoding, and bit-stuffing
- Isochronous transfers support
- Double-buffered bulk/isochronous endpoint support
- USB suspend/resume operations
- Frame-locked clock pulse generation
- USB 2.0 Link power management support
- Battery charging specification revision 1.2 support in device
- USB connect / disconnect capability (controllable embedded pull-up resistor on USB DP line)

## 3.31 Development support

#### 3.31.1 Serial-wire/JTAG debug port (SWJ-DP)

The Arm SWJ-DP interface is embedded and is a combined JTAG and serial-wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

Debug is performed using two pins only instead of five required by the JTAG (JTAG pins can be reused as GPIO with an alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.



#### 3.31.2 Embedded Trace Macrocell

The Arm Embedded Trace Macrocell (ETM) provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the devices through a small number of ETM pins to an external hardware trace port analyzer (TPA) device.

Real-time instruction and data flow activity be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors.

The ETM operates with third-party debugger software tools.

DS14053 Rev 4 47/172

# 4 Pinout, pin description, and alternate function

#### 4.1 Pinout/ballout schematics

Figure 4. WLCSP25 pinout



1. The above figure shows the package top view.

Figure 5. UFQFPN32 pinout<sup>(a)</sup>



1. The above figure shows the package top view.

There is an exposed die pad on the underside of the UFQFPN package. This backside pad must be connected and soldered to PCB ground.

VBAT [ □ VDD 35 🗆 VSS PC13 🗆 2 34 🗖 PA13 PC14-OSC32\_IN 33 PA12 32 PA11 PC15-OSC32\_OUT PH0-OSC\_IN 5 31 PA10 PH1-OSC OUT ☐ 6 LQFP48 NRST 🗌 7 30 🗖 PA9 PA8 VSSA/VREF- ☐ 8 29 28 PB15 VDDA/VREF+ ☐ 9 PA0 🔲 10 27 🗖 PB14 PA1 🔲 11 26 PB13 PA2 🔲 12 25 PB12 MSv68850V2

Figure 6. LQFP48 pinout

1. The above figure shows the package top view.



Figure 7. UFQFPN48 pinout

1. The above figure shows the package top view.

VBAT ☐ 1 PC13 ☐ 2 48 VDD 47 VSS PC14-OSC32\_IN 46 🗖 PA13 45 PA12 44 PA11 43 PA10 PC15-OSC32\_OUT PH0-OSC\_IN [ PH1-OSC\_OUT 42 PA9
41 PA8
40 PC9 NRST 🗌 PC0 LQFP64 PC1 🗆 9 39 PC8 PC2 🔲 10 38 PC7 37 PC6 РС3 11 VSSA/VREF- □ 12 VDDA/VREF+ PA0 PA1 PA1 36 PB15 35 PB14 34 PB13 14 15 PA2 33 PB12 17 18 19 20 21 22 22 23 24 25 26 26 27 27 28 30 30 31 MSv68849V2

Figure 8. LQFP64 pinout

1. The above figure shows the package top view.

Ty/

# 4.2 Pin description

Table 9. Legend/abbreviations used in the pinout table

|           | Name                 | Abbreviation                                   | Definition                                                                                          |  |  |  |  |  |
|-----------|----------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pi        | in name              |                                                | ed in brackets below the pin name, the pin function during reset is the same as the actual pin name |  |  |  |  |  |
|           |                      | S                                              | Supply pin                                                                                          |  |  |  |  |  |
| P         | Pin type             | I                                              | Input only pin                                                                                      |  |  |  |  |  |
|           |                      | I/O                                            | Input/output pin                                                                                    |  |  |  |  |  |
|           |                      | FT                                             | 5V-tolerant I/O                                                                                     |  |  |  |  |  |
|           |                      | TT                                             | 3.6V-tolerant I/O                                                                                   |  |  |  |  |  |
|           |                      | В                                              | Dedicated BOOT pin                                                                                  |  |  |  |  |  |
|           |                      | RST                                            | Bidirectional reset pin with embedded weak pull-up resistor                                         |  |  |  |  |  |
| I/O       | structure            | Option for TT or FT I/Os <sup>(1)</sup>        |                                                                                                     |  |  |  |  |  |
|           |                      | _a                                             | I/O, with analog switch function supplied by V <sub>DDA</sub>                                       |  |  |  |  |  |
|           |                      | _f                                             | I/O, Fm+ capable                                                                                    |  |  |  |  |  |
|           |                      | _h                                             | I/O with high-speed low-voltage mode (HSLV)                                                         |  |  |  |  |  |
|           |                      | _s                                             | I/O supplied only by V <sub>DDIO2</sub> <sup>(2)</sup>                                              |  |  |  |  |  |
|           |                      | _t                                             | I/O with tamper function functional in VBAT mode                                                    |  |  |  |  |  |
|           | Notes                | Unless otherwise specified reset.              | by a note, all I/Os are set as analog inputs during and after                                       |  |  |  |  |  |
| Pin       | Alternate functions  | Functions selected through GPIOx_AFR registers |                                                                                                     |  |  |  |  |  |
| functions | Additional functions | Functions directly selected                    | /enabled through peripheral registers                                                               |  |  |  |  |  |

<sup>1.</sup> The related I/O structures in the table below are a concatenation of various options. Examples: FT\_hat, FT\_fs, TT\_a.

<sup>2.</sup> Refer to *Table 2: STM32H503xx features and peripheral counts* for the list of packages featuring VDDIO2 separate supply pin.

| Table 10. | STM32H503xx | pin/ball | definition |
|-----------|-------------|----------|------------|
|-----------|-------------|----------|------------|

|             | Pin          | Numbe      | er           |            | Pin name (function after      | Pin  | I/O       |        |                                                                                                                   |                                                   |
|-------------|--------------|------------|--------------|------------|-------------------------------|------|-----------|--------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| WLCSP<br>25 | UFQFPN<br>32 | LQFP<br>48 | UFQFP<br>N48 | LQFP<br>64 | reset)                        | type | structure | Notes  | Alternate functions                                                                                               | Additional functions                              |
| -           | -            | 1          | 1            | 1          | VBAT                          | S    | -         | -      | -                                                                                                                 | -                                                 |
| -           | -            | 2          | 2            | 2          | PC13                          | I/O  | FT_t      | (1)(2) | EVENTOUT                                                                                                          | TAMP_IN1/TAMP_OUT2<br>, RTC_OUT1/RTC_TS,<br>WKUP4 |
| B5          | 2            | 3          | 3            | 3          | PC14-<br>OSC32_IN(OSC32_IN)   | I/O  | FT        | (1)(2) | EVENTOUT                                                                                                          | OSC32_IN                                          |
| C5          | 3            | 4          | 4            | 4          | PC15-<br>OSC32_OUT(OSC32_OUT) | I/O  | FT        | (1)(2) | EVENTOUT                                                                                                          | OSC32_OUT                                         |
| -           | -            | 5          | 5            | 5          | PH0-OSC_IN(PH0)               | I/O  | FT        | -      | EVENTOUT                                                                                                          | OSC_IN                                            |
| -           | -            | 6          | 6            | 6          | PH1-OSC_OUT(PH1)              | I/O  | FT        | -      | EVENTOUT                                                                                                          | OSC_OUT                                           |
| D5          | 4            | 7          | 7            | 7          | NRST                          | I/O  | RST       | -      | -                                                                                                                 | -                                                 |
| -           | 1            | -          | -            | 8          | PC0                           | I/O  | FT_ah     | -      | TIM1_ETR, LPTIM1_CH2,<br>SPI1_SCK/I2S1_CK,<br>SPI2_RDY, EVENTOUT                                                  | ADC1_INP10                                        |
| -           | -            | -          | -            | 9          | PC1                           | I/O  | FT_ah     | -      | TRACED0, TIM3_ETR, SPI1_NSS/I2S1_WS, SPI2_MOSI/I2S2_SDO, USART1_CTS/USART1_NSS, LPUART1_CTS, LPTIM2_IN1, EVENTOUT | ADC1_INP11,<br>ADC1_INN10, WKUP3                  |
| -           | -            | -          | -            | 10         | PC2                           | I/O  | FT_ah     | -      | PWR_CSLEEP, SPI1_MISO/I2S1_SDI, SPI2_MISO/I2S2_SDI, USART1_RTS/USART1_DE, LPUART1_RTS/LPUART1_DE, EVENTOUT        | ADC1_INP12,<br>ADC1_INN11                         |

|             | Pin          | Numbe      | er           |            | Pin name (function after | Pin | I/O       |       |                                                                                                                                                                                                                                |                                                                                          |
|-------------|--------------|------------|--------------|------------|--------------------------|-----|-----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| WLCSP<br>25 | UFQFPN<br>32 | LQFP<br>48 | UFQFP<br>N48 | LQFP<br>64 | reset)                   |     | structure | Notes | Alternate functions                                                                                                                                                                                                            | Additional functions                                                                     |
| -           | 1            | ı          | -            | 11         | PC3                      | I/O | FT_ah     | 1     | PWR_CSTOP, LPUART1_TX,<br>SPI1_MOSI/I2S1_SDO,<br>SPI2_MOSI/I2S2_SDO,<br>USART2_CTS/USART2_NSS,<br>LPTIM2_IN2, EVENTOUT                                                                                                         | ADC1_INP13,<br>ADC1_INN12                                                                |
| C3          | -            | 8          | 8            | 12         | VSSA                     | S   | -         | 1     | -                                                                                                                                                                                                                              | -                                                                                        |
| D4          | 5            | 9          | 9            | 13         | VDDA                     | S   | -         | -     | -                                                                                                                                                                                                                              | -                                                                                        |
| E5          | 6            | 10         | 10           | 14         | PA0                      | I/O | FT_ah     | 1     | RTC_OUT2, TIM2_CH1, TIM3_CH1, LPTIM2_ETR, LPTIM1_ETR, LPTIM1_IN2, SPI3_RDY, USART2_CTS/USART2_NSS, USART1_CTS/USART1_NSS, USART3_CTS/USART3_NSS, SPI3_NSS/I2S3_WS, I2S2_MCK, SPI1_MISO/I2S1_SDI, USART3_CK, TIM2_ETR, EVENTOUT | ADC1_INP0,<br>ADC1_INN1,<br>OPAMP1_VINP,<br>COMP1_INP1,<br>TAMP_IN2/TAMP_OUT1<br>, WKUP1 |
| -           | 7            | 11         | 11           | 15         | PA1                      | I/O | FT_ah     | -     | TIM2_CH2, SPI1_NSS/I2S1_WS, LPTIM1_IN1, SPI3_SCK/I2S3_CK, USART2_RTS/USART2_DE, USART1_RX, USART2_CK, SPI2_RDY, TIM1_CH3, EVENTOUT                                                                                             | ADC1_INP1                                                                                |

|             | Pin          | Numbe      | er           |            | Din name (function often        | Pin  | in I/O    |       | ·                                                                                                                                                                  |                          |
|-------------|--------------|------------|--------------|------------|---------------------------------|------|-----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| WLCSP<br>25 | UFQFPN<br>32 | LQFP<br>48 | UFQFP<br>N48 | LQFP<br>64 | Pin name (function after reset) | type | structure | Notes | Alternate functions                                                                                                                                                | Additional functions     |
| -           | 8            | 12         | 12           | 16         | PA2                             | I/O  | FT_ah     | -     | TIM2_CH3, TIM3_ETR, LPUART1_RX, SPI1_SCK/I2S1_CK, LPTIM1_IN2, SPI3_MISO/I2S3_SDI, USART2_TX, USART1_TX, TIM1_CH4, EVENTOUT                                         | ADC1_INP14, WKUP2        |
| -           | 9            | 13         | 13           | 17         | PA3                             | I/O  | FT_ah     | -     | TIM2_CH4, LPUART1_TX,<br>SPI1_MISO/I2S1_SDI,<br>SPI2_NSS/I2S2_WS,<br>SPI3_MOSI/I2S3_SDO,<br>USART2_RX, USART1_CK,<br>USART3_RX, TIM1_CH1N,<br>EVENTOUT             | ADC1_INP15               |
| -           | -            | -          | -            | 18         | VSS                             | S    | -         | -     | -                                                                                                                                                                  | -                        |
| -           | -            | -          | -            | 19         | VDD                             | S    | -         | -     | -                                                                                                                                                                  | -                        |
| -           | 10           | 14         | 14           | 20         | PA4                             | I/O  | TT_ah     | -     | TIM1_CH2N, LPTIM2_CH1, SPI1_MOSI/I2S1_SDO, SPI1_NSS/I2S1_WS, SPI3_NSS/I2S3_WS, USART2_CK, USART1_RTS/USART1_DE, SPI3_MISO/I2S3_SDI, USART3_TX, TIM1_BKIN, EVENTOUT | ADC1_INP18,<br>DAC1_OUT1 |

Table 10. STM32H503xx pin/ball definition (continued)

|             | Pin          | Numbe      | er           |            | Pin name (function after | Pin I/O |           |       |                                                                                                                                                                                                                       |                                                        |  |
|-------------|--------------|------------|--------------|------------|--------------------------|---------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|
| WLCSP<br>25 | UFQFPN<br>32 | LQFP<br>48 | UFQFP<br>N48 | LQFP<br>64 | reset)                   | type    | structure | Notes | Alternate functions                                                                                                                                                                                                   | Additional functions                                   |  |
| E4          | 11           | 15         | 15           | 21         | PA5                      | I/O     | TT_ah     | -     | TIM2_CH1, LPTIM1_ETR, LPTIM2_CH2, LPTIM1_CH1, SPI1_SCK/I2S1_CK, I2S1_MCK, SPI2_SCK/I2S2_CK, LPUART1_RTS/LPUART1_DE, USART2_TX, SPI3_MOSI/I2S3_SDO, USART2_CTS/USART2_NSS, USART3_RX, TIM2_ETR, EVENTOUT               | ADC1_INP19,<br>ADC1_INN18,<br>DAC1_OUT2,<br>COMP1_INM3 |  |
| -           | 12           | 16         | 16           | 22         | PA6                      | I/O     | FT_ah     | -     | TIM1_BKIN, TIM3_CH1,<br>SPI1_MISO/I2S1_SDI,<br>EVENTOUT                                                                                                                                                               | ADC1_INP3                                              |  |
| E3          | 13           | 17         | 17           | 23         | PA7                      | I/O     | TT_ah     | -     | TIM1_CH1N, TIM3_CH2,<br>LPTIM2_ETR, I2S1_MCK,<br>SPI1_MOSI/I2S1_SDO,<br>I2S2_MCK, AUDIOCLK,<br>USART1_RTS/USART1_DE,<br>USART3_RTS/USART3_DE,<br>I2S3_MCK,<br>SPI2_MISO/I2S2_SDI,<br>USART3_CK, TIM2_CH3,<br>EVENTOUT | ADC1_INP7,<br>ADC1_INN3,<br>OPAMP1_VOUT                |  |
| -           | -            | -          | -            | 24         | PC4                      | I/O     | FT_ah     | -     | TIM2_CH4, LPTIM2_ETR,<br>SPI1_RDY, I2S1_MCK,<br>USART3_RX, EVENTOUT                                                                                                                                                   | ADC1_INP4,<br>COMP1_INM1                               |  |
| -           | -            | -          | -            | 25         | PC5                      | I/O     | TT_ah     | -     | TIM1_CH4N,<br>SPI1_SCK/I2S1_CK,<br>COMP1_OUT, LPTIM2_CH1,<br>EVENTOUT                                                                                                                                                 | ADC1_INP8,<br>ADC1_INN4,<br>OPAMP1_VINM                |  |

|             |              |            |              |            | Table 10. STM32H503xx pin/ball definition (continued) |     |           |       |                                                                                                                                                         |                                                        |  |  |  |
|-------------|--------------|------------|--------------|------------|-------------------------------------------------------|-----|-----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|
|             | Pin          | Numbe      | er           |            | Pin name (function after                              | Pin | I/O       | N. 4  | Alforda Constituto                                                                                                                                      | A 1 124 1 5 4                                          |  |  |  |
| WLCSP<br>25 | UFQFPN<br>32 | LQFP<br>48 | UFQFP<br>N48 | LQFP<br>64 |                                                       |     | structure | Notes | Alternate functions                                                                                                                                     | Additional functions                                   |  |  |  |
| -           | 14           | 18         | 18           | 26         | PB0                                                   | I/O | FT_ah     | -     | TIM1_CH2N, TIM3_CH3,<br>LPTIM1_IN1, USART2_TX,<br>TIM1_ETR, EVENTOUT                                                                                    | ADC1_INP9,<br>ADC1_INN5,<br>OPAMP1_VINP,<br>COMP1_INP2 |  |  |  |
| -           | 15           | 19         | 19           | 27         | PB1                                                   | I/O | FT_ah     | -     | TIM1_CH3N, TIM3_CH4,<br>LPTIM2_ETR, LPTIM1_IN2,<br>SPI2_MOSI/I2S2_SDO,<br>USART2_RX, COMP1_OUT,<br>TIM1_CH1, EVENTOUT                                   | ADC1_INP5,<br>OPAMP1_VINM,<br>COMP1_INM2               |  |  |  |
| -           | -            | 20         | 20           | 28         | PB2                                                   | I/O | FT_ah     | -     | RTC_OUT2, TIM1_CH2N,<br>LPTIM1_CH2, SPI1_RDY,<br>LPTIM1_CH1,<br>SPI2_SCK/I2S2_CK,<br>SPI3_MOSI/I2S3_SDO,<br>USART2_CK, TIM2_CH1,<br>EVENTOUT            | COMP1_INP3, LSCO                                       |  |  |  |
| -           | -            | 21         | 21           | 29         | PB10                                                  | I/O | FT_fh     | -     | TIM2_CH3, LPTIM2_IN1, I2C2_SCL, SPI2_SCK/I2S2_CK, SPI3_NSS/I2S3_WS, USART3_TX, I3C1_SDA, FDCAN1_TX, I3C2_SCL, I2C1_SDA, USART3_CK, LPTIM2_CH2, EVENTOUT | -                                                      |  |  |  |
| E2          | 16           | 22         | 22           | 30         | VCAP                                                  | S   | -         | -     | -                                                                                                                                                       | -                                                      |  |  |  |
| -           | -            | 23         | 23           | 31         | VSS                                                   | S   | -         | -     | -                                                                                                                                                       | -                                                      |  |  |  |
| -           | 17           | 24         | 24           | 32         | VDD                                                   | S   | -         | -     | -                                                                                                                                                       | -                                                      |  |  |  |
| -           | -            | 25         | 25           | 33         | PB12                                                  | I/O | FT_h      | -     | TIM1_BKIN, I2C2_SMBA,<br>SPI2_NSS/I2S2_WS,<br>USART3_CK, USART1_CK,<br>FDCAN1_RX, EVENTOUT                                                              | -                                                      |  |  |  |



|             | Pin          | Numbe      | er           |            | Pin name (function after | Pin | I/O       |       |                                                                                                                                                                                                                                                       |                      |
|-------------|--------------|------------|--------------|------------|--------------------------|-----|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| WLCSP<br>25 | UFQFPN<br>32 | LQFP<br>48 | UFQFP<br>N48 | LQFP<br>64 | reset)                   |     | structure | Notes | Alternate functions                                                                                                                                                                                                                                   | Additional functions |
| 1           | -            | 26         | 26           | 34         | PB13                     | I/O | FT_fh     | -     | TIM1_CH1N, LPTIM2_CH1, I2C2_SDA, SPI2_SCK/I2S2_CK, USART3_CTS/USART3_NSS, LPUART1_CTS, FDCAN1_TX, I3C2_SDA, I2C1_SMBA, EVENTOUT                                                                                                                       | -                    |
| -           | -            | 27         | 27           | 35         | PB14                     | I/O | FT_h      | -     | TIM1_CH2N, LPTIM1_ETR, USART1_TX, SPI2_MISO/I2S2_SDI, USART3_RTS/USART3_DE, LPUART1_RTS/LPUART1_DE, EVENTOUT                                                                                                                                          | -                    |
| E1          | 18           | 28         | 28           | 36         | PB15                     | I/O | FT_ah     | -     | RTC_REFIN, TIM1_CH3N,<br>LPTIM1_CH1, LPTIM2_IN2,<br>USART1_RX,<br>SPI2_MOSI/I2S2_SDO,<br>SPI3_MISO/I2S3_SDI,<br>USART3_CTS/USART3_NSS,<br>LPUART1_RX, FDCAN1_TX,<br>I2S3_MCK,<br>USART2_RTS/USART2_DE,<br>COMP1_OUT, USART2_RX,<br>TIM3_CH4, EVENTOUT | PVD_IN               |
| -           | -            | -          | -            | 37         | PC6                      | I/O | FT_fh     | -     | TIM1_CH1, TIM3_CH1,<br>I3C2_SCL, I2C1_SMBA,<br>I2S2_MCK, I2C2_SCL,<br>FDCAN1_RX, USART2_TX,<br>EVENTOUT                                                                                                                                               | -                    |

|             | Table 10. STM32H503xx pin/ball definition (continued) |            |              |            |                          |      |           |        |                                                                                                                                                                                               |                      |  |
|-------------|-------------------------------------------------------|------------|--------------|------------|--------------------------|------|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--|
|             |                                                       | Numbe      |              | ı          | Pin name (function after | Pin  | I/O       | Notes  | Alternate functions                                                                                                                                                                           | Additional functions |  |
| WLCSP<br>25 | UFQFPN<br>32                                          | LQFP<br>48 | UFQFP<br>N48 | LQFP<br>64 | reset)                   | type | structure | 110103 | Alternate functions                                                                                                                                                                           | Additional functions |  |
| -           | -                                                     | -          | -            | 38         | PC7                      | I/O  | FT_fh     | -      | TRGIO, TIM1_CH2, TIM3_CH2, I3C2_SDA, SPI1_MOSI/I2S1_SDO, I2S3_MCK, I2C2_SDA, FDCAN1_TX, USART2_RX, EVENTOUT                                                                                   | -                    |  |
| -           | -                                                     | -          | -            | 39         | PC8                      | I/O  | FT_fh     | -      | TRACED1, TIM1_CH3, TIM3_CH3, I3C1_SCL, I2C1_SCL, SPI1_NSS/I2S1_WS, I2C2_SMBA, FDCAN1_RX, USART2_CK, EVENTOUT                                                                                  | -                    |  |
| -           | -                                                     | -          | -            | 40         | PC9                      | I/O  | FT_fh     | -      | MCO2, TIM1_CH4, TIM3_CH4, I3C1_SDA, I2C1_SDA, AUDIOCLK, SPI3_RDY, USART3_RTS/USART3_DE, FDCAN1_TX, USART2_CTS/USART2_NSS, EVENTOUT                                                            | -                    |  |
| C1          | 19                                                    | 29         | 29           | 41         | PA8                      | I/O  | FT_hs     | -      | MCO1, TIM1_CH1, TIM3_CH3, LPTIM2_IN1, USART2_TX, SPI1_RDY, SPI2_MOSI/I2S2_SDO, USART1_CK, LPUART1_CTS, FDCAN1_RX, USB_SOF, SPI2_NSS/I2S2_WS, SPI1_SCK/I2S1_CK, USART3_TX, TIM1_CH4N, EVENTOUT | -                    |  |



#### Table 10. STM32H503xx pin/ball definition (continued)

|             | Pin          | Numbe      | er           |            | Pin name (function after | Pin                  | I/O   |       |                                                                                                                                                                                |                      |
|-------------|--------------|------------|--------------|------------|--------------------------|----------------------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| WLCSP<br>25 | UFQFPN<br>32 | LQFP<br>48 | UFQFP<br>N48 | LQFP<br>64 | reset)                   | type structure Notes |       | Notes | Alternate functions                                                                                                                                                            | Additional functions |
| D1          | 20           | 30         | 30           | 42         | PA9                      | I/O                  | FT_hs | -     | TRACED2, TIM1_CH2, LPUART1_TX, SPI1_MISO/I2S1_SDI, SPI2_SCK/I2S2_CK, USART1_TX, SPI3_MOSI/I2S3_SDO, USART3_CK, EVENTOUT                                                        | -                    |
| -           | -            | 31         | 31           | 43         | PA10                     | I/O                  | FT_h  | -     | TIM1_CH3, LPUART1_RX,<br>LPTIM2_IN2, USART1_RX,<br>EVENTOUT                                                                                                                    | -                    |
| B1          | 21           | 32         | 32           | 44         | PA11                     | I/O                  | FT_h  | -     | TRGIO, TIM1_CH4, TIM3_CH2, LPUART1_CTS, USART2_RX, SPI2_NSS/I2S2_WS, SPI3_RDY, USART1_CTS/USART1_NSS, USART1_RX, FDCAN1_RX, USB_DM, USART3_RTS/USART3_DE, LPTIM2_CH2, EVENTOUT | -                    |
| A1          | 22           | 33         | 33           | 45         | PA12                     | I/O                  | FT_h  | -     | TRACED3, TIM1_ETR, TIM3_CH4,  LPUART1_RTS/LPUART1_DE, USART2_TX, SPI2_SCK/I2S2_CK, SPI2_RDY, USART1_RTS/USART1_DE, USART1_TX, FDCAN1_TX, USB_DP, USART3_RX, TIM2_CH4, EVENTOUT | -                    |

| Table 10. STM32H503xx pin/ball definition (continued) Pin Number |              |            |              |            |                          |                |       |       |                                                                                                                                                                                                                                                  |                         |
|------------------------------------------------------------------|--------------|------------|--------------|------------|--------------------------|----------------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
|                                                                  | Pin          | Numbe      | er           | 1          | Pin name (function after | Pin            | I/O   | Natas | Alta-mata formation a                                                                                                                                                                                                                            | A delta a sel formation |
| WLCSP<br>25                                                      | UFQFPN<br>32 | LQFP<br>48 | UFQFP<br>N48 | LQFP<br>64 | reset)                   | type structure |       | Notes | Alternate functions                                                                                                                                                                                                                              | Additional functions    |
| D2                                                               | 23           | 34         | 34           | 46         | PA13(JTMS/SWDIO)         | I/O            | FT_h  | (3)   | JTMS/SWDIO, TIM1_CH1,<br>LPTIM1_CH1, USART1_RX,<br>LPUART1_CTS, USART2_RX,<br>COMP1_OUT, TIM1_ETR,<br>EVENTOUT                                                                                                                                   | -                       |
| -                                                                | -            | 35         | 35           | 47         | VSS                      | S              | -     | ı     | -                                                                                                                                                                                                                                                | -                       |
| -                                                                | -            | 36         | 36           | 48         | VDD                      | S              | -     | -     | -                                                                                                                                                                                                                                                | -                       |
| C2                                                               | 24           | 37         | 37           | 49         | PA14(JTCK/SWCLK)         | I/O            | FT_h  | (3)   | JTCK/SWCLK, TIM1_CH2,<br>TIM3_CH1, LPTIM2_CH1,<br>LPTIM1_ETR, USART1_TX,<br>LPUART1_RTS/LPUART1_DE,<br>USART2_TX, TIM1_CH4N,<br>EVENTOUT                                                                                                         | -                       |
| A2                                                               | 25           | 38         | 38           | 50         | PA15(JTDI)               | I/O            | FT_hs | (3)   | JTDI, TIM2_CH1, LPTIM1_IN2,<br>LPTIM2_CH1, USART2_CK,<br>SPI1_NSS/I2S1_WS,<br>SPI3_NSS/I2S3_WS,<br>SPI2_MISO/I2S2_SDI,<br>USART1_CTS/USART1_NSS,<br>USART2_RX,<br>SPI3_SCK/I2S3_CK,<br>USART2_RTS/USART2_DE,<br>USART3_RX, TIM2_ETR,<br>EVENTOUT | -                       |
| -                                                                | -            | -          | -            | 51         | PC10                     | I/O            | FT_fh | -     | TIM1_BKIN2, I3C2_SCL, SPI1_MISO/I2S1_SDI, SPI3_SCK/I2S3_CK, USART3_TX, I2C2_SCL, FDCAN1_RX, USART2_RTS/USART2_DE, EVENTOUT                                                                                                                       | -                       |

Table 10. STM32H503xx pin/ball definition (continued)

| 1           |    |                      |              | -          | Table 10. 311413211303              | 777 PII |                  |       | , , , , , , , , , , , , , , , , , , ,                                                                                                                                           |                      |
|-------------|----|----------------------|--------------|------------|-------------------------------------|---------|------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| WLCSP<br>25 |    | Number<br>LQFP<br>48 | UFQFP<br>N48 | LQFP<br>64 | Pin name (function after Freset) ty |         | I/O<br>structure | Notes | Alternate functions                                                                                                                                                             | Additional functions |
| -           | -  | -                    | -            | 52         | PC11                                | I/O     | FT_fh            | -     | TIM2_CH2, I3C2_SDA, I2C1_SMBA, SPI1_RDY, SPI3_MISO/I2S3_SDI, USART3_RX, I2C2_SDA, TIM1_BKIN2, EVENTOUT                                                                          | -                    |
| -           | -  | -                    | -            | 53         | PC12                                | I/O     | FT_h             | -     | TRACED3, TIM2_CH4,<br>LPTIM1_CH1, LPTIM2_CH2,<br>SPI3_MOSI/I2S3_SDO,<br>USART3_CK, I2C2_SMBA,<br>TIM1_CH4, EVENTOUT                                                             | -                    |
| -           | -  | -                    | -            | 54         | PD2                                 | I/O     | FT_h             | -     | TRACED2, TIM2_CH3, TIM3_ETR, SPI3_NSS/I2S3_WS, USART3_CTS/USART3_NSS, USART2_RTS/USART2_DE, TIM2_ETR, EVENTOUT                                                                  | -                    |
| D3          | 26 | 39                   | 39           | 55         | PB3(JTDO/TRACESWO)                  | I/O     | FT_fhs           | (3)   | JTDO/TRACESWO, TIM2_CH2, LPTIM1_CH1, I3C2_SCL, I2C2_SDA, SPI1_SCK/I2S1_CK, SPI3_SCK/I2S3_CK, I2S2_MCK, I2C2_SCL, FDCAN1_RX, CRS_SYNC, I2C1_SMBA, USART3_TX, TIM1_BKIN, EVENTOUT | -                    |

Table 10. STM32H503xx pin/ball definition (continued)

|             | Pin          | Numbe      | er           |            | Pin name (function after | Pin | I/O       |       |                                                                                                                                                                                         |                      |
|-------------|--------------|------------|--------------|------------|--------------------------|-----|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| WLCSP<br>25 | UFQFPN<br>32 | LQFP<br>48 | UFQFP<br>N48 | LQFP<br>64 | reset)                   |     | structure | Notes | Alternate functions                                                                                                                                                                     | Additional functions |
| C4          | 27           | 40         | 40           | 56         | PB4(NJTRST)              | I/O | FT_fhs    | (3)   | NJTRST, TIM1_CH4N, TIM3_CH1, I3C2_SDA, LPTIM1_CH2, SPI1_MISO/I2S1_SDI, SPI3_MISO/I2S3_SDI, SPI2_NSS/I2S2_WS, I2C2_SDA, FDCAN1_TX, I2C1_SMBA, USART2_TX, TIM1_CH2, EVENTOUT              | -                    |
| В3          | 28           | 41         | 41           | 57         | PB5                      | I/O | FT_fhs    | -     | TRACECLK, TIM1_CH3, TIM3_CH2, I3C2_SCL, I2C1_SMBA, SPI1_MOSI/I2S1_SDO, SPI2_MISO/I2S2_SDI, SPI3_MOSI/I2S3_SDO, I2C2_SCL, FDCAN1_RX, I3C1_SDA, I2C1_SDA, USART2_RX, LPTIM1_IN1, EVENTOUT | -                    |
| B4          | 29           | 42         | 42           | 58         | PB6                      | I/O | FT_fhs    | -     | TRACED0, TIM1_CH3N, TIM3_CH3, I3C1_SCL, I2C1_SCL, I2S1_MCK, SPI3_RDY, USART1_TX, LPUART1_TX, FDCAN1_TX, USART2_CTS/USART2_NSS, USART2_CK, TIM1_CH2, EVENTOUT                            | -                    |

#### Table 10. STM32H503xx pin/ball definition (continued)

| Disk was a second |                     |       |              |            | 14510 101 011110211000          | <b> </b>    |                  |                           |                                                                                                                                                                                                         |                      |
|-------------------|---------------------|-------|--------------|------------|---------------------------------|-------------|------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| WLCSP             | Pin<br>UFQFPN<br>32 | Numbe | UFQFP<br>N48 | LQFP<br>64 | Pin name (function after reset) | Pin<br>type | I/O<br>structure | Notes Alternate functions |                                                                                                                                                                                                         | Additional functions |
| A4                | 30                  | 43    | 43           | 59         | PB7                             | I/O         | FT_fhs           | -                         | TRACED1, TIM1_CH2N, TIM3_ETR, I3C1_SDA, I2C1_SDA, AUDIOCLK, SPI3_SCK/I2S3_CK, USART1_RX, LPUART1_RX, FDCAN1_TX, I2S3_MCK, I2C2_SMBA, USART3_TX, TIM1_CH1, EVENTOUT                                      | WKUP5                |
| A3                | 31                  | 44    | 44           | 60         | воото                           | I           | В                | -                         | -                                                                                                                                                                                                       | -                    |
| A5                | 32                  | 45    | 45           | 61         | PB8                             | I/O         | FT_fhs           | -                         | TRACED2, TIM1_BKIN2,<br>LPTIM1_CH2, I3C1_SCL,<br>I2C1_SCL, SPI2_RDY,<br>I2S2_MCK, USART1_CK,<br>I2C2_SDA, FDCAN1_RX,<br>I3C2_SDA, I2C2_SMBA,<br>SPI1_NSS/I2S1_WS,<br>USART3_RX, LPTIM2_CH1,<br>EVENTOUT | -                    |
| -                 | -                   | 46    | 46           | 62         | VCAP                            | S           | -                | -                         | -                                                                                                                                                                                                       | -                    |
| -                 | -                   | 47    | 47           | 63         | VSS                             | S           | -                | -                         | -                                                                                                                                                                                                       | -                    |
| -                 | 1                   | 48    | 48           | 64         | VDD                             | S           | -                | ı                         | -                                                                                                                                                                                                       | -                    |
| B2                | -                   | -     | -            | -          | VDDIO2                          | S           | -                | -                         | -                                                                                                                                                                                                       | -                    |

<sup>1.</sup> PC13, PC14 and PC15 are supplied through the power switch (by VSW). Since the switch only sinks a limited amount of current, the use of PC13 to PC15 GPIOs in output mode is limited: - The speed must not exceed 2 MHz with a maximum load of 30 pF. These GPIOs must not be used as current sources (for example to drive a LED).

<sup>2.</sup> After a Backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function depends then on the content of the RTC registers that are not reset by the system reset. For details on how to manage these GPIOs, refer to the Backup domain and RTC register descriptions in the product reference manual.

<sup>3.</sup> After reset, these pins are configured as JTAG/SW debug alternate functions. The internal pull-up on PA15, PA13, PB4 pins and the internal pull-down on PA14 pin are activated too.

#### 4.3 **Alternate functions**

Table 11. Alternate function AF0 to AF7<sup>(1)</sup>

|        |      | AF0        | AF1       | AF2         | AF3                        | AF4                                    | AF5                            | AF6                               | AF7                                |
|--------|------|------------|-----------|-------------|----------------------------|----------------------------------------|--------------------------------|-----------------------------------|------------------------------------|
|        | Port | sys        | TIM1/2    | LPTIM1/TIM3 | I3C1/2/LPTIM2/<br>LPUART1  | I2C1/2/LPTIM1/2/SPI<br>1/I2S1/USART1/2 | LPTIM1/SPI1/I2S1/S<br>PI2/I2S2 | SPI1/I2S1/SPI2/I2S2/<br>SPI3/I2S3 | SPI2/I2S2/SPI3/I2<br>S3/USART1/2/3 |
|        | PA0  | RTC_OUT2   | TIM2_CH1  | TIM3_CH1    | LPTIM2_ETR                 | LPTIM1_ETR                             | LPTIM1_IN2                     | SPI3_RDY                          | USART2_CTS/<br>USART2_NSS          |
|        | PA1  | -          | TIM2_CH2  | -           | -                          | SPI1_NSS/I2S1_WS                       | LPTIM1_IN1                     | SPI3_SCK/I2S3_CK                  | USART2_RTS/<br>USART2_DE           |
|        | PA2  | -          | TIM2_CH3  | TIM3_ETR    | LPUART1_RX                 | SPI1_SCK/I2S1_CK                       | LPTIM1_IN2                     | SPI3_MISO/I2S3_SDI                | USART2_TX                          |
|        | PA3  | -          | TIM2_CH4  | -           | LPUART1_TX                 | SPI1_MISO/I2S1_SDI                     | SPI2_NSS/I2S2_WS               | SPI3_MOSI/I2S3_SDO                | USART2_RX                          |
|        | PA4  | -          | TIM1_CH2N | -           | LPTIM2_CH1                 | SPI1_MOSI/I2S1_SDO                     | SPI1_NSS/I2S1_WS               | SPI3_NSS/I2S3_WS                  | USART2_CK                          |
|        | PA5  | -          | TIM2_CH1  | LPTIM1_ETR  | LPTIM2_CH2                 | LPTIM1_CH1                             | SPI1_SCK/I2S1_CK               | I2S1_MCK                          | SPI2_SCK/I2S2_C<br>K               |
|        | PA6  | -          | TIM1_BKIN | TIM3_CH1    | -                          | -                                      | SPI1_MISO/I2S1_SDI             | -                                 | -                                  |
| Port A | PA7  | -          | TIM1_CH1N | TIM3_CH2    | LPTIM2_ETR                 | I2S1_MCK                               | SPI1_MOSI/I2S1_SDO             | I2S2_MCK                          | AUDIOCLK                           |
| Pol    | PA8  | MCO1       | TIM1_CH1  | TIM3_CH3    | LPTIM2_IN1                 | USART2_TX                              | SPI1_RDY                       | SPI2_MOSI/I2S2_SDO                | USART1_CK                          |
|        | PA9  | TRACED2    | TIM1_CH2  | -           | LPUART1_TX                 | SPI1_MISO/I2S1_SDI                     | SPI2_SCK/I2S2_CK               | -                                 | USART1_TX                          |
|        | PA10 | -          | TIM1_CH3  | -           | LPUART1_RX                 | LPTIM2_IN2                             | -                              | -                                 | USART1_RX                          |
|        | PA11 | TRGIO      | TIM1_CH4  | TIM3_CH2    | LPUART1_CTS                | USART2_RX                              | SPI2_NSS/I2S2_WS               | SPI3_RDY                          | USART1_CTS/USA<br>RT1_NSS          |
|        | PA12 | TRACED3    | TIM1_ETR  | TIM3_CH4    | LPUART1_RTS/<br>LPUART1_DE | USART2_TX                              | SPI2_SCK/I2S2_CK               | SPI2_RDY                          | USART1_RTS/<br>USART1_DE           |
|        | PA13 | JTMS/SWDIO | TIM1_CH1  | LPTIM1_CH1  | -                          | -                                      | -                              | -                                 | USART1_RX                          |
|        | PA14 | JTCK/SWCLK | TIM1_CH2  | TIM3_CH1    | LPTIM2_CH1                 | LPTIM1_ETR                             | -                              | -                                 | USART1_TX                          |
|        | PA15 | JTDI       | TIM2_CH1  | LPTIM1_IN2  | LPTIM2_CH1                 | USART2_CK                              | SPI1_NSS/I2S1_WS               | SPI3_NSS/I2S3_WS                  | SPI2_MISO/<br>I2S2_SDI             |

Table 11. Alternate function AF0 to AF7<sup>(1)</sup> (continued)

|        |      |                   |            |             |                           | inction Ai o to Ai i                   | (continued)                    |                                   |                                    |
|--------|------|-------------------|------------|-------------|---------------------------|----------------------------------------|--------------------------------|-----------------------------------|------------------------------------|
|        |      | AF0               | AF1        | AF2         | AF3                       | AF4                                    | AF5                            | AF6                               | AF7                                |
|        | Port | SYS               | TIM1/2     | LPTIM1/TIM3 | I3C1/2/LPTIM2/<br>LPUART1 | I2C1/2/LPTIM1/2/SPI<br>1/I2S1/USART1/2 | LPTIM1/SPI1/I2S1/S<br>PI2/I2S2 | SPI1/I2S1/SPI2/I2S2/<br>SPI3/I2S3 | SPI2/I2S2/SPI3/I2<br>S3/USART1/2/3 |
|        | PB0  | -                 | TIM1_CH2N  | TIM3_CH3    | -                         | LPTIM1_IN1                             | -                              | -                                 | -                                  |
|        | PB1  | -                 | TIM1_CH3N  | TIM3_CH4    | LPTIM2_ETR                | -                                      | LPTIM1_IN2                     | SPI2_MOSI/I2S2_SDO                | -                                  |
|        | PB2  | RTC_OUT2          | TIM1_CH2N  | LPTIM1_CH2  | -                         | SPI1_RDY                               | LPTIM1_CH1                     | SPI2_SCK/I2S2_CK                  | SPI3_MOSI/<br>I2S3_SDO             |
|        | PB3  | JTDO/TRACES<br>WO | TIM2_CH2   | LPTIM1_CH1  | I3C2_SCL                  | I2C2_SDA                               | SPI1_SCK/I2S1_CK               | SPI3_SCK/I2S3_CK                  | 12S2_MCK                           |
|        | PB4  | NJTRST            | TIM1_CH4N  | TIM3_CH1    | I3C2_SDA                  | LPTIM1_CH2                             | SPI1_MISO/I2S1_SDI             | SPI3_MISO/I2S3_SDI                | SPI2_NSS/<br>I2S2_WS               |
|        | PB5  | TRACECLK          | TIM1_CH3   | TIM3_CH2    | I3C2_SCL                  | I2C1_SMBA                              | SPI1_MOSI/I2S1_SDO             | SPI2_MISO/I2S2_SDI                | SPI3_MOSI/I2S3_S<br>DO             |
| Port B | PB6  | TRACED0           | TIM1_CH3N  | TIM3_CH3    | I3C1_SCL                  | I2C1_SCL                               | I2S1_MCK                       | SPI3_RDY                          | USART1_TX                          |
| ٩      | PB7  | TRACED1           | TIM1_CH2N  | TIM3_ETR    | I3C1_SDA                  | I2C1_SDA                               | AUDIOCLK                       | SPI3_SCK/I2S3_CK                  | USART1_RX                          |
|        | PB8  | TRACED2           | TIM1_BKIN2 | LPTIM1_CH2  | I3C1_SCL                  | I2C1_SCL                               | SPI2_RDY                       | I2S2_MCK                          | USART1_CK                          |
|        | PB10 | -                 | TIM2_CH3   | -           | LPTIM2_IN1                | I2C2_SCL                               | SPI2_SCK/I2S2_CK               | SPI3_NSS/I2S3_WS                  | USART3_TX                          |
|        | PB12 | -                 | TIM1_BKIN  | -           | -                         | I2C2_SMBA                              | SPI2_NSS/I2S2_WS               | -                                 | USART3_CK                          |
|        | PB13 | -                 | TIM1_CH1N  | -           | LPTIM2_CH1                | I2C2_SDA                               | SPI2_SCK/I2S2_CK               | -                                 | USART3_CTS/USA<br>RT3_NSS          |
|        | PB14 | -                 | TIM1_CH2N  | LPTIM1_ETR  | -                         | USART1_TX                              | SPI2_MISO/I2S2_SDI             | -                                 | USART3_RTS/<br>USART3_DE           |
|        | PB15 | RTC_REFIN         | TIM1_CH3N  | LPTIM1_CH1  | LPTIM2_IN2                | USART1_RX                              | SPI2_MOSI/I2S2_SDO             | SPI3_MISO/I2S3_SDI                | USART3_CTS/<br>USART3_NSS          |
|        |      |                   |            |             | •                         |                                        |                                |                                   | •                                  |

Table 11. Alternate function AF0 to AF7<sup>(1)</sup> (continued)

|        |      | AF0            | AF1        | AF2         | AF3                       | AF4                                    | AF5                            | AF6                               | AF7                                |
|--------|------|----------------|------------|-------------|---------------------------|----------------------------------------|--------------------------------|-----------------------------------|------------------------------------|
|        | Port | sys            | TIM1/2     | LPTIM1/TIM3 | I3C1/2/LPTIM2/<br>LPUART1 | I2C1/2/LPTIM1/2/SPI<br>1/I2S1/USART1/2 | LPTIM1/SPI1/I2S1/S<br>PI2/I2S2 | SPI1/I2S1/SPI2/I2S2/<br>SPI3/I2S3 | SPI2/I2S2/SPI3/I2<br>S3/USART1/2/3 |
|        | PC0  | -              | TIM1_ETR   | LPTIM1_CH2  | -                         | -                                      | SPI1_SCK/I2S1_CK               | -                                 | SPI2_RDY                           |
|        | PC1  | TRACED0        | -          | TIM3_ETR    | -                         | SPI1_NSS/I2S1_WS                       | SPI2_MOSI/I2S2_SDO             | -                                 | USART1_CTS/USA<br>RT1_NSS          |
|        | PC2  | PWR_<br>CSLEEP | -          | -           | -                         | SPI1_MISO/I2S1_SDI                     | SPI2_MISO/I2S2_SDI             | -                                 | USART1_RTS/<br>USART1_DE           |
|        | PC3  | PWR_CSTOP      | -          | -           | LPUART1_TX                | SPI1_MOSI/I2S1_SDO                     | SPI2_MOSI/I2S2_SDO             | -                                 | USART2_CTS/USA<br>RT2_NSS          |
|        | PC4  | -              | TIM2_CH4   | -           | LPTIM2_ETR                | SPI1_RDY                               | I2S1_MCK                       | -                                 | USART3_RX                          |
|        | PC5  | -              | TIM1_CH4N  | -           | -                         | -                                      | SPI1_SCK/I2S1_CK               | -                                 | -                                  |
| O      | PC6  | -              | TIM1_CH1   | TIM3_CH1    | I3C2_SCL                  | I2C1_SMBA                              | I2S2_MCK                       | -                                 | -                                  |
| Port   | PC7  | TRGIO          | TIM1_CH2   | TIM3_CH2    | I3C2_SDA                  | -                                      | SPI1_MOSI/I2S1_SDO             | 12S3_MCK                          | -                                  |
| _      | PC8  | TRACED1        | TIM1_CH3   | TIM3_CH3    | I3C1_SCL                  | I2C1_SCL                               | SPI1_NSS/I2S1_WS               | -                                 | -                                  |
|        | PC9  | MCO2           | TIM1_CH4   | TIM3_CH4    | I3C1_SDA                  | I2C1_SDA                               | AUDIOCLK                       | SPI3_RDY                          | USART3_RTS/<br>USART3_DE           |
|        | PC10 | -              | TIM1_BKIN2 | -           | I3C2_SCL                  | -                                      | SPI1_MISO/I2S1_SDI             | SPI3_SCK/I2S3_CK                  | USART3_TX                          |
|        | PC11 | -              | TIM2_CH2   | -           | I3C2_SDA                  | I2C1_SMBA                              | SPI1_RDY                       | SPI3_MISO/I2S3_SDI                | USART3_RX                          |
|        | PC12 | TRACED3        | TIM2_CH4   | LPTIM1_CH1  | LPTIM2_CH2                | -                                      | -                              | SPI3_MOSI/I2S3_SDO                | USART3_CK                          |
|        | PC13 | -              | -          | -           | -                         | -                                      | -                              | -                                 | -                                  |
|        | PC14 | -              | -          | -           | -                         | -                                      | -                              | -                                 | -                                  |
|        | PC15 | -              | -          | -           | -                         | -                                      | -                              | -                                 | -                                  |
| Port D | PD2  | TRACED2        | TIM2_CH3   | TIM3_ETR    | -                         | -                                      | -                              | SPI3_NSS/I2S3_WS                  | USART3_CTS/USA<br>RT3_NSS          |
| Ι      | PH0  | -              | -          | -           | -                         | -                                      | -                              | -                                 | -                                  |
| Port   | PH1  | -              | -          | -           | -                         | -                                      | -                              | -                                 | -                                  |

<sup>1.</sup> Refer to the next table for AF8 to AF15.



Table 12. Alternate function AF8 to AF15<sup>(1)</sup>

|        |      | AF8                          | AF9                       | AF10                         | AF11                        | AF12                   | AF13                     | AF14                  | AF15     |
|--------|------|------------------------------|---------------------------|------------------------------|-----------------------------|------------------------|--------------------------|-----------------------|----------|
| F      | Port | I2C2/I3C1/LPUA<br>RT1/USART1 | FDCAN1/USAR<br>T2/3       | CRS/I3C1/2/SPI<br>3/I2S3/USB | I2C1/2/SPI2/I2S<br>2/USART2 | COMP/SPI1/I2S<br>1     | USART2/3                 | LPTIM1/2/TIM1/<br>2/3 | SYS      |
|        | PA0  | USART1_CTS/US<br>ART1_NSS    | USART3_CTS/US<br>ART3_NSS | SPI3_NSS/I2S3_<br>WS         | I2S2_MCK                    | SPI1_MISO/I2S1_<br>SDI | USART3_CK                | TIM2_ETR              | EVENTOUT |
|        | PA1  | USART1_RX                    | USART2_CK                 | -                            | SPI2_RDY                    | -                      | -                        | TIM1_CH3              | EVENTOUT |
|        | PA2  | USART1_TX                    | -                         | -                            | -                           | -                      | -                        | TIM1_CH4              | EVENTOUT |
|        | PA3  | USART1_CK                    | -                         | -                            | -                           | -                      | USART3_RX                | TIM1_CH1N             | EVENTOUT |
|        | PA4  | USART1_RTS/<br>USART1_DE     | -                         | SPI3_MISO/I2S3_<br>SDI       | -                           | -                      | USART3_TX                | TIM1_BKIN             | EVENTOUT |
|        | PA5  | LPUART1_RTS/<br>LPUART1_DE   | USART2_TX                 | SPI3_MOSI/I2S3_<br>SDO       | USART2_CTS/US<br>ART2_NSS   | -                      | USART3_RX                | TIM2_ETR              | EVENTOUT |
|        | PA6  | -                            | -                         | -                            | -                           | -                      | -                        | -                     | EVENTOUT |
| ⋖      | PA7  | USART1_RTS/<br>USART1_DE     | USART3_RTS/<br>USART3_DE  | 12S3_MCK                     | SPI2_MISO/I2S2_<br>SDI      | -                      | USART3_CK                | TIM2_CH3              | EVENTOUT |
| Port A | PA8  | LPUART1_CTS                  | FDCAN1_RX                 | USB_SOF                      | SPI2_NSS/I2S2_<br>WS        | SPI1_SCK/I2S1_C<br>K   | USART3_TX                | TIM1_CH4N             | EVENTOUT |
|        | PA9  | -                            | -                         | SPI3_MOSI/I2S3_<br>SDO       | -                           | -                      | USART3_CK                | -                     | EVENTOUT |
|        | PA10 | -                            | -                         | -                            | -                           | -                      | -                        | -                     | EVENTOUT |
|        | PA11 | USART1_RX                    | FDCAN1_RX                 | USB_DM                       | -                           | -                      | USART3_RTS/<br>USART3_DE | LPTIM2_CH2            | EVENTOUT |
|        | PA12 | USART1_TX                    | FDCAN1_TX                 | USB_DP                       | -                           | -                      | USART3_RX                | TIM2_CH4              | EVENTOUT |
|        | PA13 | LPUART1_CTS                  | USART2_RX                 | -                            | -                           | COMP1_OUT              | -                        | TIM1_ETR              | EVENTOUT |
|        | PA14 | LPUART1_RTS/<br>LPUART1_DE   | USART2_TX                 | -                            | -                           | -                      | -                        | TIM1_CH4N             | EVENTOUT |
|        | PA15 | USART1_CTS/US<br>ART1_NSS    | USART2_RX                 | SPI3_SCK/I2S3_C<br>K         | USART2_RTS/<br>USART2_DE    | -                      | USART3_RX                | TIM2_ETR              | EVENTOUT |

Table 12. Alternate function AF8 to AF15<sup>(1)</sup> (continued)

| _      |      | ,                            | _                   |                              |                             | IO Al 13.7 (COIILI   |           |                       |          |
|--------|------|------------------------------|---------------------|------------------------------|-----------------------------|----------------------|-----------|-----------------------|----------|
|        |      | AF8                          | AF9                 | AF10                         | AF11                        | AF12                 | AF13      | AF14                  | AF15     |
| ı      | Port | I2C2/I3C1/LPUA<br>RT1/USART1 | FDCAN1/USAR<br>T2/3 | CRS/I3C1/2/SPI<br>3/I2S3/USB | I2C1/2/SPI2/I2S<br>2/USART2 | COMP/SPI1/I2S<br>1   | USART2/3  | LPTIM1/2/TIM1/<br>2/3 | SYS      |
|        | PB0  | -                            | USART2_TX           | -                            | -                           | -                    | -         | TIM1_ETR              | EVENTOUT |
|        | PB1  | -                            | USART2_RX           | -                            | -                           | COMP1_OUT            | -         | TIM1_CH1              | EVENTOUT |
|        | PB2  | -                            | USART2_CK           | -                            | -                           | -                    | -         | TIM2_CH1              | EVENTOUT |
|        | PB3  | I2C2_SCL                     | FDCAN1_RX           | CRS_SYNC                     | I2C1_SMBA                   | -                    | USART3_TX | TIM1_BKIN             | EVENTOUT |
|        | PB4  | I2C2_SDA                     | FDCAN1_TX           | -                            | I2C1_SMBA                   | -                    | USART2_TX | TIM1_CH2              | EVENTOUT |
|        | PB5  | I2C2_SCL                     | FDCAN1_RX           | I3C1_SDA                     | I2C1_SDA                    | -                    | USART2_RX | LPTIM1_IN1            | EVENTOUT |
|        | PB6  | LPUART1_TX                   | FDCAN1_TX           | -                            | USART2_CTS/US<br>ART2_NSS   | -                    | USART2_CK | TIM1_CH2              | EVENTOUT |
| Port B | PB7  | LPUART1_RX                   | FDCAN1_TX           | I2S3_MCK                     | I2C2_SMBA                   | -                    | USART3_TX | TIM1_CH1              | EVENTOUT |
| ۵      | PB8  | I2C2_SDA                     | FDCAN1_RX           | I3C2_SDA                     | I2C2_SMBA                   | SPI1_NSS/I2S1_<br>WS | USART3_RX | LPTIM2_CH1            | EVENTOUT |
|        | PB10 | I3C1_SDA                     | FDCAN1_TX           | I3C2_SCL                     | I2C1_SDA                    | -                    | USART3_CK | LPTIM2_CH2            | EVENTOUT |
|        | PB12 | USART1_CK                    | FDCAN1_RX           | -                            | -                           | -                    | -         | -                     | EVENTOUT |
|        | PB13 | LPUART1_CTS                  | FDCAN1_TX           | I3C2_SDA                     | I2C1_SMBA                   | -                    | -         | -                     | EVENTOUT |
|        | PB14 | LPUART1_RTS/<br>LPUART1_DE   | -                   | -                            | -                           | -                    | -         | -                     | EVENTOUT |
|        | PB15 | LPUART1_RX                   | FDCAN1_TX           | 12S3_MCK                     | USART2_RTS/<br>USART2_DE    | COMP1_OUT            | USART2_RX | TIM3_CH4              | EVENTOUT |

|                |      | AF8                          | AF9                      | AF10                         | AF11                        | AF12               | AF13                      | AF14                  | AF15     |
|----------------|------|------------------------------|--------------------------|------------------------------|-----------------------------|--------------------|---------------------------|-----------------------|----------|
| F              | Port | I2C2/I3C1/LPUA<br>RT1/USART1 | FDCAN1/USAR<br>T2/3      | CRS/I3C1/2/SPI<br>3/I2S3/USB | I2C1/2/SPI2/I2S<br>2/USART2 | COMP/SPI1/I2S<br>1 | USART2/3                  | LPTIM1/2/TIM1/<br>2/3 | SYS      |
|                | PC0  | -                            | -                        | -                            | -                           | -                  | -                         | -                     | EVENTOUT |
|                | PC1  | LPUART1_CTS                  | -                        | -                            | -                           | -                  | -                         | LPTIM2_IN1            | EVENTOUT |
|                | PC2  | LPUART1_RTS/<br>LPUART1_DE   | -                        | -                            | -                           | -                  | -                         | -                     | EVENTOUT |
|                | PC3  | -                            | -                        | -                            | -                           | -                  | -                         | LPTIM2_IN2            | EVENTOUT |
|                | PC4  | -                            | -                        | -                            | -                           | -                  | -                         | -                     | EVENTOUT |
|                | PC5  | -                            | -                        | -                            | -                           | COMP1_OUT          | -                         | LPTIM2_CH1            | EVENTOUT |
|                | PC6  | I2C2_SCL                     | FDCAN1_RX                | -                            | -                           | -                  | USART2_TX                 | -                     | EVENTOUT |
| l <sub>o</sub> | PC7  | I2C2_SDA                     | FDCAN1_TX                | -                            | -                           | -                  | USART2_RX                 | -                     | EVENTOUT |
| Port C         | PC8  | I2C2_SMBA                    | FDCAN1_RX                | -                            | -                           | -                  | USART2_CK                 | -                     | EVENTOUT |
|                | PC9  | -                            | FDCAN1_TX                | -                            | -                           | -                  | USART2_CTS/US<br>ART2_NSS | -                     | EVENTOUT |
|                | PC10 | I2C2_SCL                     | FDCAN1_RX                | -                            | -                           | -                  | USART2_RTS/<br>USART2_DE  | -                     | EVENTOUT |
|                | PC11 | I2C2_SDA                     | -                        | -                            | -                           | -                  | -                         | TIM1_BKIN2            | EVENTOUT |
|                | PC12 | I2C2_SMBA                    | -                        | -                            | -                           | -                  | -                         | TIM1_CH4              | EVENTOUT |
|                | PC13 | -                            | -                        | -                            | -                           | -                  | -                         | -                     | EVENTOUT |
|                | PC14 | -                            | -                        | -                            | -                           | -                  | -                         | -                     | EVENTOUT |
|                | PC15 | -                            | -                        | -                            | -                           | -                  | -                         | -                     | EVENTOUT |
| Port D         | PD2  | -                            | USART2_RTS/<br>USART2_DE | -                            | -                           | -                  | -                         | TIM2_ETR              | EVENTOUT |
| Ħ              | PH0  | -                            | -                        | -                            | -                           | -                  | -                         | -                     | EVENTOUT |
| Port H         | PH1  | -                            | -                        | -                            | -                           | -                  | -                         | -                     | EVENTOUT |

<sup>1.</sup> Refer to the previous table for AF0 to AF7.

Electrical characteristics STM32H503xx

#### 5 Electrical characteristics

#### 5.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>.

#### 5.1.1 Minimum and maximum values

Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage, and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_J$  = 25 °C and  $T_J$  =  $T_{Jmax}$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes, and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean  $\pm 3\sigma$ ).

#### 5.1.2 Typical values

Unless otherwise specified, typical data is based on  $T_J$  = 25 °C,  $V_{DD}$  =  $V_{DDA}$  = 3.3 V (for the 1.71  $\leq$   $V_{DD}$   $\leq$  3.6 V voltage range). They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean  $\pm 2\sigma$ ).

#### 5.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

#### 5.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 9.

#### 5.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in *Figure 10*.



#### 5.1.6 Power supply scheme



Figure 11. Power supply scheme

**Caution:** If there are two VCAP pins (such as the LQFP64 package), each pin must be connected to a 2.2 μF (typical) capacitor (for a total around 4.4 μF). If only one VCAP pin is available, it must be connected to a 4.7 μF capacitor.

47/

DS14053 Rev 4 71/172

Electrical characteristics STM32H503xx

Note: Refer to "Getting started with STM32H5 MCU hardware development" (AN5711) for more

details.

**Caution:** Each power supply pair (V<sub>DD</sub>/V<sub>SS</sub>, V<sub>DDA</sub>/V<sub>SSA</sub>, and so on) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible

to, or below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device. It is not recommended to remove filtering capacitors to reduce

PCB size or cost. This might cause incorrect operation of the device.

#### 5.1.7 Current consumption measurement

The  $I_{DD}$  parameters given in various tables in the next sections represent the total MCU consumption including the current supplying  $V_{DD}$ ,  $V_{DDIO2}$ ,  $V_{DDA}$ , and  $V_{BAT}$ .



Figure 12. Current consumption measurement scheme

### 5.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 13: Voltage characteristics*, *Table 14: Current characteristics*, and *Table 15: Thermal characteristics* can cause permanent damage to the device. These are stress ratings only and the functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Device mission profile (application conditions) is compliant with the JEDEC JESD47 qualification standard. Extended mission profiles are available on demand.

| Symbol                                              | Ratings                                                                                                      | Min  | Max  | Unit |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|------|------|
| V <sub>DDx</sub> - V <sub>SS</sub>                  | External main supply voltage (including $V_{DD}^{(2)(3)(4)}$ , $V_{DDA}$ , and $V_{DDIO2}$ , and $V_{BAT}$ ) | -0.3 | 4.0  | V    |
| V <sub>DDIOx</sub> <sup>(3)</sup> - V <sub>SS</sub> | I/O supply when HSLV= 0                                                                                      | -0.3 | 4.0  | V    |
|                                                     | I/O supply when HSLV = 1                                                                                     | -0.3 | 2.75 |      |

Table 13. Voltage characteristics<sup>(1)</sup>



| Symbol                            | Ratings                                                                     | Min                                                                                                                             | Мах                                                                                                    | Unit |
|-----------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|
|                                   | Input voltage on FT_xxx pins                                                | V <sub>SS</sub> -0.3                                                                                                            | min (min(V <sub>DD</sub> , V <sub>DDA</sub> ,<br>V <sub>DDIO2</sub> ) + 4.0, 6.0 V) <sup>(6)(7)</sup>  |      |
| (5)                               | Input voltage on FT_t in VBAT mode                                          | V <sub>SS</sub> -0.3                                                                                                            | min (min(V <sub>BAT</sub> , V <sub>DDA</sub> ,<br>V <sub>DDIO2</sub> ) + 4.0, 6.0 V) <sup>(6)(7)</sup> | .,   |
| V <sub>IN</sub> <sup>(5)</sup>    | Input voltage on TT_xx pins                                                 | V <sub>SS</sub> -0.3                                                                                                            | 4.0                                                                                                    | V    |
|                                   | Input voltage on BOOT0 pin                                                  | V <sub>SS</sub> -0.3                                                                                                            | min (min(V <sub>DD</sub> , V <sub>DDA</sub> ,<br>V <sub>DDIO2</sub> ) + 4.0, 6.0 V) <sup>(3)(4)</sup>  |      |
|                                   | Input voltage on any other pins                                             | $V_{SS}$ -0.3 4.0 $V_{SS}$ -0.3 $\min_{V_{DDIO2}} (\min_{V_{DD}}, V_{DDA}, V_{DDIO2}) + 4.0, 6.0 V)^{(3)(4)}$ $V_{SS}$ -0.3 4.0 |                                                                                                        |      |
| $ \Delta V_{DDx} $                | Variations between different V <sub>DDX</sub> power pins of the same domain | -                                                                                                                               | 50.0                                                                                                   | mV   |
| V <sub>SSx</sub> -V <sub>SS</sub> | Variations between all the different ground pins                            | -                                                                                                                               | 50.0                                                                                                   | IIIV |

Table 13. Voltage characteristics<sup>(1)</sup> (continued)

- All main power (VDD, VDDA, VDDIO2, and VBAT) and ground (VSS, VSSA) pins must always be connected to the external power supply, in the permitted range.
- 2. If HSLV = 0.
- 3.  $V_{DDIO1}$  or  $V_{DDIO2}$ .  $V_{DDIO1} = V_{DD}$ .

 $\sum |I_{INJ(PIN)}|$ 

- 4. HSLV = High-speed low-voltage mode. Refer to "General-purpose I/Os" (GPIO) section of RM0492.
- 5. VIN maximum must always be respected. Refer to for the maximum allowed injected current values.
- 6. This formula has to be applied only on the power supplies related to the IO structure described in the pin definition table.
- 7. To sustain a voltage higher than 4 V the internal pull-up/pull-down resistors must be disabled.

| Symbol                       | Ratings                                                                            | Max    | Unit |
|------------------------------|------------------------------------------------------------------------------------|--------|------|
| ∑IV <sub>DD</sub>            | Total current into sum of all V <sub>DD</sub> power lines (source) <sup>(1)</sup>  | 200    |      |
| ∑IV <sub>SS</sub>            | Total current out of sum of all V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 200    |      |
| IV <sub>DD</sub>             | Maximum current into each V <sub>DD</sub> power pin (source) <sup>(1)</sup>        | 100    |      |
| IV <sub>SS</sub>             | Maximum current out of each V <sub>SS</sub> ground pin (sink) <sup>(1)</sup>       | 100    |      |
| I <sub>IO(PIN)</sub>         | Output current sunk/sourced by any I/O and control pin                             | 20     | mA   |
| ΣL                           | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup>       | 140    |      |
| ΣΙ <sub>ΙΟ(PIN)</sub>        | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup>    | 140    |      |
| I <sub>INJ(PIN)</sub> (3)(4) | Injected current on FT_xxx, TT_xx, NRST pins                                       | -5 / 0 |      |
|                              |                                                                                    |        | T    |

**Table 14. Current characteristics** 

 All main power (VDD, VDDA, VDDIO2, and VBAT) and ground (VSS, VSSA) pins must always be connected to the external power supplies, in the permitted range.

Total injected current (sum of all I/Os and control pins)<sup>(5)</sup>

- This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages.
- Positive injection (when V<sub>IN</sub> > V<sub>DDIOx</sub>) is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value.
- A negative injection is induced by VIN < VSS. IINJ(PIN) must never be exceeded. Refer also to Table 13: Voltage characteristics for the minimum allowed input voltage values.

4

DS14053 Rev 4 73/172

±25

5. When several inputs are submitted to a current injection, the maximum  $\sum |I_{\text{INJ}(\text{PIN})}|$  is the absolute sum of the negative injected currents (instantaneous values).

**Table 15. Thermal characteristics** 

| Symbol            | Ratings                      | Value              | Unit |
|-------------------|------------------------------|--------------------|------|
| T <sub>STG</sub>  | Storage temperature range    | -65 to +150        | °C   |
| T <sub>Jmax</sub> | Maximum junction temperature | 130 <sup>(1)</sup> | °C   |

<sup>1.</sup> The junction temperature is limited to 105 °C in the VOS0 voltage range.

# 5.3 Operating condition

# 5.3.1 General operating conditions

Table 16. General operating conditions

| Symbol                            | Parameter                                            | Operating conditions                                                            | Min                 | Тур | Max | Unit |
|-----------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------|---------------------|-----|-----|------|
| V                                 | Standard operating                                   | HSLV <sup>(1)</sup> = 0                                                         | 1.71 <sup>(2)</sup> | ı   | 3.6 | V    |
| V <sub>DD</sub>                   | voltage                                              | HSLV <sup>(1)</sup> = 1                                                         | 1.71 <sup>(2)</sup> | ı   | 2.7 | V    |
| V <sub>DDIO2</sub> <sup>(3)</sup> |                                                      | At least one I/O in PA8, PA9, PA15 and PB[3:8] is used, HSLV <sup>(1)</sup> = 0 | 1.08                | -   | 3.6 |      |
|                                   | PA8, PA9, PA15 and<br>PB[3:8] I/Os supply<br>voltage | At least one I/O in PA8, PA9, PA15 and PB[3:8] is used, HSLV <sup>(1)</sup> = 1 | 1.08                | -   | 2.7 | V    |
|                                   |                                                      | PA8, PA9, PA15, and PB[3:8] are not used, HSLV <sup>(1)</sup> = 0               | 0                   | -   | 3.6 |      |
|                                   |                                                      | COMP is used                                                                    | 1.62                | -   |     |      |
|                                   |                                                      | DAC is used                                                                     | 1.8                 | -   |     |      |
| V <sub>DDA</sub>                  | Analog supply voltage                                | OPAMP is used                                                                   | 2.0                 | -   | 3.6 | V    |
|                                   |                                                      | ADC is used                                                                     | 1.62                | -   |     |      |
|                                   |                                                      | ADC, DAC, OPAMP, and COMP are not used                                          | 0                   | -   |     |      |
| V <sub>BAT</sub>                  | Backup operating voltage                             | -                                                                               | 1.2                 | -   | 3.6 | V    |

Table 16. General operating conditions (continued)

| Symbol             | Parameter                                                                                                | Operating conditions               | Min  | Тур  | Max                                                                                                          | Unit |  |
|--------------------|----------------------------------------------------------------------------------------------------------|------------------------------------|------|------|--------------------------------------------------------------------------------------------------------------|------|--|
| $V_{IN}$           |                                                                                                          | All I/O except TT_xx               | -0.3 | -    | min (min (V <sub>DD</sub> ,<br>V <sub>DDA</sub> , V <sub>DDIO2</sub> ) +<br>3.6V, 5.5 V) <sup>(4)(5)</sup>   |      |  |
|                    | I/O input voltage                                                                                        | Input voltage on FT_t in VBAT mode | -0.3 | -    | min (min (V <sub>BAT</sub> ,<br>V <sub>DDA</sub> , V <sub>DDIO2</sub> ) +<br>3.6 V, 5.5 V) <sup>(4)(5)</sup> | V    |  |
|                    |                                                                                                          | TT_xx I/O                          | -0.3 |      | V <sub>DDIOx</sub> + 0.3                                                                                     |      |  |
|                    |                                                                                                          | VOS0 <sup>(6)</sup>                | 1.30 | 1.35 | 1.40                                                                                                         |      |  |
|                    | Internal regulator ON                                                                                    | VOS1                               | 1.15 | 1.20 | 1.26                                                                                                         | V    |  |
|                    | Internal regulator ON                                                                                    | VOS2                               | 1.05 | 1.10 | 1.15                                                                                                         | V    |  |
|                    |                                                                                                          | VOS3                               | 0.95 | 1.00 | 1.05                                                                                                         |      |  |
| V <sub>CORE</sub>  | Regulator OFF:<br>external VCORE voltage<br>must be supplied from<br>external regulator on<br>VCAP pins. | VOS0 <sup>(6)</sup>                | 1.32 | 1.35 | 1.40                                                                                                         |      |  |
|                    |                                                                                                          | VOS1                               | 1.17 | 1.20 | 1.26                                                                                                         | V    |  |
|                    |                                                                                                          | VOS2                               | 1.07 | 1.10 | 1.15                                                                                                         | V    |  |
|                    |                                                                                                          | VOS3                               | 0.97 | 1.00 | 1.05                                                                                                         |      |  |
|                    |                                                                                                          | SVOS3                              | -    | 1.0  | -                                                                                                            |      |  |
|                    | Stop mode                                                                                                | SVOS4                              | -    | 0.9  | -                                                                                                            | V    |  |
|                    |                                                                                                          | SVOS5                              | -    | 0.74 | -                                                                                                            |      |  |
|                    |                                                                                                          | VOS0 <sup>(6)</sup>                | -    | -    | 250                                                                                                          |      |  |
| £                  | ALID alsolv for average                                                                                  | VOS1                               | -    | -    | 200                                                                                                          |      |  |
| f <sub>HCLK</sub>  | AHB clock frequency                                                                                      | VOS2                               | -    | -    | 150                                                                                                          | MHz  |  |
|                    |                                                                                                          | VOS3                               | -    | -    | 100                                                                                                          |      |  |
|                    |                                                                                                          | VOS0 <sup>(6)</sup>                | -    | -    | 250                                                                                                          |      |  |
| f <sub>PCLKx</sub> | APB1, APB2, APB3 clock                                                                                   | VOS1                               | -    | -    | 200                                                                                                          |      |  |
| (x=1,2,3)          | frequency                                                                                                | VOS2                               | -    | -    | 150                                                                                                          | MHz  |  |
|                    |                                                                                                          | VOS3                               | -    | -    | 100                                                                                                          | 1    |  |

Table 16. General operating conditions (continued)

| Symbol                        | Parameter                                                              | Operatir                                                           | ng conditions        | Min | Тур    | Max     | Unit |  |
|-------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------|-----|--------|---------|------|--|
|                               |                                                                        | WLCSP25                                                            |                      | -   | -      | 557.62  |      |  |
|                               |                                                                        | UFQFPN32                                                           |                      | -   | -      | 1122.19 |      |  |
|                               | Power dissipation at $T_A = 85 ^{\circ}\text{C}$ for suffix $6^{(8)}$  | UFQFPN48                                                           |                      | -   | -      | 1525.42 | mW   |  |
|                               | TA GO O TOT GUILLING                                                   | LQFP48                                                             |                      | -   | -      | 831.79  | 1    |  |
|                               |                                                                        | LQFP64                                                             |                      | -   | -      | 920.25  |      |  |
|                               |                                                                        | WLCSP25                                                            |                      | -   | -      | 309.79  |      |  |
| P <sub>D</sub> <sup>(7)</sup> |                                                                        | UFQFPN32                                                           |                      | -   | -      | 623.44  |      |  |
|                               | Power dissipation at $T_A = 105 ^{\circ}\text{C}$ for suffix $7^{(8)}$ | UFQFPN48                                                           |                      | -   | -      | 847.46  | mW   |  |
|                               | TA TOO O TO! GUIIIX !                                                  | LQFP48                                                             |                      | -   | -      | 462.11  |      |  |
|                               | LQFP64                                                                 |                                                                    | -                    | -   | 511.25 |         |      |  |
|                               |                                                                        | WLCSP25                                                            |                      | -   | -      | 61.96   |      |  |
|                               |                                                                        | UFQFPN32                                                           |                      | -   | -      | 124.69  |      |  |
|                               | Power dissipation at $T_A = 125 ^{\circ}\text{C}$ for suffix $7^{(8)}$ | UFQFPN48                                                           |                      | -   | -      | 169.49  | mW   |  |
|                               | ^                                                                      | LQFP48                                                             |                      | -   | -      | 92.42   |      |  |
|                               |                                                                        | LQFP64                                                             |                      | -   | -      | 102.25  |      |  |
|                               | Ambient temperature for the suffix 6 version                           | Maximum powe                                                       | er dissipation       |     | ı      | 85      |      |  |
| $T_A$                         | Ambient temperature for                                                | Maximum power                                                      | er dissipation       | -40 | -      | 105     | °C   |  |
|                               | Ambient temperature for the suffix 7 version                           | LDO bypass mode,<br>or in low dissipation at 125 °C <sup>(9)</sup> |                      |     | -      | 125     |      |  |
|                               | lunation tomporature                                                   | Suffix 6 and 7                                                     | VOS0                 | -40 | -      | 105     |      |  |
| $T_J$                         | Junction temperature range                                             | version                                                            | VOS1, VOS2, and VOS3 | -40 | -      | 130     | °C   |  |

IO\_VDD\_HSLV option byte to be used for all I/Os, which are supplied by VDD pin except PA8, PA9, PA15, and PB[3:8]
I/Os. IO\_VDDIO2\_HSLV option byte to be used for PA8, PA9, PA15, and PB[3:8] I/Os, which are supplied by the VDDIO2
pin. When the VDDIO2 power supply pin is not available, enabling HSLV on PA8, PA9, PA15, and PB[3:8] pins is still
possible via the IO\_VDDIO2\_HSLV option byte.

- 2. When RESET is released, the functionality is guaranteed down to VPDR minimum.
- 3. Dedicated power supply pin VDDIO2 is only available on the WLCSP25 package.
- This formula has to be applied on power supplies related to the IO structure described by the pin definition table. Maximum I/O input voltage is the smallest value between min (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDIO2</sub>) + 3.6 V and 5.5 V.
- For operation with voltage higher than min (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDIO2</sub>) +0.3 V, the internal pull-up and pull-down resistors must be disabled.
- 6. In VOS0 mode, the max  $T_J$  is 105 °C.
- P<sub>Dmax</sub> is calculated based on relevant O<sub>JA</sub> (characterized in line with JEDEC51-2), for further details, see Section 6.7: Package thermal characteristics and the AN5036.
- If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see Section 6.7: Package thermal characteristics).
- In the low-power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see Section 6.7: Package thermal characteristics).



Table 17. Maximum allowed clock frequencies

| Symbol <sup>(1)(2)</sup>          | Parameter Parameter | VOS0 | VOS1 | VOS2 | VOS3 | Unit |
|-----------------------------------|---------------------|------|------|------|------|------|
| f <sub>CPU</sub>                  | CPU                 | 250  | 200  | 150  | 100  |      |
| f <sub>HCLK</sub>                 | АНВ                 | 250  | 200  | 150  | 100  |      |
| f <sub>PCLK</sub>                 | APB                 | 250  | 200  | 150  | 100  |      |
| f <sub>fdcan_ker_ck</sub>         | FDCAN               | 250  | 200  | 150  | 100  |      |
| f <sub>I2C_ker_ck</sub>           | I2C[1:2]            | 250  | 200  | 150  | 100  |      |
| f <sub>I3C_ker_ck</sub>           | I3C[1:2]            | 250  | 200  | 150  | 100  |      |
| f <sub>lptim_ker_ck</sub>         | LPTIM[1:2]          | 250  | 200  | 150  | 100  |      |
| f <sub>tim_ker_ck</sub>           | TIM[1:3],TIM[6:7]   | 250  | 200  | 150  | 100  |      |
| f <sub>rng_clk</sub>              | RNG                 | 50   | 50   | 50   | 50   | MHz  |
| f <sub>spi_ker_ck</sub>           | SPI[1:3]            | 250  | 200  | 150  | 100  |      |
| f <sub>lpuart_ker_ck</sub>        | LPUART1             | 250  | 200  | 150  | 100  |      |
| f <sub>usart_ker_ck</sub>         | USART1/2/3          | 250  | 200  | 150  | 100  |      |
| f <sub>usb_ker_ck</sub>           | USB                 | 50   | 50   | 50   | 50   |      |
| f <sub>adc_ker_ck</sub>           | ADC                 | 125  | 100  | 75   | 50   |      |
| f <sub>adc_ker_ck_input</sub> (3) | ADC                 | 250  | 200  | 150  | 100  |      |
| f <sub>dac_ker_ck</sub>           | DAC                 | 250  | 200  | 150  | 100  |      |
| f <sub>rtc_ker_ck</sub>           | RTC                 | 1    | 1    | 1    | 1    |      |

<sup>1.</sup> Specified by design - Not tested in production.

77/172

<sup>2.</sup> The maximum kernel clock frequencies can be limited by the maximum peripheral clock frequency (refer to each peripheral electrical characteristic).

<sup>3.</sup> This maximum kernel clock frequency does not take in account the maximum ADC clock frequency (refer to *Table 63: 12-bit ADC characteristics*).

## 5.3.2 VCAP external capacitor

Stabilization for the embedded LDO regulator is achieved by connecting an external capacitor  $C_{\text{EXT}}$  to the VCAPx (one or two pins depending on the packages).  $C_{\text{EXT}}$  is specified in *Table 18: VCAP operating condition*. Two external capacitors must be connected to VCAP pins (for more information, refer to the AN5711 (Getting started with STM32H5 MCU hardware development).

Figure 13. External capacitor C<sub>EXT</sub>



1. Legend: ESR is the equivalent series resistance.

Table 18. VCAP operating condition

| Symbol           | Parameter                          | Conditions            |
|------------------|------------------------------------|-----------------------|
| C <sub>EXT</sub> | External capacitor for LDO enabled | 2.2 μF <sup>(1)</sup> |
| ESR              | ESR of external capacitor          | < 100 mΩ              |

<sup>1.</sup> This value corresponds to the  $C_{\text{EXT}}$  typical value. A variation of  $\pm 20~\%$  is tolerated.

When the internal LDO voltage regulator is switched OFF, the two 2.2  $\mu$ F VCAP capacitors are not required. However, all VCAPx package pins must be connected and it is recommended to add a ceramic filtering capacitor of 100 nF as close as possible to each VCAPx pin.

# 5.3.3 Operating conditions at power-up / power-down

Subject to general operating conditions for  $T_A$ .

Operating conditions at power-up / power-down (regulator ON)

Table 19. Operating conditions at power-up/power-down (regulator ON)

| Symbol              | Parameter                          | Min | Max | Unit  |
|---------------------|------------------------------------|-----|-----|-------|
| T <sub>VDD</sub>    | V <sub>DD</sub> rise time rate     | 0   | 8   |       |
| · VDD               | V <sub>DD</sub> fall time rate     | 10  | 8   |       |
| т                   | V <sub>DDA</sub> rise time rate    | 0   | 8   |       |
| T <sub>VDDA</sub>   | V <sub>DDA</sub> fall time rate    | 10  | 8   | μs/V  |
| T                   | T <sub>VDDIO2</sub> rise time rate | 0   | 8   | μ5/ ν |
| T <sub>VDDIO2</sub> | T <sub>VDDIO2</sub> fall time rate | 10  | 8   |       |
| T                   | T <sub>VBAT</sub> rise time rate   | 0   | 8   |       |
| T <sub>VBAT</sub>   | T <sub>VBAT</sub> fall time rate   | 10  | 8   |       |

# 5.3.4 Embedded reset and power control block characteristics

The parameters given in *Table 20: Embedded reset and power control block characteristics* are derived from tests performed under ambient temperature and VDD supply voltage conditions summarized in *Table 16: General operating conditions*.

Table 20. Embedded reset and power control block characteristics<sup>(1)</sup>

| Symbol                                 | Parameter                                              | Conditions             | Min  | Тур  | Max   | Unit |
|----------------------------------------|--------------------------------------------------------|------------------------|------|------|-------|------|
| t <sub>RSTTEMPO</sub> (2)              | Reset temporization after POR is detected              | V <sub>DD</sub> rising | -    | 377  | 550   | μs   |
| V                                      | Power-on/power-down reset threshold                    | Rising edge            | 1.62 | 1.67 | 1.71  |      |
| V <sub>POR/PDR</sub>                   | VPOR/PDR (BORH_EN =0)                                  | Falling edge           | 1.58 | 1.62 | 1.68  |      |
| V ·                                    | Brownout reset threshold 1                             | Rising edge            | 2.04 | 2.10 | 2.15  |      |
| V <sub>BOR1</sub>                      | (BORH_EN =1)                                           | Falling edge           | 1.95 | 2.00 | 2.06  |      |
| V                                      | Brownout reset threshold 2                             | Rising edge            | 2.34 | 2.41 | 2.47  |      |
| V <sub>BOR2</sub>                      | (BORH_EN =1)                                           | Falling edge           | 2.25 | 2.31 | 2.37  |      |
| V                                      | Brownout reset threshold 3                             | Rising edge            | 2.63 | 2.70 | 2.78  |      |
| V <sub>BOR3</sub>                      | (BORH_EN =1)                                           | Falling edge           | 2.54 | 2.61 | 2.68  |      |
| V                                      | Programmable voltage detector (PVD)                    | Rising edge            | 1.90 | 1.96 | 2.01  |      |
| $V_{PVD0}$                             | threshold 0                                            | Falling edge           | 1.81 | 1.86 | 1.91  |      |
| V                                      | Programmable voltage detector (PVD)                    | Rising edge            | 2.05 | 2.10 | 2.16  | V    |
| V <sub>PVD1</sub>                      | threshold 1                                            | Falling edge           | 1.96 | 2.01 | 2.06  | V    |
| V                                      | Programmable voltage detector (PVD)                    | Rising edge            | 2.19 | 2.26 | 2.32  |      |
| V <sub>PVD2</sub>                      | threshold 2                                            | Falling edge           | 2.10 | 2.15 | 2.21  |      |
| N/                                     | Programmable voltage detector (PVD)                    | Rising edge            | 2.35 | 2.41 | 2.47  |      |
| V <sub>PVD3</sub>                      | threshold 3                                            | Falling edge           | 2.25 | 2.31 | 2.37  |      |
| V                                      | Programmable voltage detector (PVD)                    | Rising edge            | 2.49 | 2.56 | 2.62  |      |
| $V_{PVD4}$                             | threshold 4                                            | Falling edge           | 2.39 | 2.45 | 2.51  |      |
| V                                      | Programmable voltage detector (PVD)                    | Rising edge            | 2.64 | 2.71 | 2.78  |      |
| $V_{PVD5}$                             | threshold 5                                            | Falling edge           | 2.55 | 2.61 | 2.68  |      |
|                                        | Programmable voltage detector (PVD)                    | Rising edge            | 2.78 | 2.86 | 2.94  |      |
| V <sub>PVD6</sub>                      | threshold 6                                            | Falling edge           | 2.69 | 2.76 | 2.83  |      |
| V <sub>POR/PDR</sub>                   | Hysteresis for power-on/power-down reset               | Hysteresis in run mode | -    | 43   | -     | mV   |
| V <sub>hyst_BOR_PVD</sub>              | Hysteresis voltage of BOR (unless BORH_EN = 0) and PVD | Hysteresis in run mode | -    | 100  | -     | IIIV |
| I <sub>DD_BOR_PVD</sub> <sup>(2)</sup> | BOR and PVD consumption from V <sub>DD</sub>           | -                      | -    | -    | 0.630 |      |
| I <sub>DD_POR_PDR</sub>                | POR and PDR consumption from V <sub>DD</sub>           | -                      | 0.8  | -    | 1.2   | μA   |

| Symbol                                   | Parameter                                                                              | Conditions   | Min  | Тур  | Max  | Unit |
|------------------------------------------|----------------------------------------------------------------------------------------|--------------|------|------|------|------|
| V                                        | V voltage monitor 0 threshold                                                          | Rising edge  | 1.66 | 1.71 | 1.76 |      |
| V <sub>AVD0</sub>                        | V <sub>DDA</sub> voltage monitor 0 threshold                                           | Falling edge | 1.56 | 1.61 | 1.66 |      |
| V                                        | V voltage monitor 1threshold                                                           | Rising edge  | 2.06 | 2.12 | 2.19 |      |
| V <sub>AVD1</sub>                        | V <sub>DDA</sub> voltage monitor 1threshold                                            | Falling edge | 1.96 | 2.02 | 2.08 | V    |
| V                                        | V voltage monitor 2 threshold                                                          | Rising edge  | 2.42 | 2.50 | 2.58 | ľ    |
| V <sub>AVD2</sub>                        | V <sub>DDA</sub> voltage monitor 2 threshold                                           | Falling edge | 2.35 | 2.42 | 2.49 |      |
| V                                        | V voltage monitor 2 threshold                                                          | Rising edge  | 2.74 | 2.83 | 2.91 |      |
| V <sub>AVD3</sub>                        | V <sub>DDA</sub> voltage monitor 3 threshold                                           | Falling edge | 2.64 | 2.72 | 2.80 |      |
| V <sub>IO2VM</sub>                       | V <sub>DDIO2</sub> voltage monitor threshold                                           | -            | -    | 0.9  | -    | V    |
| V <sub>hyst_AVD</sub>                    | Hysteresis of V <sub>DDA</sub> voltage detector                                        | -            | -    | 100  | -    | mV   |
| I <sub>DD_AVD_IO2VM</sub> <sup>(2)</sup> | Power voltage detector consumption from V <sub>DD</sub> (AVD, IO2VM)                   | -            | -    | -    | 0.25 |      |
| I <sub>DD_AVD_A</sub> <sup>(2)</sup>     | V <sub>DDA</sub> analog voltage detector<br>consumption from VDDA (resistor<br>bridge) | -            | -    | -    | 0.25 | μА   |

Table 20. Embedded reset and power control block characteristics<sup>(1)</sup> (continued)

## 5.3.5 Embedded reference voltage

The parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21*.

**Symbol Conditions** Min Max Unit **Parameter** Тур V<sub>REFINT</sub>(1) Internal reference voltage -40 °C < T<sub>.1</sub> < +130 °C 1.180 1.216 1.255 V ADC sampling time when reading the  $t_{S\_vrefint}{}^{(2)(3)}$ 4.3 internal reference voltage V<sub>BAT</sub> sampling time when reading the 9 μs t<sub>S vbat</sub> internal V<sub>BAT</sub> voltage Start time of reference voltage buffer  $t_{\text{start\_vrefint}}^{(3)}$ 4.4 when the ADC is enabled I<sub>refbuf</sub><sup>(3)</sup> Reference buffer consumption for ADC  $V_{DD} = 3.3 \text{ V}$ 9 13.5 23 μΑ Internal reference voltage spread  $\Delta V_{\mathsf{REFINT}}{}^{(3)}$ -40°C < T<sub>J</sub> < +130 °C mV 5 15 over the temperature range Average temperature ppm/°C  $\mathsf{T}_{\mathsf{Coeff}}$ Average temperature coefficient 20 70 coefficient Average voltage coefficient  $3.0 \text{ V} < \text{V}_{DD} < 3.6 \text{ V}$ 1370 ppm/V  $V_{DDcoeff}$ 

Table 21. Embedded reference voltage

<sup>1.</sup> Evaluated by characterization and not tested in production, unless otherwise specified.

<sup>2.</sup> Specified by design - Not tested in production.

|                                         |                       |            | · · · / |     |     |                          |
|-----------------------------------------|-----------------------|------------|---------|-----|-----|--------------------------|
| Symbol                                  | Parameter             | Conditions | Min     | Тур | Max | Unit                     |
| V <sub>REFINT_DIV1</sub> (3)            | 1/4 reference voltage |            | -       | 25  | -   |                          |
| V <sub>REFINT_DIV2</sub> <sup>(3)</sup> | 1/2 reference voltage | -          |         | 50  | -   | %<br>V <sub>REFINT</sub> |
| V <sub>REFINT DIV3</sub> (3)            | 3/4 reference voltage |            | -       | 75  | -   | IXLI IIVI                |

Table 21. Embedded reference voltage (continued)

- 1.  $V_{\mbox{\scriptsize REFINT}}$  does not take into account package and soldering effects.
- 2. The shortest sampling time for the application can be determined by multiple iterations.
- 3. Specified by design Not tested in production.

Table 22. Internal reference voltage calibration value

|   | Symbol                  | Parameter                                                           | Memory address            |
|---|-------------------------|---------------------------------------------------------------------|---------------------------|
| i | V <sub>REFINT_CAL</sub> | Raw data acquired at temperature of 30 °C, V <sub>DDA</sub> = 3.3 V | 0x08FF F810 - 0x08FF F811 |

## 5.3.6 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 12: Current consumption measurement scheme*.

All the run mode current consumption measurements given in this section are performed with a CoreMark code.

### Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in analog input mode.
- All peripherals are disabled except when explicitly mentioned.
- The flash memory access time is adjusted with the minimum wait-state number, depending on the f<sub>HCLK</sub> frequency (refer to the table "FLASH recommended number of wait states and programming delay" available in the reference manual).
- When the peripherals are enabled, f<sub>PCLK</sub> = HCLK.

The parameters given in the below tables are derived from tests performed under supply voltage conditions summarized in *Table 16: General operating conditions* and unless otherwise specified at ambient temperature.

The typical and maximum current consumptions provided in the following tables are given for LDO regulator ON.

Table 23. Typical and maximum current consumption in run mode, code with data processing running from flash memory, 2-ways instruction cache ON, PREFETCH ON

|                          | <u>_</u>                   |                 |          |                            |            |                       | Ma                    | ax <sup>(1)</sup>      |                        |       |      |      |    |     |      |       |       |       |  |
|--------------------------|----------------------------|-----------------|----------|----------------------------|------------|-----------------------|-----------------------|------------------------|------------------------|-------|------|------|----|-----|------|-------|-------|-------|--|
| Symbol                   | Parameter                  | Condition       | s        | f <sub>HCLK</sub><br>(MHz) | Typ<br>LDO | T <sub>J</sub> = 25°C | T <sub>J</sub> = 85°C | T <sub>J</sub> = 105°C | T <sub>J</sub> = 130°C | Unit  |      |      |    |     |      |       |       |       |  |
|                          |                            |                 |          | 250                        | 25.5       | 27.16                 | 34.76                 | 41.26                  | -                      |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 | VOS0     | 215                        | 22.0       | 23.57                 | 31.24                 | 37.75                  | -                      |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 |          | 200                        | 20.0       | 21.63                 | 29.37                 | 35.89                  | -                      |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 |          | 200                        | 17.5       | 18.67                 | 23.89                 | 28.64                  | 37.39                  |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 | VOS1     | 180                        | 16.0       | 17.19                 | 22.45                 | 27.21                  | 35.94                  |       |      |      |    |     |      |       |       |       |  |
|                          |                            | All peripherals | VU31     | 168                        | 14.5       | 15.83                 | 21.13                 | 25.88                  | 34.60                  |       |      |      |    |     |      |       |       |       |  |
|                          |                            | disabled        | disabled | oled                       | 150        | 13.5                  | 14.25                 | 19.59                  | 24.34                  | 33.04 |      |      |    |     |      |       |       |       |  |
|                          |                            |                 | VOS2     | 150                        | 12.0       | 13.01                 | 17.12                 | 20.98                  | 28.19                  |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 | VOS2     | 100                        | 8.5        | 9.11                  | 13.34                 | 17.20                  | 24.40                  |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 |          | 100                        | 7.8        | 8.36                  | 11.57                 | 14.70                  | 20.62                  |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 | VOS3     | 60                         | 5.0        | 5.52                  | 8.81                  | 11.92                  | 17.82                  |       |      |      |    |     |      |       |       |       |  |
| I <sub>DD</sub><br>(Run) | Supply current in run mode |                 |          | 25                         | 2.5        | 2.96                  | 6.31                  | 9.41                   | 15.30                  | mA    |      |      |    |     |      |       |       |       |  |
| (IXuII)                  |                            |                 |          | 250                        | 43.0       | 45.89                 | 53.12                 | 59.58                  | -                      |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 | VOS0     | 215                        | 37.0       | 39.68                 | 47.02                 | 53.51                  | -                      |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 |          | 200                        | 34.0       | 36.63                 | 44.04                 | 50.54                  | -                      |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 |          | 200                        | 30.0       | 31.82                 | 36.69                 | 41.41                  | 50.19                  |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 | VOS1     | 180                        | 27.5       | 29.02                 | 33.97                 | 38.70                  | 47.47                  |       |      |      |    |     |      |       |       |       |  |
|                          | All peripherals enabled    |                 | 150      | 22.5                       | 24.09      | 29.17                 | 33.91                 | 42.66                  |                        |       |      |      |    |     |      |       |       |       |  |
|                          |                            | enabled         | VOS2     | 150                        | 20.5       | 21.99                 | 25.82                 | 29.66                  | 36.90                  |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 | V 0 0 2  | 100                        | 14.0       | 15.08                 | 19.13                 | 22.99                  | 30.20                  |       |      |      |    |     |      |       |       |       |  |
|                          |                            |                 | 100      | 13.0                       | 13.77      | 16.81                 | 19.92                 | 25.84                  |                        |       |      |      |    |     |      |       |       |       |  |
|                          |                            | V               | VOS3     | VOS3                       | VOS3       | VOS3                  | VOS3                  | VOS3                   | VOS3                   | VOS3  | VOS3 | VOS3 | 60 | 8.2 | 8.73 | 11.94 | 15.05 | 20.96 |  |
|                          |                            |                 |          | 25                         | 3.8        | 4.28                  | 7.60                  | 10.69                  | 16.59                  |       |      |      |    |     |      |       |       |       |  |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

Table 24. Typical and maximum current consumption in run mode, code with data processing running from flash memory, 1-way instruction cache ON, PREFETCH ON

|                 | <u>.</u>       |                          | <b>3</b> . |                            |            |                       | Ma                       | ax <sup>(1)</sup>      |                        |      |
|-----------------|----------------|--------------------------|------------|----------------------------|------------|-----------------------|--------------------------|------------------------|------------------------|------|
| Symbol          | Parameter      | Condition                | ıs         | <sup>f</sup> HCLK<br>(MHz) | Typ<br>LDO | T <sub>J</sub> = 25°C | T <sub>J</sub> =<br>85°C | T <sub>J</sub> = 105°C | T <sub>J</sub> = 130°C | Unit |
|                 |                |                          | VOS0       | 250                        | 22.5       | 24.26                 | 31.96                    | 38.49                  | -                      |      |
|                 |                |                          | VO30       | 200                        | 17.7       | 19.32                 | 27.14                    | 33.65                  | -                      |      |
|                 |                |                          |            | 200                        | 15.5       | 16.67                 | 21.97                    | 26.74                  | 35.48                  |      |
|                 |                |                          | VOS1       | 180                        | 14.3       | 15.40                 | 20.73                    | 25.50                  | 34.24                  |      |
|                 |                | All peripherals disabled |            | 150                        | 11.8       | 12.76                 | 18.16                    | 22.93                  | 31.65                  |      |
|                 |                |                          | VOS2       | 150                        | 10.9       | 11.66                 | 15.83                    | 19.71                  | 26.93                  |      |
| I <sub>DD</sub> | Supply current |                          | VU32       | 100                        | 7.6        | 8.24                  | 12.51                    | 16.37                  | 23.58                  | mA   |
| (Run)           | in run mode    |                          | VOS3       | 100                        | 6.9        | 7.48                  | 10.77                    | 13.89                  | 19.83                  | IIIA |
|                 |                |                          | VU33       | 25                         | 2.3        | 2.76                  | 6.12                     | 9.23                   | 15.14                  |      |
|                 |                |                          | VOS0       | 250                        | 40.3       | 42.96                 | 50.28                    | 56.78                  | -                      |      |
|                 |                |                          | VOS1       | 200                        | 28.1       | 29.79                 | 34.74                    | 39.48                  | 48.27                  |      |
|                 |                | All peripherals enabled  | VOS1       | 180                        | 25.6       | 27.20                 | 32.22                    | 36.96                  | 45.75                  |      |
|                 |                |                          | VOS2       | 150                        | 19.5       | 20.62                 | 24.52                    | 28.38                  | 35.63                  |      |
|                 |                |                          | VOS3       | 100                        | 12.1       | 12.90                 | 15.98                    | 19.10                  | 25.05                  |      |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

Table 25. Typical and maximum current consumption in Run mode, code with data processing running from SRAM with cache 1-WAY

|        | L.                         |                          | -    |                            |            |                       | Ma                    | ax <sup>(1)</sup>         |                        |      |
|--------|----------------------------|--------------------------|------|----------------------------|------------|-----------------------|-----------------------|---------------------------|------------------------|------|
|        | Parameter                  | Condition                | ıs   | f <sub>HCLK</sub><br>(MHz) | Typ<br>LDO | T <sub>J</sub> = 25°C | T <sub>J</sub> = 85°C | T <sub>J</sub> =<br>105°C | T <sub>J</sub> = 130°C | Unit |
|        |                            |                          |      | 250                        | 21.5       | 23.20                 | 30.91                 | 37.44                     | -                      |      |
|        |                            |                          | VOS0 | 215                        | 18.6       | 20.14                 | 27.95                 | 34.46                     | -                      |      |
|        |                            |                          |      | 200                        | 17.0       | 18.47                 | 26.29                 | 32.79                     | -                      |      |
|        |                            |                          |      | 200                        | 14.9       | 15.90                 | 21.21                 | 25.98                     | 34.73                  |      |
|        |                            |                          | VOS1 | 180                        | 13.7       | 14.72                 | 20.06                 | 24.83                     | 33.57                  |      |
|        | Supply current in run mode | All peripherals disabled |      | 150                        | 11.3       | 12.19                 | 17.61                 | 22.37                     | 31.11                  | mA   |
| (Kull) |                            |                          | VOS2 | 150                        | 10.4       | 11.15                 | 15.33                 | 19.20                     | 26.43                  |      |
|        |                            |                          | VU32 | 100                        | 7.2        | 7.90                  | 12.17                 | 16.04                     | 23.25                  |      |
|        |                            |                          |      | 100                        | 6.7        | 7.20                  | 10.47                 | 13.59                     | 19.53                  |      |
|        |                            |                          | VOS3 | 60                         | 4.3        | 4.81                  | 8.15                  | 11.27                     | 17.20                  |      |
|        |                            |                          |      | 25                         | 2.2        | 2.69                  | 6.05                  | 9.16                      | 15.07                  |      |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

Table 26. Typical and maximum current consumption in Run mode, code with data processing running from SRAM with cache 2-WAY

|                 | _              |                 |      |                            | Tun        |                       |                       |                           |                        |      |
|-----------------|----------------|-----------------|------|----------------------------|------------|-----------------------|-----------------------|---------------------------|------------------------|------|
| Symbol          | Parameter      | Condition       | s    | f <sub>HCLK</sub><br>(MHz) | Typ<br>LDO | T <sub>J</sub> = 25°C | T <sub>J</sub> = 85°C | T <sub>J</sub> =<br>105°C | T <sub>J</sub> = 130°C | Unit |
|                 |                |                 |      | 250                        | 24.6       | 26.30                 | 33.94                 | 40.48                     | -                      |      |
|                 |                |                 | VOS0 | 215                        | 21.2       | 22.80                 | 30.54                 | 37.06                     | -                      |      |
|                 |                |                 |      | 200                        | 19.4       | 20.93                 | 28.70                 | 35.19                     | -                      |      |
|                 |                |                 |      | 200                        | 17.0       | 18.04                 | 23.28                 | 28.05                     | 36.84                  |      |
|                 |                |                 | VOS1 | 180                        | 15.6       | 16.62                 | 21.92                 | 26.70                     | 35.45                  |      |
| I <sub>DD</sub> | Supply current | All peripherals | VU31 | 168                        | 14.3       | 15.31                 | 20.64                 | 25.43                     | 34.17                  | mA   |
| (Run)           | in run mode    | disabled        |      | 150                        | 12.8       | 13.78                 | 19.15                 | 23.92                     | 32.66                  | ША   |
|                 |                |                 | VOS2 | 150                        | 11.8       | 12.57                 | 16.71                 | 20.58                     | 27.82                  |      |
|                 |                |                 | VU32 | 100                        | 8.2        | 8.83                  | 13.08                 | 16.95                     | 24.18                  |      |
|                 |                |                 |      | 100                        | 7.6        | 8.10                  | 11.33                 | 14.47                     | 20.42                  |      |
|                 |                |                 | VOS3 | 60                         | 4.9        | 5.37                  | 8.67                  | 11.81                     | 17.73                  |      |
|                 |                |                 |      | 25                         | 2.4        | 2.90                  | 6.26                  | 9.37                      | 15.29                  |      |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

Table 27. Typical current consumption in run mode with CoreMark

| Symbol          | Parameter      | Conditions                                         |        | f <sub>HCLK</sub> | Тур  | Unit | Тур   | Unit                 |
|-----------------|----------------|----------------------------------------------------|--------|-------------------|------|------|-------|----------------------|
| Syı             | Para           | Peripheral                                         | Code   | (MHz)             | LDO  |      | LDO   |                      |
|                 |                |                                                    |        | 250               | 25.5 |      | 102.0 |                      |
|                 |                | All peripherals disabled,                          |        | 200               | 17.5 |      | 87.5  |                      |
|                 |                | instruction cache 2-WAY,                           | FLASH  | 168               | 14.5 |      | 86.3  |                      |
|                 |                | prefetch ON                                        |        | 150               | 12.0 |      | 80.0  |                      |
|                 |                |                                                    |        | 100               | 7.8  |      | 78.0  |                      |
|                 |                |                                                    |        | 250               | 22.5 |      | 90.0  |                      |
|                 |                | All peripherals disabled, instruction cache 1-WAY, | FLASH  | 200               | 15.5 |      | 77.5  |                      |
|                 |                | prefetch ON                                        |        | 150               | 10.9 |      | 72.7  |                      |
| I <sub>DD</sub> | Supply current |                                                    |        | 100               | 6.9  | mA   | 69.0  | υΔ/M/H <del>-z</del> |
| (Run)           | in run mode    |                                                    |        | 250               | 26.1 | ША   | 104.4 | μΑ/MHz               |
|                 |                |                                                    |        | 200               | 17.0 |      | 85.0  |                      |
|                 |                | All peripherals disabled, instruction cache 2-WAY  | SRAM   | 168               | 14.3 |      | 85.1  |                      |
|                 |                |                                                    |        | 150               | 11.8 |      | 78.7  |                      |
|                 |                |                                                    |        | 100               | 7.6  |      | 76.0  |                      |
|                 |                |                                                    |        | 250               | 21.5 |      | 86.0  |                      |
|                 |                | All peripherals disabled,                          | SRAM   | 200               | 14.9 |      | 74.5  |                      |
|                 |                | instruction cache 1-WAY                            | SRAM - | 150               | 10.4 |      | 69.3  |                      |
|                 |                |                                                    |        | 100               | 6.7  |      | 67.0  |                      |

Table 28. Typical current consumption in run mode with SecureMark running from flash memory

| Symbol          | Parameter      | Conditions                              |       | f <sub>HCLK</sub> | Тур  | Unit | Тур   | Unit       |
|-----------------|----------------|-----------------------------------------|-------|-------------------|------|------|-------|------------|
| Syr             | Para           | Peripheral                              | Code  | (MHz)             | LDO  |      | LDO   |            |
|                 |                |                                         |       | 250               | 27.2 |      | 108.8 |            |
|                 |                | All peripherals disabled,               |       | 180               | 17.3 |      | 96.4  |            |
|                 |                | instruction cache 2-WAY,<br>prefetch ON | FLASH | 168               | 15.9 |      | 94.9  |            |
|                 |                |                                         |       | 150               | 13.3 |      | 88.5  |            |
| I <sub>DD</sub> | Supply current |                                         |       | 100               | 8.5  | mA   | 85.4  | μΑ/MHz     |
| (Run)           | in run mode    |                                         |       | 250               | 24.6 | ША   | 98.3  | µA/IVII IZ |
|                 |                | All peripherals disabled,               |       | 180               | 15.7 |      | 87.3  | 1          |
|                 |                | instruction cache 1-WAY,                | FLASH | 168               | 14.4 |      | 85.9  |            |
|                 |                | prefetch ON                             |       | 150               | 12.1 |      | 80.5  |            |
|                 |                |                                         |       | 100               | 7.8  |      | 77.7  |            |

Table 29. Typical and maximum current consumption in Sleep mode

|                 | _              |                 |           |                            |            |                       |                       |                           |                           |      |
|-----------------|----------------|-----------------|-----------|----------------------------|------------|-----------------------|-----------------------|---------------------------|---------------------------|------|
| Symbol          | Parameter      | Condition       | s         | f <sub>HCLK</sub><br>(MHz) | Typ<br>LDO | T <sub>J</sub> = 25°C | T <sub>J</sub> = 85°C | T <sub>J</sub> =<br>105°C | T <sub>J</sub> =<br>130°C | Unit |
|                 |                |                 | VOS0      | 250                        | 5.1        | 6.34                  | 14.19                 | 20.59                     | -                         |      |
|                 |                |                 | VO30      | 200                        | 3.9        | 5.06                  | 12.91                 | 19.29                     | -                         |      |
|                 |                |                 |           | 200                        | 3.4        | 4.14                  | 9.65                  | 14.33                     | 22.95                     |      |
|                 |                |                 | VOS1      | 180                        | 3.4        | 4.14                  | 9.65                  | 14.33                     | 22.95                     |      |
| I <sub>DD</sub> | Supply current | All peripherals | VO31      | 168                        | 2.9        | 3.68                  | 9.19                  | 13.87                     | 22.48                     | mA   |
| (Sleep)         | in Sleep mode  | disabled        |           | 150                        | 2.7        | 3.42                  | 8.94                  | 13.61                     | 22.22                     | ША   |
|                 |                |                 | VOS2      | 150                        | 2.5        | 3.00                  | 7.36                  | 11.17                     | 18.31                     |      |
|                 |                |                 | VU32      | 100                        | 2.0        | 2.50                  | 6.86                  | 10.67                     | 17.79                     |      |
|                 |                |                 | VOS3      | 100                        | 1.8        | 2.20                  | 5.63                  | 8.71                      | 14.59                     |      |
|                 |                |                 | V 0 0 0 0 | 60                         | 1.4        | 1.83                  | 5.27                  | 8.35                      | 14.21                     |      |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

Table 30. Typical and maximum current consumption in Stop mode

|                 | _                 |                             |       |            | -                     | M                        | ax <sup>(1)</sup>         |                        |      |
|-----------------|-------------------|-----------------------------|-------|------------|-----------------------|--------------------------|---------------------------|------------------------|------|
| Symbol          | Parameter         | Condition                   | s     | Typ<br>LDO | T <sub>J</sub> = 25°C | T <sub>J</sub> =<br>85°C | T <sub>J</sub> =<br>105°C | T <sub>J</sub> = 130°C | Unit |
|                 |                   | Flash memory in             | SVOS3 | 0.088      | 0.38                  | 3.05                     | 5.48                      | 10.15                  |      |
|                 |                   | low power mode,             | SVOS4 | 0.070      | 0.28                  | 2.33                     | 4.26                      | 8.04                   |      |
|                 |                   | SRAM1/2 ON                  | SVOS5 | 0.054      | 0.18                  | 1.60                     | 3.01                      | 5.82                   |      |
|                 |                   | Flash memory in             | SVOS3 | 0.103      | 0.40                  | 3.07                     | 5.51                      | 10.19                  |      |
| I <sub>DD</sub> | Supply current in | normal mode,<br>SRAM1/2 ON  | SVOS4 | 0.085      | 0.29                  | 2.35                     | 4.29                      | 8.08                   | mA   |
| (Stop)          | Stop              | Flash memory in             | SVOS3 | 0.085      | 0.37                  | 2.99                     | 5.37                      | 9.95                   | ША   |
|                 |                   | low power mode,             | SVOS4 | 0.068      | 0.27                  | 2.29                     | 4.18                      | 7.88                   |      |
|                 |                   | SRAM1/2 OFF                 | SVOS5 | 0.052      | 0.17                  | 1.56                     | 2.91                      | 5.64                   |      |
|                 | Flash memory in   |                             | SVOS3 | 0.100      | 0.39                  | 3.02                     | 5.40                      | 9.99                   |      |
|                 |                   | normal mode,<br>SRAM1/2 OFF | SVOS4 | 0.083      | 0.29                  | 2.31                     | 4.21                      | 7.93                   |      |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

Table 31. Typical and maximum current consumption in Standby mode

|                 | <b>.</b>                  | Condit        | ions                             |       | Тур   |      |       | Max <sup>(1)</sup>     |                        |                            |                         |      |
|-----------------|---------------------------|---------------|----------------------------------|-------|-------|------|-------|------------------------|------------------------|----------------------------|-------------------------|------|
| Symbol          | Parameter                 | Backup<br>RAM | RTC<br>and<br>LSE <sup>(2)</sup> | 1.8 V | 2.4 V | 3 V  | 3.3 V | T <sub>J</sub> = 25 °C | T <sub>J</sub> = 85 °C | T <sub>J</sub> =<br>105 °C | T <sub>J</sub> = 130 °C | Unit |
|                 | Cupply ourrent            | OFF           | OFF                              | 2.47  | 2.66  | 2.91 | 3.05  | 4.02                   | 8.05                   | 13.86                      | 30.71                   |      |
| I <sub>DD</sub> | Supply current in Standby | ON            | OFF                              | 3.49  | 3.73  | 4.01 | 4.20  | 5.67                   | 12.90                  | 22.16                      | 48.95                   |      |
| (Standby)       | mode,<br>IWDG OFF         | OFF           | ON                               | 2.84  | 3.05  | 3.31 | 3.49  | ı                      | ı                      | ı                          | ı                       | μA   |
|                 | 100001                    | ON            | ON                               | 3.86  | 4.12  | 4.44 | 4.66  | -                      | -                      | -                          | -                       |      |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

<sup>2.</sup> LSE is in medium low-drive mode.

| _               | er                       | Condit        | ions                             |      | Тур  | (V)  |      |                     | Max <sup>(1</sup>      | ) (°C)               |                      |      |
|-----------------|--------------------------|---------------|----------------------------------|------|------|------|------|---------------------|------------------------|----------------------|----------------------|------|
| Symbol          | Parameter                | Backup<br>RAM | RTC<br>and<br>LSE <sup>(2)</sup> | 1.62 | 2    | 3    | 3.3  | T <sub>J</sub> = 25 | T <sub>J</sub> =<br>85 | T <sub>J</sub> = 105 | T <sub>J</sub> = 130 | Unit |
|                 |                          | OFF           | OFF                              | 0.01 | 0.01 | 0.02 | 0.03 | 0.10                | 1.34                   | 3.39                 | 9.76                 |      |
| I <sub>DD</sub> | Supply current           | ON            | OFF                              | 0.73 | 0.86 | 1.07 | 1.16 | 1.98                | 8.33                   | 14.91                | 34.23                |      |
| (VBAT)          | in V <sub>BAT</sub> mode | OFF           | ON                               | 0.32 | 0.35 | 0.38 | 0.45 | ı                   | -                      | -                    | -                    | μA   |
|                 |                          | ON            | ON                               | 1.33 | 1.39 | 1.52 | 1.65 | -                   | -                      | -                    | -                    |      |

Table 32. Typical and maximum current consumption in VBAT mode

- 1. Evaluated by characterization Not tested in production.
- 2. LSE is in medium low-drive mode.

### I/O system current consumption

I/O static current consumption

All the I/Os used as inputs with pull-up generate a current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 53: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

An additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins, which should be configured as analog inputs.

#### Caution:

Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid a current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

## I/O dynamic current consumption

In addition to the internal peripheral current consumption, the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin:

$$I_{SW} = V_{DDx} \times f_{SW} \times C_{L}$$

#### Where:

- I<sub>SW</sub> is the current sunk by a switching I/O to charge/discharge the capacitive load
- V<sub>DDx</sub> is the MCU supply voltage
- f<sub>SW</sub> is the I/O switching frequency
- C<sub>L</sub> is the total capacitance seen by the I/O pin: C = C<sub>INT</sub>+ C<sub>EXT +</sub> C<sub>S</sub>

The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.

## On-chip peripheral current consumption

The MCU is placed under the following conditions:

- At startup, all I/O pins are in analog input configuration.
- All peripherals are disabled unless otherwise mentioned.
- f<sub>HCLK</sub> is the CPU clock.

The given value is calculated by measuring the difference of current consumption:

- With all peripherals clocked off
- With only one peripheral clocked on
- $f_{HCLK}$  = 250 MHz (scale 0),  $f_{HCLK}$  = 200 MHz (scale 1),  $f_{HCLK}$  = 150 MHz (scale 2),  $f_{HCLK}$  = 100 MHz (scale 3)
- The ambient operating temperature and supply voltage conditions are summarized in *Table 16: General operating conditions*

Table 33. Peripheral current consumption in Sleep mode

| BUS  | Peripheral  |      | IDD  | (typ) |      | Unit   |
|------|-------------|------|------|-------|------|--------|
| B03  | Peripilerai | VOS0 | VOS1 | VOS2  | VOS3 | Offic  |
|      | SRAM1       | 0.69 | 0.60 | 0.55  | 0.51 |        |
|      | BKPSRAM     | 1.01 | 0.89 | 0.81  | 0.74 |        |
|      | GTZC1       | 1.12 | 0.98 | 0.90  | 0.81 |        |
|      | ICACHE      | 0.84 | 0.75 | 0.68  | 0.62 |        |
| AHB1 | RAMCFG      | 0.48 | 0.41 | 0.38  | 0.35 | μΑ/MHz |
|      | CRC         | 0.35 | 0.31 | 0.28  | 0.27 |        |
|      | FLASH       | 7.88 | 6.89 | 6.28  | 5.71 |        |
|      | GPDMA2      | 0.33 | 0.29 | 0.26  | 0.25 |        |
|      | GPDMA1      | 0.43 | 0.38 | 0.35  | 0.32 |        |

Table 33. Peripheral current consumption in Sleep mode (continued)

| DUIO  | Barinkanal |      | -    | (typ) |      | Unit       |
|-------|------------|------|------|-------|------|------------|
| BUS   | Peripheral | VOS0 | VOS1 | VOS2  | VOS3 | Unit       |
|       | SRAM2      | 0.95 | 0.85 | 0.77  | 0.70 |            |
|       | RNG        | 0.81 | 0.72 | 0.66  | 0.59 |            |
|       | HASH       | 0.87 | 0.77 | 0.71  | 0.64 |            |
|       | DAC1       | 1.18 | 1.04 | 0.95  | 0.86 |            |
| ALIDO | ADC1       | 1.30 | 1.15 | 1.05  | 0.95 | A /A 41 1— |
| AHB2  | GPIOH      | 0.08 | 0.08 | 0.07  | 0.06 | - μA/MHz   |
|       | GPIOD      | 0.05 | 0.05 | 0.04  | 0.03 |            |
|       | GPIOC      | 0.06 | 0.05 | 0.05  | 0.04 |            |
|       | GPIOB      | 0.09 | 0.07 | 0.07  | 0.06 |            |
|       | GPIOA      | 0.06 | 0.05 | 0.05  | 0.04 |            |
|       | FDCAN SRAM | 3.14 | 2.76 | 2.51  | 2.29 |            |
|       | FDCAN1     | 3.20 | 2.82 | 2.58  | 2.34 |            |
|       | LPTIM2     | 0.91 | 0.81 | 0.72  | 0.67 |            |
|       | DTS        | 1.49 | 1.31 | 1.20  | 1.11 |            |
|       | CRS        | 0.24 | 0.22 | 0.18  | 0.18 |            |
|       | I3C1       | 0.31 | 0.29 | 0.25  | 0.24 |            |
|       | I2C2       | 0.63 | 0.57 | 0.50  | 0.47 |            |
|       | I2C1       | 0.61 | 0.54 | 0.48  | 0.44 |            |
|       | USART3     | 1.35 | 1.19 | 1.08  | 0.99 |            |
| APB1  | USART2     | 1.37 | 1.22 | 1.10  | 1.35 | µA/MHz     |
|       | COMP       | 0.23 | 0.21 | 0.17  | 0.17 |            |
|       | SPI3/I2S3  | 1.08 | 0.96 | 0.85  | 0.78 |            |
|       | SPI2/I2S2  | 1.10 | 0.97 | 0.87  | 0.79 |            |
|       | OPAMP      | 0.13 | 0.13 | 0.10  | 0.10 |            |
|       | WWDG       | 1.18 | 0.17 | 0.14  | 0.13 |            |
|       | TIM7       | 0.57 | 0.51 | 0.46  | 0.42 |            |
|       | TIM6       | 0.54 | 0.49 | 0.44  | 0.40 |            |
|       | TIM3       | 2.44 | 2.15 | 1.96  | 1.78 |            |
|       | TIM2       | 2.81 | 2.49 | 2.27  | 2.07 |            |
|       | USB        | 2.49 | 2.17 | 1.99  | 1.80 |            |
| APB2  | USART1     | 1.34 | 1.18 | 1.08  | 0.97 | Λ/ΛΛ⊔→     |
| AFDZ  | SPI1/I2S1  | 1.15 | 1.01 | 0.93  | 0.83 | - μA/MHz   |
|       | TIM1       | 4.39 | 3.87 | 3.55  | 3.23 |            |

| BUS  | Peripheral | IDD (typ) |      |      |      | l lait |  |
|------|------------|-----------|------|------|------|--------|--|
| Б03  |            | VOS0      | VOS1 | VOS2 | VOS3 | Unit   |  |
|      | RTC        | 1.72      | 1.51 | 1.38 | 1.26 | μΑ/MHz |  |
| APB3 | LPTIM1     | 0.92      | 0.82 | 0.75 | 0.68 |        |  |
| AFDS | 13C2       | 0.31      | 0.28 | 0.25 | 0.23 |        |  |
|      | SBS        | 0.45      | 0.40 | 0.37 | 0.34 |        |  |

Table 33. Peripheral current consumption in Sleep mode (continued)

## Wake-up time from low-power modes

The wake-up times given in *Table 34: Low-power mode wake-up timings* are measured starting from the wake-up event trigger up to the first instruction executed by the CPU:

- For Stop or Sleep modes: the wake-up event is WFE.
- WKUP (PA0) pin is used to wake up from Standby, Stop, and Sleep modes.

All timings are derived from tests performed under ambient temperature and VDD=3.0 V.

Table 34. Low-power mode wake-up timings<sup>(1)</sup>

| Symbol               | Parameter                         | Conditions                                       | Тур                        | Max   | Unit            |  |
|----------------------|-----------------------------------|--------------------------------------------------|----------------------------|-------|-----------------|--|
| 4                    | Wake-up time from                 | Instruction cache enabled                        | 15                         | 16    | CPU             |  |
| t <sub>WUSLEEP</sub> | sleep                             | Instruction cache disabled                       |                            | 16    | clock<br>cycles |  |
|                      |                                   | SVOS3, HSI 64MHz, flash memory in normal mode    | 4.0                        | 4.8   |                 |  |
|                      |                                   | SVOS3, HSI 64MHz, flash memory in low-power mode | 7.9                        | 11.5  |                 |  |
|                      |                                   | SVOS4, HSI 64MHz, flash memory in normal mode    | 13.8                       | 16.0  |                 |  |
|                      | Wake-up time from Stop mode       | SVOS4, HSI 64MHz, flash memory in low-power mode | 17.7                       | 21.9  |                 |  |
| t                    |                                   | SVOS5, HSI 64MHz, flash memory in low-power mode | 31.4                       | 36.8  |                 |  |
| twustop              |                                   | SVOS3, CSI 4MHz, flash memory in normal mode     | y in normal mode 25.5 31.0 |       | μs              |  |
|                      |                                   | SVOS3, CSI 4MHz, flash memory in low power mode  | 27.7                       | 34.2  | -               |  |
|                      |                                   | SVOS4, CSI 4MHz, flash memory in normal mode     | 35.3                       | 40.8  |                 |  |
|                      |                                   | SVOS4, CSI 4 MHz, flash memory in low-power mode | 37.5                       | 44.0  |                 |  |
|                      |                                   | SVOS5, CSI 4 MHz, flash memory in low-power mode | 51.2                       | 58.9  |                 |  |
| t <sub>WUSTBY</sub>  | Wake-up time from<br>Standby mode | VCAP capacitors discharged                       | 506.0                      | 653.6 |                 |  |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

### 5.3.7 External clock source characteristics

## High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO.

The external clock signal has to respect the *Table 35: High-speed external user clock characteristics* in addition to *Table 53: I/O static characteristics*. The external clock can be low-swing (analog) or digital. In case of a low-swing analog input clock, the clock squarer must be activated (refer to RM0492).

Table 35. High-speed external user clock characteristics<sup>(1)</sup>

| Symbol                                                                        | Parameter                                            | Conditions                                        | Min                         | Тур             | Max                        | Unit |
|-------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------|-----------------------------|-----------------|----------------------------|------|
| f <sub>HSE_ext</sub>                                                          | User external clock source frequency                 | External digital/analog clock                     | 4                           | 25              | 50                         | MHz  |
| V <sub>HSEH</sub>                                                             | Digital OSC_IN input high-level voltage              | 0.7 V <sub>DD</sub> -                             |                             | V <sub>DD</sub> | V                          |      |
| V <sub>HSEL</sub>                                                             | Digital OSC_IN input low-level voltage               | External digital clock                            | V <sub>SS</sub>             | -               | 0.3 V <sub>DD</sub>        | V    |
| $t_{\text{w(HSEH)}} t_{\text{w(HSEL)}}$ (2)                                   | Digital OSC_IN input high or low time                | External digital clock                            | 7                           | ı               | -                          | ns   |
| V <sub>isw(HSEH)</sub> (V <sub>HSEH</sub> -V <sub>HSEL</sub> ) <sup>(3)</sup> | Analog low-swing<br>OSC_IN peak-to-peak<br>amplitude | External analog low                               | 0.2                         | -               | 2/3 V <sub>DD</sub>        | ٧    |
| DuCy <sub>HSE</sub>                                                           | Analog low-swing OSC_IN duty cycle                   | Swilling Clock                                    | 45                          | 50              | 55                         | %    |
| t <sub>r(HSE)</sub> /t <sub>f(HSE)</sub>                                      | Analog low-swing OSC_IN rise and fall times          | External analog low<br>swing clock, 10% to<br>90% | 0.05 / f <sub>HSE_ext</sub> | ı               | 0.3 / f <sub>HSE_ext</sub> | ns   |

<sup>1.</sup> Specified by design - Not tested in production.

<sup>2.</sup> The rise and fall times for a digital input signal are not specified. However, the  $V_{\mbox{\scriptsize HSEH}}$  and  $V_{\mbox{\scriptsize HSEL}}$  conditions must be fulfilled.

<sup>3.</sup> The DC component of the signal must ensure that the signal peaks are located between  $V_{DD}$  and  $V_{SS}$ .



Figure 14. High-speed external clock source AC timing diagram

## Low-speed external user clock generated from an external source

In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO.

The external clock signal has to respect the *Table 36: Low-speed external user clock characteristics* in addition to *Table 53: I/O static characteristics*. The external clock can be low-swing (analog) or digital. In case of a low-swing analog input clock, the clock squarer must be activated (refer to RM0492).

Table 36. Low-speed external user clock characteristics<sup>(1)</sup>

| Symbol                                                         | Parameter                                      | Conditions                                  | Min                 | Тур    | Max                 | Unit |
|----------------------------------------------------------------|------------------------------------------------|---------------------------------------------|---------------------|--------|---------------------|------|
| f <sub>LSE_ext</sub>                                           | User external clock source frequency           | External digital/analog clock               | -                   | 32.768 | 1000                | kHz  |
| V <sub>LSEH</sub>                                              | Digital OSC32_IN input high-level voltage      | External digital alook                      | 0.7 V <sub>DD</sub> | -      | V <sub>DD</sub>     | V    |
| V <sub>LSEL</sub>                                              | OSC32_IN input low-level voltage               | External digital clock                      | V <sub>SS</sub>     | -      | 0.3 V <sub>DD</sub> | V    |
| tw(LSEH)/tw(LSEL)                                              | OSC32_IN high or low time                      | External digital clock                      | 250                 | -      | -                   | ns   |
| V <sub>Isw_H</sub>                                             | Analog low-swing OSC_IN high-level voltage     |                                             | 0.6                 | -      | 1.225               |      |
| V <sub>Isw_L</sub>                                             | Analog low-swing OSC_IN low-level voltage      | External analog low swing                   | 0.35                | -      | 0.8                 | V    |
| V <sub>IswLSE</sub><br>(V <sub>LSEH</sub> -V <sub>LSEL</sub> ) | Analog low-swing OSC_IN peak-to-peak amplitude | clock                                       | 0.2                 | -      | 0.875               |      |
| DuCy <sub>LSE</sub>                                            | Analog low-swing OSC_IN duty cycle             |                                             | 45                  | 50     | 55                  | %    |
| t <sub>r(LSE)</sub> /t <sub>f(LSE)</sub>                       | Analog low-swing OSC_IN rise and fall times    | External analog low swing clock, 10% to 90% | -                   | 100    | 200                 | ns   |

<sup>1.</sup> Specified by design - Not tested in production.



Note:

For information on selecting the crystal, refer to the application note AN2867 "Guideline for oscillator design on STM8AF/AL/S and STM32 MCUs/MPUs" available from the ST website www.st.com.



Figure 15. Low-speed external clock source AC timing diagram

### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 50 MHz crystal/ceramic resonator oscillator.

All the information given in this paragraph are based on characterization results obtained with the typical external components specified in *Table 37*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

Table 37. HSE oscillator characteristics<sup>(1)</sup>

| Symbol                              | Parameter                                                       | Operating conditions <sup>(2)</sup>                           | Min | Тур | Max | Unit |
|-------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------|-----|-----|-----|------|
| F                                   | Oscillator frequency                                            | -                                                             | 4   | -   | 50  | MHz  |
| R <sub>F</sub>                      | Feedback resistor                                               | -                                                             | -   | 200 | -   | kΩ   |
|                                     |                                                                 | During startup <sup>(3)</sup>                                 | -   | -   | 10  |      |
|                                     | $V_{DD}$ = 3 V,<br>Rm = 20 $\Omega$ ,<br>$C_L$ = 10 pF at 4 MHz | -                                                             | 0   | -   |     |      |
|                                     | HSE current consumption                                         | $V_{DD} = 3 V$ ,<br>$Rm = 20 \Omega$ ,<br>$C_L = 10 pF@8 MHz$ | -   | 0   | -   |      |
| I <sub>DD(HSE)</sub>                |                                                                 | $V_{DD} = 3 V$ ,<br>Rm = 20 $\Omega$ ,<br>CL = 10 pF@16 MHz   | -   | 1   | -   | mA   |
|                                     |                                                                 | $V_{DD} = 3 V,$ $Rm = 20 \Omega,$ $C_{L} = 10 pF@32 MHz$      | -   | 1   | - " |      |
|                                     |                                                                 | $V_{DD} = 3 V,$ $Rm = 20 \Omega,$ $C_{L} = 10 pF@48 MHz$      | -   | 1   | -   |      |
| Gm <sub>critmax</sub>               | Maximum critical crystal gm                                     | Startup                                                       | -   | -   | 1.5 | mA/V |
| t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time                                                    | V <sub>DD</sub> is stabilized                                 | -   | 2   | -   | ms   |

- 1. Specified by design Not tested in production.
- 2. Resonator characteristics given by the crystal/ceramic resonator manufacturer.
- 3. This consumption level occurs during the first 2/3 of the  $t_{SU(HSE)}$  startup time.
- 4. t<sub>SU(HSE)</sub> is the startup time measured from the moment that it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

Note:

For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.



Figure 16. Typical application with an 8 MHz crystal

1. R<sub>FXT</sub> value depends on the crystal characteristics.

## Low-speed external clock generated from a crystal resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 38*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                   | Parameter                   | Conditions <sup>(2)</sup>                        | Min | Тур     | Max  | Unit |  |
|--------------------------|-----------------------------|--------------------------------------------------|-----|---------|------|------|--|
| F                        | Oscillator frequency        | -                                                | -   | 32.768  | -    | kHz  |  |
| I <sub>DD</sub>          | LSE current consumption     | LSEDRV[1:0] = 01<br>Medium low drive capability  | -   | 333.000 | -    |      |  |
|                          |                             | LSEDRV[1:0] = 10<br>Medium high drive capability | -   | 462.000 | -    | nA   |  |
|                          |                             | LSEDRV[1:0] = 11<br>High drive capability        | -   | 747.000 | -    |      |  |
|                          | Maximum critical crystal gm | LSEDRV[1:0] = 01<br>Medium low drive capability  | -   | -       | 0.75 |      |  |
| Gm <sub>critmax</sub>    |                             | LSEDRV[1:0] = 10<br>Medium high drive capability | -   | -       | 1.7  | μΑ/V |  |
|                          |                             | LSEDRV[1:0] = 11<br>High drive capability        | -   | -       | 2.7  |      |  |
| t <sub>SU(LSE)</sub> (3) | Startup time                | V <sub>DD</sub> is stabilized                    | -   | 2       | -    | s    |  |

Table 38. LSE oscillator characteristics ( $f_{LSE} = 32.768 \text{ kHz}$ )<sup>(1)</sup>

- 1. Specified by design Not tested in production, unless otherwise specified.
- Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for STM8AF/AL/S, STM32 MCUs and MPUs".
- t<sub>SU(LSE)</sub> is the startup time measured from the moment that it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer.

Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for STM8AF/AL/S, STM32 MCUs and MPUs available from the ST website www.st.com.



Figure 17. Typical application with a 32.768 kHz crystal

Note:

An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one.

### 5.3.8 Internal clock source characteristics

The parameters given in *Table 39: HSI48 oscillator characteristics* to *Table 42: LSI oscillator characteristics* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 16: General operating conditions*.

## 48 MHz high-speed internal RC oscillator (HSI48)

Table 39. HSI48 oscillator characteristics

| Symbol                                    | Parameter                                                               | Conditions                                    | Min                 | Тур   | Max                 | Unit |
|-------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------|---------------------|-------|---------------------|------|
| f <sub>HSI48</sub>                        | HSI48 frequency                                                         | V <sub>DD</sub> =3.3 V, T <sub>J</sub> =30 °C | 47.5 <sup>(1)</sup> | 48    | 48.5 <sup>(1)</sup> | MHz  |
| TRIM <sup>(2)</sup>                       | User trimming step                                                      | -                                             | -                   | 0.175 | 0.250               |      |
| USER TRIM<br>COVERAGE <sup>(3)</sup>      | User trimming coverage                                                  | ± 32 steps                                    | ±4.70               | ±5.6  | -                   | %    |
| DuCy(HSI48) <sup>(2)</sup>                | Duty Cycle                                                              | -                                             | 45                  | -     | 55                  | %    |
| ACCHSI48_REL <sup>(3)(4)</sup>            | Accuracy of the HSI48 oscillator over temperature (reference is 30 °C)  | T <sub>J</sub> = -40 to 130 °C                | -4.5                | -     | 4                   | %    |
| (110140)(2)                               | HSI48 oscillator frequency                                              | V <sub>DD</sub> = 3.0 to 3.6 V                | -                   | 0.025 | 25 0.05             | %    |
| $\Delta_{\text{VDD}}(\text{HSI48})^{(2)}$ | drift with V <sub>DD</sub> (reference is 3.3 V)                         | V <sub>DD</sub> = 1.71 to 3.6 V               | -                   | 0.05  | 0.1                 | %    |
| t <sub>su</sub> (HSI48) <sup>(2)</sup>    | HSI48 oscillator start-up time                                          | -                                             | -                   | 2.1   | 4.0                 | μs   |
| I <sub>DD</sub> (HSI48) <sup>(2)</sup>    | HSI48 oscillator power consumption                                      | -                                             | -                   | 350   | 400                 | μA   |
| N <sub>T</sub> jitter <sup>(2)</sup>      | Next transition jitter accumulated jitter on 28 cycles                  | -                                             | -                   | ±0.15 | -                   | ns   |
| P <sub>T</sub> jitter <sup>(2)</sup>      | Paired transition jitter accumulated jitter on 56 cycles <sup>(5)</sup> | -                                             | -                   | ±0.25 | -                   | ns   |

<sup>1.</sup> Calibrated during manufacturing tests.

<sup>2.</sup> Specified by design - Not tested in production.

<sup>3.</sup> Evaluated by characterization - Not tested in production.

<sup>4.</sup>  $\Delta f_{HSI} = ACCHSI48_{REL} + \Delta V_{DD}$ .

<sup>5.</sup> Jitter measurements are performed without clock sources activated in parallel.

# 64 MHz high-speed internal RC oscillator (HSI)

Table 40. HSI oscillator characteristics<sup>(1)</sup>

| Symbol                  | Parameter                                                                | Conditions                                                                                | Min                 | Тур               | Max                                                                                                                 | Unit |
|-------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------|-------------------|---------------------------------------------------------------------------------------------------------------------|------|
| f <sub>HSI</sub>        | HSI frequency                                                            | V <sub>DD</sub> =3.3 V, T <sub>J</sub> =30 °C                                             | 63.7 <sup>(2)</sup> | 64 <sup>(2)</sup> | 64.3 <sup>(2)</sup>                                                                                                 | MHz  |
|                         |                                                                          | Trimming is not a multiple of 32 <sup>(3)</sup>                                           | -                   | 0.24              | 0.32                                                                                                                |      |
|                         |                                                                          | Trimming is 128, 256 and 384 <sup>(3)</sup>                                               | -5.2                | -1.8              | -                                                                                                                   |      |
| TRIM                    | User trimming step                                                       | Trimming is 64, 192, 320 and 488 <sup>(3)</sup>                                           | -1.4                | -0.8              | -                                                                                                                   | %    |
|                         |                                                                          | Other trimming are a multiple of 32 (not including multiple of 64 and 128) <sup>(3)</sup> | -0.6                | -0.25             | 0 64.3 <sup>(2)</sup> M<br>0.32<br>-<br>-<br>-<br>55<br>0.03<br>1 <sup>(4)</sup><br>1 <sup>(4)</sup><br>2<br>8<br>4 |      |
| DuCy(HSI)               | Duty cycle                                                               | -                                                                                         | 45                  | -                 | 55                                                                                                                  | %    |
| Δ <sub>VDD</sub> (HSI)  | HSI oscillator frequency drift with V <sub>DD</sub> (reference is 3.3 V) | V <sub>DD</sub> = 1.71 to 3.6 V                                                           | -0.12               | -                 | 0.03                                                                                                                | %    |
| . (10)                  | HSI oscillator frequency drift                                           | T <sub>J</sub> = -20 to 105 °C                                                            | -1 <sup>(4)</sup>   | -                 | 1 <sup>(4)</sup>                                                                                                    | %    |
| $\Delta_{TEMP}(HSI)$    | with V <sub>DD</sub> (reference is 64 MHz)                               | T <sub>J</sub> = -40 to 130 °C                                                            | -2 <sup>(4)</sup>   | -                 | 1 <sup>(4)</sup>                                                                                                    | %    |
| t <sub>su</sub> (HSI)   | HSI oscillator start-up time                                             | -                                                                                         | -                   | 1.4               | 2                                                                                                                   | μs   |
| t <sub>stab</sub> (HSI) | HSI oscillator stabilization                                             | at 1% of target frequency                                                                 | -                   | 4                 | 8                                                                                                                   | μs   |
| tstab(1101)             | time                                                                     | at 5% of target frequency                                                                 | -                   | -                 | 64.3 <sup>(2)</sup> 0.32  55 0.03 1 <sup>(4)</sup> 1 <sup>(4)</sup> 2 8 4                                           | μο   |
| I <sub>DD</sub> (HSI)   | HSI oscillator power consumption                                         | -                                                                                         | -                   | 300               | 450                                                                                                                 | μА   |

<sup>1.</sup> Specified by design - Not tested in production, unless otherwise specified.

<sup>2.</sup> Calibrated during manufacturing tests.

<sup>3.</sup> Trimming value of HSICAL[8:0]

<sup>4.</sup> Evaluated by characterization. Not tested in production.

# 4 MHz low-power internal RC oscillator (CSI)

Table 41. CSI oscillator characteristics<sup>(1)</sup>

| Symbol                  | Parameter                                                           | Conditions                                                         | Min                 | Тур   | Max                                                                                | Unit  |
|-------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------|---------------------|-------|------------------------------------------------------------------------------------|-------|
| f <sub>CSI</sub>        | CSI frequency                                                       | V <sub>DD</sub> =3.3 V, T <sub>J</sub> =30 °C                      | 3.96 <sup>(2)</sup> | 4     | 4.04 <sup>(2)</sup>                                                                | MHz   |
|                         |                                                                     | Trimming is not a multiple of 16                                   | -                   | 0.40  | 0.75                                                                               |       |
| TRIM                    | User trimming step                                                  | Trimming is a multiple of 32                                       | -4.75               | -2.75 | 0.75                                                                               | %     |
|                         | 3,                                                                  | Other trimming are a multiple of 16 (not including multiple of 32) | -0.43               | 0.00  | 4.04 <sup>(2)</sup> 0.75 0.75 0.75 55 4.5 <sup>(3)</sup> 7.5 <sup>(3)</sup> 0.06 2 |       |
| DuCy(CSI)               | Duty Cycle                                                          | -                                                                  | 45                  | -     | 55                                                                                 | %     |
| A (CCI)                 | CSI oscillator frequency drift                                      | T <sub>J</sub> = 0 to 85 °C                                        | -3.7 <sup>(3)</sup> | -     | 4.5 <sup>(3)</sup>                                                                 | %     |
| $\Delta_{TEMP}(CSI)$    | over temperature                                                    | T <sub>J</sub> = -40 to 130 °C                                     | -11 <sup>(3)</sup>  | -     | 4.04 <sup>(2)</sup> 0.75 0.75 0.75 4.5 <sup>(3)</sup> 7.5 <sup>(3)</sup> 0.06 2 4  | %     |
| Δ <sub>VDD</sub> (CSI)  | CSI oscillator frequency drift over V <sub>DD</sub>                 | V <sub>DD</sub> = 1.71 to 3.6 V                                    | -0.06               | -     | 0.06                                                                               | %     |
| t <sub>su</sub> (CSI)   | CSI oscillator start-up time                                        | -                                                                  | -                   | 1     | 2                                                                                  | μs    |
| t <sub>stab</sub> (CSI) | CSI oscillator stabilization time (to reach $\pm$ 3% of $f_{CSI}$ ) | -                                                                  | -                   | -     | 4                                                                                  | Cycle |
| I <sub>DD</sub> (CSI)   | CSI oscillator power consumption                                    | -                                                                  | -                   | 23    | 30                                                                                 | μΑ    |

<sup>1.</sup> Specified by design - Not tested in production, unless otherwise specified.

## Low-speed internal (LSI) RC oscillator

Table 42. LSI oscillator characteristics

| Symbol                                 | Parameter                                             | Conditions                                                     | Min          | Тур | Max                 | Unit |
|----------------------------------------|-------------------------------------------------------|----------------------------------------------------------------|--------------|-----|---------------------|------|
|                                        |                                                       | V <sub>DD</sub> =3.3 V, T <sub>J</sub> = 25 °C                 |              | 32  | 32.6 <sup>(1)</sup> |      |
| f <sub>LSI</sub>                       | LSI frequency                                         | T <sub>J</sub> = -40 to 110 °C, V <sub>DD</sub> =1.71 to 3.6 V | 29.76<br>(2) | -   | 33.6 <sup>(2)</sup> | kHz  |
|                                        |                                                       | $T_J$ = -40 to 130 °C, $V_{DD}$ =1.71 to 3.6 V                 |              | -   | 33.6 <sup>(2)</sup> |      |
| t <sub>su</sub> (LSI) <sup>(3)</sup>   | LSI oscillator start-up time                          | -                                                              | -            | 80  | 130                 |      |
| t <sub>stab</sub> (LSI) <sup>(3)</sup> | LSI oscillator stabilization time (5% of final value) | -                                                              | -            | 120 | 170                 | μs   |
| I <sub>DD</sub> (LSI) <sup>(3)</sup>   | LSI oscillator power consumption                      | -                                                              | -            | 130 | 280                 | nA   |

<sup>1.</sup> Calibrated during manufacturing tests.

<sup>2.</sup> Calibrated during manufacturing tests.

<sup>3.</sup> Evaluated by characterization - Not tested in production.

<sup>2.</sup> Evaluated by characterization - Not tested in production.

<sup>3.</sup> Specified by design - Not tested in production.

## 5.3.9 PLL characteristics

The parameters given in *Table 43* are derived from tests performed under temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16: General operating conditions*.

Table 43. PLL characteristics (wide VCO frequency range)<sup>(1)</sup>

| Symbol                 | Parameter                              | Conditio                                                                          | ns                                    | Min | Тур                | Max                | Unit |
|------------------------|----------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------|-----|--------------------|--------------------|------|
| f                      | PLL input clock                        | -                                                                                 |                                       | 2   | -                  | 16                 | MHz  |
| f <sub>PLL_IN</sub>    | PLL input clock duty cycle             | -                                                                                 | 10                                    | -   | 90                 | %                  |      |
|                        | PLL multiplier output clock<br>P, Q, R | VOS0                                                                              |                                       | 1   | -                  | 250 <sup>(2)</sup> |      |
| f.                     |                                        | VOS1                                                                              |                                       | 1   | -                  | 200 <sup>(2)</sup> |      |
| f <sub>PLL_P_OUT</sub> |                                        | VOS2                                                                              |                                       | 1   | -                  | 150 <sup>(2)</sup> | MHz  |
|                        |                                        | VOS3                                                                              |                                       | 1   | -                  | 100 <sup>(2)</sup> |      |
| f <sub>VCO_OUT</sub>   | PLL VCO output                         | -                                                                                 |                                       | 128 | -                  | 560 <sup>(2)</sup> |      |
| 4                      | DL Look time                           | Normal m                                                                          | ode                                   | -   | 45                 | 100 <sup>(3)</sup> | μs   |
| t <sub>LOCK</sub>      | PLL lock time                          | Sigma-delta mode (f <sub>F</sub>                                                  | -                                     | 60  | 120 <sup>(3)</sup> |                    |      |
|                        | Cycle-to-cycle jitter                  | f <sub>VCO_OUT</sub> = 128 MHz                                                    |                                       | -   | 60                 | -                  | +ne  |
|                        |                                        | f <sub>VCO_OUT</sub> = 20                                                         | -                                     | 50  | -                  |                    |      |
|                        |                                        | f <sub>VCO_OUT</sub> = 40                                                         | -                                     | 20  | -                  | ±ps                |      |
|                        |                                        | f <sub>VCO_OUT</sub> = 50                                                         | -                                     | 15  | -                  |                    |      |
| Jitter                 |                                        | Normal mode (f $_{PLL\_IN}$ = 2 MHz),<br>f $_{VCO\_OUT}$ = 560 MHz                |                                       | -   | ±0.2               | -                  |      |
|                        |                                        | Normal mode (f $_{PLL\_IN}$ = 16 MHz),<br>f $_{VCO\ OUT}$ = 560 MHz               |                                       | -   | ±0.8               | -                  | 0/   |
|                        | Long term jitter                       | Sigma-delta mode (f <sub>PLL_IN</sub> = 2 MHz),<br>f <sub>VCO OUT</sub> = 560 MHz |                                       | -   | ±0.2               | -                  | %    |
|                        |                                        | Sigma-delta mode (f PI<br>f <sub>VCO_OUT</sub> = 50                               | <sub>_L_IN</sub> = 16 MHz),<br>60 MHz | -   | ±0.8               | -                  |      |
|                        |                                        | f _ 560 MU=                                                                       | $V_{DD}$                              | -   | 330                | 420                |      |
| I (DLL)                | PLL power consumption on               | f <sub>VCO_OUT</sub> = 560 MHz                                                    | V <sub>CORE</sub>                     | -   | 630                | -                  |      |
| I <sub>DD</sub> (PLL)  | $V_{DD}$                               | f - 129 MU-                                                                       | V <sub>DD</sub>                       | -   | 155                | 230                | μA   |
|                        |                                        | f <sub>VCO_OUT</sub> = 128 MHz                                                    | V <sub>CORE</sub>                     | -   | 170                | -                  |      |

<sup>1.</sup> Specified by design - Not tested in production, unless otherwise specified.

<sup>2.</sup> This value must be limited to the maximum frequency due to the product limitation.

<sup>3.</sup> Evaluated by characterization - Not tested in production.

Table 44. PLL characteristics (medium VCO frequency range)

| Symbol                | Parameter                       | Conditio                         | ns                       | Min <sup>(1)</sup> | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit  |
|-----------------------|---------------------------------|----------------------------------|--------------------------|--------------------|--------------------|--------------------|-------|
| f                     | PLL input clock                 | -                                |                          | 1                  | -                  | 2                  | MHz   |
| f <sub>PLL_IN</sub>   | PLL input clock duty cycle      | -                                |                          | 10                 | -                  | 90                 | %     |
|                       |                                 | VOS0                             |                          | 1.17               | -                  | 210                |       |
| f                     | PLL multiplier output clock     | VOS1                             |                          | 1.17               | -                  | 210                |       |
| f <sub>PLL_OUT</sub>  | P, Q, R                         | VOS2                             |                          | 1.17               | -                  | 160 <sup>(2)</sup> | MHz   |
|                       |                                 | VOS3                             |                          | 1.17               | -                  | 88 <sup>(2)</sup>  |       |
| f <sub>VCO_OUT</sub>  | PLL VCO output                  | -                                |                          | 150                | -                  | 420                |       |
| 4                     | DLL look time                   | Normal m                         | ode                      | - 45 8             |                    | 80 <sup>(3)</sup>  |       |
| t <sub>LOCK</sub>     | t <sub>LOCK</sub> PLL lock time |                                  | mode                     | 1                  | forbidde           | n                  | μs    |
|                       |                                 | f <sub>VCO_OUT</sub> = 150 MHz   | -                        | -                  | 60                 | -                  | - ±ps |
|                       | Cyala ta avala iittor           | f <sub>VCO_OUT</sub> = 200 MHz   | -                        | -                  | 40                 | -                  |       |
|                       | Cycle-to-cycle jitter           | f <sub>VCO_OUT</sub> = 400 MHz   | -                        | -                  | 18                 | -                  |       |
| Jitter                |                                 | f <sub>VCO_OUT</sub> = 420 MHz   | -                        | -                  | 15                 | -                  |       |
|                       | Period jitter                   | f <sub>VCO_OUT</sub> = 150 MHz   | f <sub>PLL_OUT</sub> =   | -                  | 75                 | -                  |       |
|                       | renou jiilei                    | f <sub>VCO_OUT</sub> = 400 MHz   | 50 MHz                   | -                  | 25                 | -                  |       |
|                       | Long term jitter                | Normal mode f <sub>VCO_C</sub>   | <sub>OUT</sub> = 400 MHz | -                  | ±0.2               | -                  | %     |
|                       | PLL power consumption on        | f - 420 MUz                      | $V_{DD}$                 | -                  | 275                | 360                |       |
| I (DII)               |                                 | $f_{VCO\_OUT} = 420 \text{ MHz}$ | V <sub>CORE</sub>        | -                  | 450                | -                  |       |
| I <sub>DD</sub> (PLL) | $V_{DD}$                        | f <sub>VCO_OUT</sub> = 150 MHz   | $V_{\mathrm{DD}}$        | -                  | 160                | 240                | μΑ    |
|                       |                                 |                                  | V <sub>CORE</sub>        | -                  | 165                | -                  |       |

<sup>1.</sup> Specified by design - Not tested in production, unless otherwise specified.

## 5.3.10 Memory characteristics

## Flash memory

The characteristics are given at  $T_J$  = -40 to 130 °C unless otherwise specified.

The devices are shipped to customers with the flash memory erased.

Table 45. Flash memory characteristics<sup>(1)</sup>

| Symbol                         | Parameter      | Conditions                      | Min | Тур | Max | Unit |
|--------------------------------|----------------|---------------------------------|-----|-----|-----|------|
| I <sub>DD</sub> Supply current |                | Word program (50% of bits at 0) | -   | 2.7 | -   |      |
|                                | Supply current | Sector erase                    | -   | 1.7 | -   | mA   |
|                                |                | Mass erase                      | -   | 1.7 | -   |      |

<sup>1.</sup> Specified by design - Not tested in production.



<sup>2.</sup> This value must be limited to the maximum frequency due to the product limitation.

<sup>3.</sup> Evaluated by characterization - Not tested in production.

| Symbol             | Parameter                    | Conditions           | Min  | Тур | Max | Unit |
|--------------------|------------------------------|----------------------|------|-----|-----|------|
| t <sub>prog</sub>  | Word program time            | 128 bits (user area) | -    | 31  | 100 | 110  |
|                    |                              | 16 bits (OTP area)   | -    | 31  | 100 | μs   |
| t <sub>ERASE</sub> | Sector erase time (8 Kbytes) | -                    | -    | 2   | 10  | ms   |
| t <sub>ME</sub>    | Bank erase time              |                      | -    | 16  | 80  | ms   |
|                    | Mass erase time              |                      | -    | 32  | 160 | 1115 |
| $V_{prog}$         | Programming voltage          |                      | 1.71 | -   | 3.6 | V    |

Table 46. Flash memory programming<sup>(1)</sup>

Table 47. Flash memory endurance and data retention

| Symbol            | Parameter                | Conditions                           | Min <sup>(1)</sup> | Unit    |
|-------------------|--------------------------|--------------------------------------|--------------------|---------|
| N <sub>PEND</sub> | Endurance program memory | T <sub>J</sub> = -40 to +130 °C      | 10                 | kcycles |
|                   | Program                  | 1 kcycle at T <sub>A</sub> = 125 °C  | 10                 |         |
| t <sub>PRET</sub> | memory,                  | 1 kcycle at T <sub>A</sub> = 85 °C   | 30                 | Years   |
|                   | data retention           | 10 kcycles at T <sub>A</sub> = 55 °C | 30                 |         |

<sup>1.</sup> Evaluated by characterization - Not tested in production, unless otherwise specified.

#### 5.3.11 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

### Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports), the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- FTB: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 48*. They are based on the EMS levels and classes defined in application note AN1709 "*EMC design guide for STM8, STM32 and legacy MCUs*".

<sup>1.</sup> Specified by design - Not tested in production.

| Symbol            | Parameter                                                                                                               | Conditions                                                        | Level/<br>Class |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------|--|--|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                          | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C,                  | 2B              |  |  |
| V <sub>FTB</sub>  | Fast transient voltage burst limits to be applied through 100 pF on VDD and VSS pins to induce a functional disturbance | LQFP64, f <sub>HCLK</sub> = 250 MHz,<br>conforms to IEC 61000-4-2 | 5A              |  |  |

**Table 48. EMS characteristics** 

As a consequence, it is recommended to add a serial resistor (1  $k\Omega$ ) located as close as possible to the MCU to the pins exposed to noise (connected to tracks longer than 50 mm on the PCB).

### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore, it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical data corruption (control registers...)

#### **Prequalification trials**

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015 "Software techniques for improving microcontrollers EMC performance").

### **Electromagnetic interference (EMI)**

The electromagnetic field emitted by the device is monitored while a simple application, executing the EEMBC code, is running. This emission test is compliant with the SAE IEC61967-2 standard, which specifies the test board and the pin loading.

| Symbol           | Parameter                    | Conditions                                                                                    | Monitored<br>frequency band | Max vs.<br>[f <sub>HSE</sub> /f <sub>CPU</sub> ]<br>8/250 MHz | Unit  |
|------------------|------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------------------------|-------|
|                  |                              |                                                                                               | 0.1 MHz to 30 MHz           | 13                                                            |       |
|                  |                              |                                                                                               | 30 MHz to 130 MHz           | 6                                                             | 4D+1/ |
| S <sub>EMI</sub> | Peak<br>level <sup>(1)</sup> | V <sub>DD</sub> = 3.6 V, T <sub>A</sub> = 25 °C,<br>LQFP64 package compliant with IEC 61967-2 | 130 MHz to 1 GHz            | 23                                                            | dΒμV  |
|                  |                              |                                                                                               | 1 GHz to 2 GHz              | 10                                                            |       |
|                  |                              |                                                                                               | EMI level                   | 3.5                                                           | -     |

Table 49. EMI characteristics

## 5.3.12 Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse) are applied to the pins of each sample according to each pin combination. This test conforms to the ANSI/ESDA/JEDEC JS-001 and ANSI/ESDA/JEDEC JS-002 standards.

Table 50. ESD absolute maximum ratings

| Symbol                | Ratings                                               | Conditions                                                      | Packages     | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|-------------------------------------------------------|-----------------------------------------------------------------|--------------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | T <sub>A</sub> = 25 °C conforming to<br>ANSI/ESDA/JEDEC JS-001  | All packages | 2     | 2000                            | V    |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C conforming to<br>ANSI/ESDA/JEDEC JS-002 | All packages | C2a   | 500                             | V    |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

### Static latchup

Two complementary static tests are required on six parts to assess the latchup performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output, and configurable I/O pin

These tests are compliant with the JESD78 IC latchup standard.

Table 51. Electrical sensitivities

| Symbol | Parameter            | Conditions                                     | Class      |
|--------|----------------------|------------------------------------------------|------------|
| LU     | Static latchup class | T <sub>J</sub> = 130 °C, conforming to JESD78, | II level A |



Refer to the EMI radiated test chapter of application note AN1709 "EMC design guide for STM8, STM32 and legacy MCUs" available from the ST website www.st.com.

## 5.3.13 I/O current injection characteristics

As a general rule, a current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DD}$  (for standard, 3.3 V-capable I/O pins) should be avoided during the normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when an abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during the device characterization.

### Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of -5  $\mu$ A/+0  $\mu$ A range), or other functional failure (for example reset, oscillator frequency deviation).

The following tables are the compilation of the SIC1/SIC2 and functional ESD results.

Negative induced A negative induced leakage current is caused by negative injection and positive induced leakage current by positive injection.

|                  |                                            | Functional s       |                    |      |
|------------------|--------------------------------------------|--------------------|--------------------|------|
| Symbol           | Description                                | Negative injection | Positive injection | Unit |
|                  | Injected current on pins PA4, PA5, and PB1 | 0                  | 0                  |      |
| I <sub>INJ</sub> | Injected current on pins PB10, and PC6     | 0                  | N/A <sup>(2)</sup> | mA   |
| 1140             | Injected current on all other I/Os         | 5                  | N/A                |      |

Table 52. I/O current injection susceptibility<sup>(1)</sup>

### 5.3.14 I/O port characteristics

### General input/output characteristics

Unless otherwise specified, the parameters given in *Table 53: I/O static characteristics* are derived from tests performed under the conditions summarized in *Table 16: General operating conditions*. All I/Os are CMOS and TTL compliant (except for BOOT0).

Note:

For information on GPIO configuration, refer to application note AN4899 "STM32 GPIO configuration for hardware settings and low-power consumption", available from the ST website www.st.com.

<sup>1.</sup> Evaluated by characterization - Not tested in production.

<sup>2.</sup> Not applicable.

Table 53. I/O static characteristics<sup>(1)</sup>

| Symbol                           | Parameter                                         | Condition                                                                                                  | Min                                         | Тур | Max                                       | Unit  |
|----------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----|-------------------------------------------|-------|
|                                  | I/O input low level voltage except BOOT0          |                                                                                                            | -                                           |     | 0.3V <sub>DDIOx</sub> <sup>(2)</sup>      |       |
| V <sub>IL</sub>                  | I/O input low level voltage except BOOT0          | 1.08 V <v<sub>DDIOx&lt;3.6 V</v<sub>                                                                       | -                                           |     | 0.4V <sub>DDIOx</sub> -0.1 <sup>(3)</sup> | ٧     |
|                                  | BOOT0 I/O input low level voltage                 |                                                                                                            | -                                           |     | $0.19V_{\rm DDIOx} + 0.1^{(3)}$           |       |
|                                  | I/O input high level voltage except BOOT0         |                                                                                                            | 0.7V <sub>DDIOx</sub> <sup>(2)</sup>        |     |                                           |       |
| V <sub>IH</sub>                  | I/O input high level voltage except BOOT0         | 1.08 V <v<sub>DDIOx&lt;3.6 V</v<sub>                                                                       | 0.52V <sub>DDIOx</sub> +0.18 <sup>(3)</sup> |     |                                           | ٧     |
|                                  | BOOT0 I/O input high level voltage                |                                                                                                            | 0.17V <sub>DDIOx</sub> +0.6 <sup>(3)</sup>  |     |                                           |       |
| V <sub>HYS</sub> <sup>(3)</sup>  | TT_xx, FT_xxx and NRST I/O input hysteresis       | 1.08 V< V <sub>DDIOx</sub> <3.6 V                                                                          | -                                           | 250 |                                           | mV    |
| VHYS`                            | BOOT0 I/O input<br>hysteresis                     | 1.71 V< V <sub>DD</sub> <3.6 V                                                                             | -                                           | 200 |                                           | 111 V |
|                                  |                                                   | $0 < V_{IN} \le Max(V_{DDXXX})^{(7)}$                                                                      | -                                           | -   | ±200                                      |       |
|                                  | FT_xx Input leakage current <sup>(3)</sup>        | $\begin{aligned} &Max(V_{DDXXX}) < \\ &V_{IN} \leq &Max(V_{DDXXX}) + \\ &1 \; V)^{\;(5)(7)} \end{aligned}$ | -                                           | -   | 2500                                      | nA    |
| I <sub>leak</sub> <sup>(4)</sup> |                                                   | $Max(V_{DDXXX}) < V_{IN} \le 5.5 V^{(5)(7)}$                                                               | -                                           | -   | 750                                       |       |
|                                  | TT_xx Input leakage current                       | $0 < V_{IN} \le \max_{(7)} (V_{DDXXX})$                                                                    | -                                           | -   | ±200                                      |       |
|                                  | воото                                             | 0< V <sub>IN</sub> ≤ V <sub>DDIOx</sub>                                                                    | -                                           | -   | 15                                        |       |
| R <sub>PU</sub>                  | Weak pull-up equivalent resistor <sup>(6)</sup>   | V <sub>IN</sub> =V <sub>SS</sub>                                                                           | 30                                          | 40  | 50                                        | kΩ    |
| R <sub>PD</sub>                  | Weak pull-down equivalent resistor <sup>(6)</sup> | V <sub>IN</sub> =V <sub>DD</sub> <sup>(7)</sup>                                                            | 30                                          | 40  | 50                                        | , K77 |
| C <sub>IO</sub>                  | I/O pin capacitance                               | -                                                                                                          | -                                           | 5   | -                                         | pF    |

- 1.  $V_{DDIOx}$  represents  $V_{DD}$  or  $V_{DDIO2}$ .
- 2. Compliant with CMOS requirements.
- 3. Specified by design Not tested in production.
- 4. This parameter represents the pad leakage of the I/O itself. The total product pad leakage is provided by the following formula:  $I_{Total\_leak\_max} = 10 \ \mu A + [number of I/Os where V_{IN}]$  is applied on the pad]  $x \ I_{Ikg(Max)}$ .
- 5. V<sub>IN</sub> must be less than Max(VDDXXX) + 3.6 V.
- The pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order).
- 7.  $Max(V_{DDXXX})$  is the maximum value of all the I/O supplies.

All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements for FT I/Os is shown in *Figure 18*.



Figure 18. V<sub>IL</sub>/V<sub>IH</sub> for all I/Os except BOOT0

#### **Output driving current**

The GPIOs (general-purpose input/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 20$  mA (with a relaxed  $V_{OL}/V_{OH}$ ).

In the user application, the number of I/O pins, which can drive current, must be limited to respect the absolute maximum rating specified in *Table 5.2: Absolute maximum ratings*. In particular:

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 14: Current characteristics*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see *Table 14: Current characteristics*).

### **Output voltage levels**

Unless otherwise specified, the parameters given in *Table 54: Output voltage characteristics* for all I/Os except PC13, PC14 and PC15 and *Table 55: Output voltage characteristics* for PC13 are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 16: General operating conditions*. All I/Os are CMOS and TTL compliant.

Table 54. Output voltage characteristics for all I/Os except PC13, PC14 and PC15

| Symbol                            | Parameter                                                               | Conditions <sup>(1)</sup>                                                                       | Min                      | Max                             | Unit |
|-----------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------|---------------------------------|------|
| V <sub>OL</sub>                   | Output low level voltage                                                | CMOS port <sup>(2)</sup> $I_{IO} = 8 \text{ mA}$ $2.7 \text{ V} \leq V_{DD} \leq 3.6 \text{ V}$ | -                        | 0.4                             |      |
| V <sub>OH</sub>                   | Output high level voltage                                               | CMOS port <sup>(2)</sup> $I_{IO} = -8 \text{ mA}$ $2.7 \text{ V} \le V_{DD} \le 3.6 \text{ V}$  | V <sub>DD</sub> -0.4     | -                               |      |
| V <sub>OL</sub> <sup>(3)</sup>    | Output low level voltage                                                | TTL port <sup>(2)</sup> $I_{IO} = 8 \text{ mA}$ $2.7 \text{ V} \le V_{DD} \le 3.6 \text{ V}$    | -                        | 0.4                             |      |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage                                               | TTL port <sup>(2)</sup> $I_{IO} = -8 \text{ mA}$ $2.7 \text{ V} \le V_{DD} \le 3.6 \text{ V}$   | 2.4                      | -                               |      |
| V <sub>OL</sub> <sup>(3)</sup>    | Output low level voltage                                                | $I_{IO} = 20 \text{ mA}$<br>2.7 V≤ $V_{DD} \le 3.6 \text{ V}$                                   | -                        | 1.3                             |      |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage                                               | $I_{IO} = -20 \text{ mA}$<br>2.7 V≤ $V_{DD} \le 3.6 \text{ V}$                                  | V <sub>DD</sub> - 1.3    | -                               | V    |
| V <sub>OL</sub> <sup>(3)</sup>    | Output low level voltage                                                | I <sub>IO</sub> = 4 mA<br>1.71 V≤ V <sub>DD</sub> ≤ 3.6 V                                       | -                        | 0.4                             |      |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage                                               | I <sub>IO</sub> = -4 mA<br>1.71 V≤V <sub>DD</sub> <3.6 V                                        | V <sub>DD</sub> - 0.4    | -                               |      |
| V <sub>OL</sub> <sup>(3)</sup>    | Output low level voltage                                                | $I_{IO} = 2 \text{ mA}$<br>1.08 V≤ $V_{DDIO2} \le 1.32 \text{ V}$                               | -                        | 0.3 x V <sub>DDIO2</sub><br>0.3 |      |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage                                               | I <sub>IO</sub> = -2 mA<br>1.08 V≤V <sub>DDIO2</sub> < 1.32 V                                   | 0.7 x V <sub>DDIO2</sub> | -                               |      |
|                                   |                                                                         | I <sub>IO</sub> = 20 mA<br>2.3 V≤ V <sub>DD</sub> ≤3.6 V                                        | -                        | 0.4                             |      |
| V <sub>OLFM+</sub> <sup>(3)</sup> | Output low level voltage for an FTf I/O pin in (FT I/O with "f" option) | I <sub>IO</sub> = 10 mA<br>1.71 V≤ V <sub>DD</sub> ≤ 3.6 V                                      | -                        | 0.4                             |      |
|                                   |                                                                         | I <sub>IO</sub> = 4.5 mA<br>1.08 V≤ V <sub>DD</sub> ≤ 3.6 V                                     | -                        | 0.4                             |      |

The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 13: Voltage characteristics*, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣIIO.

<sup>3.</sup> Specified by design - Not tested in production.



DS14053 Rev 4 111/172

<sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

Table 55. Output voltage characteristics for PC13<sup>(1)</sup>

| Symbol                         | Parameter                 | Conditions <sup>(3)</sup>                                                                 | Min                   | Max | Unit |
|--------------------------------|---------------------------|-------------------------------------------------------------------------------------------|-----------------------|-----|------|
| V <sub>OL</sub>                | Output low level voltage  | CMOS port <sup>(2)</sup> $I_{IO} = 3 \text{ mA}$<br>2.7 $V \le V_{DD} \le 3.6 \text{ V}$  | -                     | 0.4 |      |
| V <sub>OH</sub>                | Output high level voltage | CMOS port <sup>(2)</sup> $I_{IO} = -3 \text{ mA}$<br>2.7 $V \le V_{DD} \le 3.6 \text{ V}$ | V <sub>DD</sub> - 0.4 | -   |      |
| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage  | TTL port <sup>(2)</sup> $I_{IO} = 3 \text{ mA}$<br>2.7 $V \le V_{DD} \le 3.6 \text{ V}$   | -                     | 0.4 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage | TTL port <sup>(2)</sup> $I_{IO} = -3 \text{ mA}$<br>2.7 $V \le V_{DD} \le 3.6 \text{ V}$  | 2.4                   | -   | V    |
| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage  | I <sub>IO</sub> = 1.5 mA<br>1.71 V≤ V <sub>DD</sub> ≤ 3.6 V                               | -                     | 0.4 |      |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage | $I_{IO} = -1.5 \text{ mA}$<br>1.71 V≤ $V_{DD} \le 3.6 \text{ V}$                          | V <sub>DD</sub> - 0.4 | -   |      |

The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in Table 13: Voltage characteristics, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣIIO.

Table 56. Output voltage characteristics for PC14 and PC15<sup>(1)</sup>

| Symbol                         | Parameter                 | Conditions <sup>(3)</sup>                                                                       | Min                   | Max | Unit |
|--------------------------------|---------------------------|-------------------------------------------------------------------------------------------------|-----------------------|-----|------|
| V <sub>OL</sub>                | Output low level voltage  | CMOS port <sup>(2)</sup> $I_{IO} = 0.5 \text{ mA}$<br>2.7 $V \le V_{DD} \le 3.6 \text{ V}$      | -                     | 0.4 |      |
| V <sub>OH</sub>                | Output high level voltage | CMOS port <sup>(2)</sup> $I_{IO} = -0.5 \text{ mA}$<br>2.7 $V \le V_{DD} \le 3.6 \text{ V}$     | V <sub>DD</sub> - 0.4 | -   |      |
| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage  | TTL port <sup>(2)</sup> $I_{IO} = 0.5 \text{ mA}$<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V  | -                     | 0.4 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage | TTL port <sup>(2)</sup> $I_{IO} = -0.5 \text{ mA}$<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | 2.4                   | -   | V    |
| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage  | $I_{IO} = 0.25 \text{ mA}$<br>1.71 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                        | -                     | 0.4 |      |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage | $I_{IO} = -0.25 \text{ mA}$<br>1.71 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                       | V <sub>DD</sub> - 0.4 | -   |      |

The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 13:* Voltage characteristics, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣIIO.

<sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

<sup>3.</sup> Specified by design - Not tested in production.

<sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

<sup>3.</sup> Specified by design - Not tested in production.

# Output buffer timing characteristics (HSLV option disabled)

The HSLV feature (can be enabled over option bytes IO\_VDDIO2\_HSLV and IO\_VDD\_HSLV) can be used to optimize the I/O speed when the product voltage is below 2.7 V.

Table 57. Output timing characteristics  $(HSLV\ OFF)^{(1)}$ 

| Speed | Symbol                                           | Parameter                                         | conditions                                | Min | Max  | Unit   |
|-------|--------------------------------------------------|---------------------------------------------------|-------------------------------------------|-----|------|--------|
|       |                                                  |                                                   | C = 50 pF, 2.7 V≤ V <sub>DD</sub> ≤ 3.6 V | -   | 8    | MHz    |
|       |                                                  |                                                   | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V   | -   | 5    |        |
|       |                                                  |                                                   | C = 40 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V  | -   | 10   |        |
|       |                                                  |                                                   | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V   | -   | 5    |        |
|       | F <sub>max</sub> <sup>(2)(3)</sup>               | Maximum frequency                                 | C = 30 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V  | -   | 12   | MUZ    |
|       | rmax` /` /                                       | Maximum frequency                                 | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V   | -   | 5    | IVITIZ |
|       |                                                  |                                                   | C = 20 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V  | -   | 14   |        |
|       |                                                  |                                                   | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V   | -   | 5    |        |
|       |                                                  |                                                   | C = 10 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V  | -   | 16   |        |
| 00    |                                                  |                                                   | C = 10 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V   | -   | 5    |        |
| 00    |                                                  |                                                   | C=50 pF, 2.7 V≤ V <sub>DD</sub> ≤3.6 V    | -   | 18.0 |        |
|       |                                                  |                                                   | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V   | -   | 36.0 |        |
|       |                                                  |                                                   | C = 40 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V  | -   | 17.0 |        |
|       |                                                  |                                                   | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V   | -   | 34.0 |        |
|       | t <sub>r</sub> /t <sub>f</sub> <sup>(4)(5)</sup> | Output high to low level fall time and output low | C = 30 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V  | -   | 15.5 | ne     |
|       | ry rt                                            | to high level rise time                           | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V   | -   | 32.0 | 113    |
|       |                                                  |                                                   | C = 20 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V  | -   | 14.2 |        |
|       |                                                  |                                                   | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V   | -   | 30.0 |        |
|       |                                                  |                                                   | C = 10 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V  | -   | 12.2 |        |
|       |                                                  |                                                   | C = 10 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V   | -   | 27   |        |

Table 57. Output timing characteristics (HSLV OFF)<sup>(1)</sup> (continued)

| Speed | Symbol                                           | Parameter                                         | conditions                               | Min | Max  | Unit   |
|-------|--------------------------------------------------|---------------------------------------------------|------------------------------------------|-----|------|--------|
|       |                                                  |                                                   | C =50 pF, 2.7 V≤ V <sub>DD</sub> ≤3.6    |     | 40   | MHz    |
|       |                                                  |                                                   | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 12   |        |
|       |                                                  |                                                   | C = 40 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 45   |        |
|       |                                                  |                                                   | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 14   |        |
|       | F <sub>max</sub> <sup>(2)(3)</sup>               | Maximum frequency                                 | C = 30 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 50   | N/III- |
|       | r <sub>max</sub> (-)(°)                          | Maximum frequency                                 | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 16   | IVITZ  |
|       |                                                  |                                                   | C = 20 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 55   |        |
|       |                                                  |                                                   | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 18   |        |
|       |                                                  |                                                   | C = 10 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 60   |        |
| 01    |                                                  |                                                   | C = 10 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 20   |        |
| Οī    |                                                  |                                                   | C=50 pF, 2.7 V≤ V <sub>DD</sub> ≤3.6 V   | -   | 6.2  |        |
|       |                                                  |                                                   | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 11.4 |        |
|       |                                                  |                                                   | C = 40 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 5.7  |        |
|       |                                                  |                                                   | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 10.5 |        |
|       | t <sub>r</sub> /t <sub>f</sub> <sup>(4)(5)</sup> | Output high to low level fall time and output low | C = 30 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 5.1  | ne     |
|       | lr/lf` ↑ ↑                                       | to high level rise time                           | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 9.5  | 113    |
|       |                                                  |                                                   | C = 20 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 4.5  |        |
|       |                                                  |                                                   | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  |     | 8.4  |        |
|       |                                                  |                                                   | C = 10 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V |     | 3.7  |        |
|       |                                                  |                                                   | C = 10 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  |     | 7.0  |        |

Table 57. Output timing characteristics (HSLV OFF)<sup>(1)</sup> (continued)

| Speed | Symbol                                 | Parameter                                         | conditions                               | Min | Max | Unit  |
|-------|----------------------------------------|---------------------------------------------------|------------------------------------------|-----|-----|-------|
|       |                                        |                                                   | C =50 pF, 2.7 V≤ V <sub>DD</sub> ≤3.6    | -   | 80  |       |
|       |                                        |                                                   | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 30  |       |
|       |                                        |                                                   | C = 40 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 90  |       |
|       |                                        |                                                   | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 35  |       |
|       | F <sub>max</sub> <sup>(2)(3) (6)</sup> | Maximum fraguancy                                 | C = 30 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 100 | MHz   |
|       | Fmax                                   | Maximum frequency                                 | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 40  | IVITZ |
|       |                                        |                                                   | C = 20 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 110 |       |
|       |                                        |                                                   | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 45  |       |
|       |                                        |                                                   | C = 10 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 133 |       |
| 10    |                                        |                                                   | C = 10 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 50  |       |
| 10    |                                        |                                                   | C=50 pF, 2.7 V≤ V <sub>DD</sub> ≤3.6 V   | -   | 3.8 |       |
|       |                                        |                                                   | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 7.5 |       |
|       |                                        |                                                   | C = 40 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 3.4 |       |
|       |                                        |                                                   | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 6.6 |       |
|       | $t_r/t_f^{(4)(5)(6)}$                  | Output high to low level fall time and output low | C = 30 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 2.9 | ns    |
|       | tr'tf` ^ ^ ^                           | to high level rise time                           | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 5.7 | 113   |
|       |                                        |                                                   | C = 20 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 2.5 |       |
|       |                                        |                                                   | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  |     | 4.7 |       |
|       |                                        |                                                   | C = 10 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 1.9 |       |
|       |                                        |                                                   | C = 10 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 3.7 |       |

Table 57. Output timing characteristics (HSLV OFF)<sup>(1)</sup> (continued)

| Speed | Symbol                                | Parameter                                         | conditions                               | Min | Max | Unit  |
|-------|---------------------------------------|---------------------------------------------------|------------------------------------------|-----|-----|-------|
|       |                                       |                                                   | C =50 pF, 2.7 V≤ V <sub>DD</sub> ≤3.6    | -   | 100 | MHz   |
|       |                                       |                                                   | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 40  |       |
|       |                                       |                                                   | C = 40 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 120 |       |
|       |                                       |                                                   | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 50  |       |
|       | F <sub>max</sub> <sup>(2)(3)(6)</sup> | Maximum fraguancy                                 | C = 30 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 140 | MUZ   |
|       | Fmax                                  | Maximum frequency                                 | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 60  | IVITZ |
|       |                                       |                                                   | C = 20 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 166 |       |
|       |                                       |                                                   | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 70  |       |
|       |                                       |                                                   | C = 10 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 200 |       |
| 11    |                                       |                                                   | C = 10 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 80  |       |
| 11    |                                       |                                                   | C=50 pF, 2.7 V≤ V <sub>DD</sub> ≤3.6 V   | -   | 3.3 |       |
|       |                                       |                                                   | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 6.3 |       |
|       |                                       |                                                   | C = 40 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 2.8 |       |
|       |                                       |                                                   | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 5.5 |       |
|       | $t_r/t_f^{(4)(5)(6)}$                 | Output high to low level fall time and output low | C = 30 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 2.3 | ne    |
|       | \r'\f` \ \ \                          | to high level rise time                           | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 4.6 | 115   |
|       |                                       |                                                   | C = 20 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 1.9 |       |
|       |                                       |                                                   | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  |     | 3.7 |       |
|       |                                       |                                                   | C = 10 pF, 2.7 V≤V <sub>DD</sub> ≤ 3.6 V | -   | 1.4 |       |
|       |                                       |                                                   | C = 10 pF, 1.71 V≤V <sub>DD</sub> ≤ 2 V  | -   | 3   |       |

<sup>1.</sup> Specified by design - Not tested in production.

- 3. When 2 V <  $V_{DD}$  < 2.7 V maximum frequency is between values given for  $V_{DD}$  =1.98 V and  $V_{DD}$  =2.7 V
- 4. The fall and rise times are defined between 90% and 10% and between 10 % and 90 % of the output waveform, respectively.
- 5. When 2 V <  $V_{DD}$  < 2.7 V maximum tr/tf is between values given for  $V_{DD}$  = 1.98 V and  $V_{DD}$  = 2.7 V
- 6. Compensation cell enabled.

<sup>2.</sup> The maximum frequency is defined with the following conditions: ( $t_r+t_f$ ) ≤ 2/3 T Skew ≤ 1/20 T 45% < Duty cycle < 55%

# **Output buffer timing characteristics (HSLV option enabled)**

Table 58. Output timing characteristics (HSLV ON)<sup>(1)</sup>

| Speed | Symbol                             | Parameter                | conditions                             | Min | Max  | Unit           |
|-------|------------------------------------|--------------------------|----------------------------------------|-----|------|----------------|
|       |                                    |                          | C =50 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 8    |                |
|       |                                    |                          | C =40 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 10   |                |
|       | F <sub>max</sub> <sup>(2)</sup>    | Maximum frequency        | C =30 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 12   | MHz            |
|       |                                    |                          | C =20 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 14   |                |
| 00    |                                    |                          | C =10 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 16   |                |
| 00    |                                    |                          | C =50 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 17.8 |                |
|       |                                    | Output high to low level | C =40 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 15.8 |                |
|       | $t_r/t_f^{(3)}$                    | fall time and output low | C =30 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 14.4 | ns             |
|       |                                    | to high level rise time  | C =20 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 13.1 |                |
|       |                                    |                          | C =10 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 11.4 |                |
|       |                                    |                          | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 40   |                |
|       |                                    |                          | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 45   |                |
|       | F <sub>max</sub> <sup>(2)</sup>    | Maximum frequency        | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 50   |                |
|       |                                    |                          | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 55   |                |
| 01    |                                    |                          | C =10 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 60   |                |
| 01    |                                    |                          | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 7.2  |                |
|       |                                    | Output high to low level | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 6.5  |                |
|       | $t_r/t_f^{(3)(4)}$                 | fall time and output low | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 5.6  | ns             |
|       |                                    | to high level rise time  | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 4.8  |                |
|       |                                    |                          | C =10 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 3.8  |                |
|       |                                    |                          | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 60   |                |
|       |                                    |                          | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 70   | MHz ns MHz MHz |
|       | F <sub>max</sub> <sup>(2)(4)</sup> | Maximum frequency        | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 90   |                |
|       |                                    |                          | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 110  |                |
| 10    |                                    |                          | C =10 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 140  |                |
| 10    |                                    |                          | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 5.3  |                |
|       |                                    | Output high to low level | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 4.6  |                |
|       | $t_r/t_f^{(3)(4)}$                 | fall time and output low | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 3.8  | ns             |
|       |                                    | to high level rise time  | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 3.0  |                |
|       |                                    |                          | C =10 pF, 1.71 V≤V <sub>DD</sub> ≤2 V  | -   | 2.2  |                |

Table 58. Output timing characteristics (HSLV ON)<sup>(1)</sup> (continued)

| Speed | Symbol                             | Parameter                | conditions                             | Min | Max | Unit |
|-------|------------------------------------|--------------------------|----------------------------------------|-----|-----|------|
|       |                                    |                          | C=50 pF, 1.71 V≤V <sub>DD</sub> ≤2 V   | -   | 67  | MHz  |
|       |                                    |                          | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 100 |      |
|       | F <sub>max</sub> <sup>(2)(4)</sup> | Maximum frequency        | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 120 | MHz  |
|       |                                    |                          | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 155 |      |
| 11    |                                    |                          | C=10 pF, 1.71 V≤V <sub>DD</sub> ≤2 V   | -   | 200 |      |
| 11    |                                    |                          | C = 50 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 5.0 |      |
|       |                                    | Output high to low level | C = 40 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 4.1 |      |
|       | $t_r/t_f^{(3)(4)}$                 | fall time and output low | C = 30 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 3.3 | ns   |
|       |                                    | to high level rise time  | C = 20 pF, 1.71 V≤V <sub>DD</sub> ≤2 V | -   | 2.5 |      |
|       |                                    |                          | C=10 pF, 1.71 V≤V <sub>DD</sub> ≤2 V   | -   | 1.8 |      |

<sup>1.</sup> Specified by design - Not tested in production.

4. Compensation cell enabled.

Table 59. Output timing characteristics VDDIO2 1.2 V range (HSLV OFF)<sup>(1)</sup>

| Speed | Symbol                 | Parameter                | conditions                                  | Min | Max  | Unit |
|-------|------------------------|--------------------------|---------------------------------------------|-----|------|------|
|       |                        |                          | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 1    |      |
|       |                        |                          | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 1    |      |
|       | $F_{\text{max}}^{(2)}$ | Maximum frequency        | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 1    | MHz  |
|       |                        |                          | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 1    |      |
| 00    |                        |                          | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 1    |      |
| 00    |                        |                          | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 83.0 |      |
|       |                        | Output high to low level | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 79.0 |      |
|       | $t_r/t_f^{(3)}$        | fall time and output low | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 46.0 | ns   |
|       |                        | to high level rise time  | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 72.0 |      |
|       |                        |                          | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 68.0 |      |

<sup>2.</sup> The maximum frequency is defined with the following conditions:  $(t_r+t_f) \le 2/3$  T Skew  $\le 1/20$  T 45% < Duty cycle < 55%

<sup>3.</sup> The fall and rise times are defined between 90% and 10% and between 10% and 90% of the output waveform, respectively.

Table 59. Output timing characteristics VDDIO2 1.2 V range (HSLV OFF)<sup>(1)</sup> (continued)

| Speed | Symbol                                        | Parameter                                   | conditions                                                         | Min                                         | Max  | Unit     |  |
|-------|-----------------------------------------------|---------------------------------------------|--------------------------------------------------------------------|---------------------------------------------|------|----------|--|
|       |                                               |                                             | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 5    |          |  |
|       |                                               |                                             | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 5    |          |  |
|       | F <sub>max</sub> <sup>(2)</sup>               | Maximum frequency                           | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 5    | MHz      |  |
|       |                                               |                                             | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 5    |          |  |
| 01    |                                               |                                             | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 5    |          |  |
| 01    |                                               |                                             | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 24.5 |          |  |
|       |                                               | Output high to low level                    | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 22.2 |          |  |
|       | $t_r/t_f^{(3)}$                               | fall time and output low                    | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 20.0 | ns       |  |
|       |                                               | to high level rise time                     | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 17.8 | ns ms ms |  |
|       |                                               |                                             | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 15.0 |          |  |
|       |                                               |                                             | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 10   |          |  |
|       |                                               |                                             | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 10   |          |  |
|       | F <sub>max</sub> <sup>(2)</sup>               | Maximum frequency                           | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 10   | MHz      |  |
|       |                                               |                                             | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 10   |          |  |
| 10    |                                               |                                             | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 10   |          |  |
| 10    |                                               |                                             | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 16.2 |          |  |
|       | t <sub>r</sub> /t <sub>f</sub> <sup>(3)</sup> |                                             | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 14.3 |          |  |
|       |                                               |                                             | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 12.2 | ns       |  |
|       |                                               | to high level rise time                     | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 10.0 |          |  |
|       |                                               |                                             | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 7.9  |          |  |
|       |                                               |                                             | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 20   |          |  |
|       |                                               |                                             | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 23   |          |  |
|       | F <sub>max</sub> <sup>(2)(4)</sup>            | Maximum frequency                           | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 25   | MHz      |  |
|       |                                               |                                             | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 28   |          |  |
| 11    |                                               |                                             | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 30   |          |  |
| 11    |                                               |                                             | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 14.0 |          |  |
|       |                                               | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | Output high to low level C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 12.0     |  |
|       | $t_r/t_f^{(3)(4)}$                            | fall time and output low                    | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 10.0 | ns       |  |
|       |                                               | to high level rise time                     | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 8.0  |          |  |
|       |                                               |                                             | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                        | -                                           | 6.0  |          |  |

<sup>1.</sup> Specified by design - Not tested in production.

- 3. The fall and rise times are defined between 90% and 10% and between 10% and 90% of the output waveform, respectively.
- 4. Compensation cell enabled.



<sup>2.</sup> The maximum frequency is defined with the following conditions:  $(t_r+t_f) \le 2/3$  T Skew  $\le 1/20$  T 45% < Duty cycle < 55%

Table 60. Output timing characteristics VDDIO2 1.2 V (HSLV ON)<sup>(1)</sup>

| Speed | Symbol                             | Parameter                                                                 | conditions                                  | Min  | Max  | Unit |  |
|-------|------------------------------------|---------------------------------------------------------------------------|---------------------------------------------|------|------|------|--|
|       |                                    |                                                                           | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 5    |      |  |
|       |                                    |                                                                           | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 5    |      |  |
|       | F <sub>max</sub> <sup>(2)</sup>    | Maximum frequency                                                         | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 5    | MHz  |  |
|       | 00                                 |                                                                           | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 5    |      |  |
| 00    |                                    |                                                                           | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 5    |      |  |
| 00    |                                    |                                                                           | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 32.5 |      |  |
|       |                                    | Output high to low level                                                  | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 30.0 |      |  |
|       | $t_r/t_f^{(3)}$                    | fall time and output low                                                  | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 27.5 | ns   |  |
|       |                                    | to high level rise time                                                   | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 25.0 |      |  |
|       |                                    | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                               | -                                           | 22.5 |      |      |  |
|       |                                    |                                                                           | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 15.0 |      |  |
|       |                                    | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V                               | -                                           | 17.5 |      |      |  |
|       | F <sub>max</sub> <sup>(2)</sup>    | Maximum frequency                                                         | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 20.0 | MHz  |  |
|       |                                    |                                                                           | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 22.5 |      |  |
| 01    |                                    |                                                                           | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 25.0 |      |  |
| 01    |                                    | Output high to low level fall time and output low to high level rise time | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 14.6 | ns   |  |
|       |                                    |                                                                           | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 12.9 |      |  |
|       | $t_r/t_f^{(3)}$                    |                                                                           | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 11.2 |      |  |
|       |                                    |                                                                           | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 9.3  |      |  |
|       |                                    |                                                                           | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 7.3  |      |  |
|       |                                    |                                                                           | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 25   |      |  |
|       |                                    |                                                                           | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 30   |      |  |
|       | F <sub>max</sub> <sup>(2)(4)</sup> | Maximum frequency                                                         | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 33   | MHz  |  |
|       |                                    |                                                                           | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 44   |      |  |
| 40    |                                    |                                                                           | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 55   |      |  |
| 10    |                                    |                                                                           | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 11.6 |      |  |
|       |                                    | Output high to low level                                                  | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 9.7  |      |  |
|       | $t_r/t_f^{(3)(4)}$                 | fall time and output low                                                  | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 7.8  | ns   |  |
|       |                                    | to high level rise time                                                   | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 6.1  | =    |  |
|       |                                    |                                                                           | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -    | 4.3  |      |  |

| Speed | Symbol                             | Parameter                | conditions                                  | Min | Max  | Unit |
|-------|------------------------------------|--------------------------|---------------------------------------------|-----|------|------|
|       | F <sub>max</sub> <sup>(2)(4)</sup> | Maximum frequency        | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 30   |      |
| F     |                                    |                          | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 35   |      |
|       |                                    |                          | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 44   | MHz  |
|       |                                    |                          | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 55   |      |
| 11    |                                    |                          | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 77   |      |
| 11    |                                    | Output high to low level | C =50 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 11.1 |      |
|       |                                    |                          | C =40 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 9.2  |      |
|       | $t_r/t_f^{(3)(4)}$                 | fall time and output low | C =30 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 7.2  | ns   |
|       |                                    | to high level rise time  | C =20 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 5.4  |      |
|       |                                    |                          | C =10 pF, 1.08 V≤V <sub>DDIO2</sub> ≤1.32 V | -   | 3.6  |      |

Table 60. Output timing characteristics VDDIO2 1.2 V (HSLV ON)<sup>(1)</sup> (continued)

- 3. The fall and rise times are defined between 90% and 10% and between 10% and 90% of the output waveform, respectively.
- 4. Compensation cell enabled.

### 5.3.15 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 53: I/O static characteristics*).

Unless otherwise specified, the parameters given in *Table 61* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16: General operating conditions*.

| Sy               | mbol                           | Parameter                                       | Conditions                       | Min | Тур | Max | Unit |
|------------------|--------------------------------|-------------------------------------------------|----------------------------------|-----|-----|-----|------|
| R                | R <sub>PU</sub> <sup>(2)</sup> | Weak pull-up equivalent resistor <sup>(1)</sup> | $V_{IN} = V_{SS}$                | 30  | 40  | 50  | kΩ   |
| V <sub>F(I</sub> | NRST) <sup>(2)</sup>           | NRST Input filtered pulse                       | 1.71 V < V <sub>DD</sub> < 3.6 V | ı   | -   | 50  | ns   |
| V <sub>NF</sub>  | (NRST) <sup>(2)</sup>          | NRST Input not filtered pulse                   | 1.71 V < V <sub>DD</sub> < 3.6 V | 350 | -   | -   | 115  |

Table 61. NRST pin characteristics

2. Specified by design - Not tested in production.

<sup>1.</sup> Specified by design - Not tested in production.

<sup>2.</sup> The maximum frequency is defined with the following conditions:  $(t_r+t_f) \le 2/3$  T Skew  $\le 1/20$  T 45% < Duty cycle < 55%

The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10 % order).



Figure 19. Recommended NRST pin protection

- 1. The reset network protects the device against parasitic resets.
- The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 53. Otherwise, the reset is not taken into account by the device.

# 5.3.16 Extended interrupt and event controller input (EXTI) characteristics

The pulse on the interrupt input must have a minimal length in order to guarantee that it is detected by the event controller.

Table 62. EXTI input characteristics<sup>(1)</sup>

| Symbol | Parameter                        | Conditions | Min | Тур | Max | Unit |
|--------|----------------------------------|------------|-----|-----|-----|------|
| PLEC   | Pulse length to event controller | -          | 20  | -   | -   | ns   |

<sup>1.</sup> Specified by design - Not tested in production.

### 5.3.17 12-bit ADC characteristics

Unless otherwise specified, the parameters given in *Table 63* are derived from tests performed under the ambient temperature,  $f_{PCLK2}$  frequency and  $V_{DDA}$  supply voltage conditions summarized in *Table 16: General operating conditions*.

Table 63. 12-bit ADC characteristics<sup>(1)(2)</sup>

| Symbol                  | Parameter                        | Conditions                        | Min              | Тур | Max       | Unit |
|-------------------------|----------------------------------|-----------------------------------|------------------|-----|-----------|------|
| $V_{DDA}$               | Analog supply voltage for ADC ON | -                                 | 1.62             | -   | 3.6       |      |
| V <sub>REF+</sub>       | Positive reference voltage       | -                                 | 1.62             | -   | $V_{DDA}$ | V    |
| V <sub>REF-</sub>       | Negative reference voltage       | -                                 | V <sub>SSA</sub> |     |           |      |
| f <sub>adc_ker_ck</sub> | ADC clock frequency              | 1.62 V ≤ V <sub>DDA</sub> ≤ 3.6 V | 1.5              | -   | 37.5      | MHz  |

Table 63. 12-bit ADC characteristics<sup>(1)(2)</sup> (continued)

| Symbol                                      | Parameter                                        |                                                                 | Conditions                     |                          |                         |                                        |                           | Min                 | Тур                         | Max                       | Unit                      |
|---------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------|--------------------------------|--------------------------|-------------------------|----------------------------------------|---------------------------|---------------------|-----------------------------|---------------------------|---------------------------|
|                                             |                                                  | Resolution<br>=<br>12 bits                                      |                                |                          |                         |                                        |                           | -                   | 2.50                        | -                         |                           |
|                                             | Sampling rate for                                | Resolution<br>=<br>10 bits                                      | All 1.6 V ≤ V <sub>DDA</sub> ≤ | -40 ≤                    | f <sub>adc_ker_ck</sub> | SMP                                    | -                         | 2.88                | -                           |                           |                           |
|                                             | direct channels<br>(VIN[0:5])                    | Resolution<br>=<br>8 bits                                       | modes                          | V <sub>DDA</sub> ≤ 3.6 V | T <sub>J</sub> ≤ 130 °C | 37.5 MHz                               | = 2.5                     | -                   | 3.41                        | -                         |                           |
| f <sub>s</sub><br>with                      |                                                  | Resolution<br>=<br>6 bits                                       |                                |                          |                         |                                        |                           | -                   | 4.17                        | -                         |                           |
| RAIN=47 Ω<br>and<br>C <sub>PCB</sub> =22 pF |                                                  | Resolution<br>=<br>12 bits                                      |                                |                          |                         |                                        |                           | -                   | 2.00                        | -                         | MSps                      |
|                                             | Sampling rate for slow                           | Resolution<br>=<br>10 bits                                      | All                            | 1.6 V ≤                  |                         | f <sub>adc_ker_ck</sub><br>=<br>30 MHz | SMP<br>= 2.5              | -                   | 2.31                        | -                         |                           |
|                                             | channels                                         | Resolution<br>=<br>8 bits                                       | modes                          | V <sub>DDA</sub> ≤ 3.6 V |                         |                                        |                           | -                   | 2.73                        | -                         |                           |
|                                             |                                                  | Resolution = 6 bits                                             |                                |                          |                         | -                                      | 3.33                      | -                   |                             |                           |                           |
| t <sub>TRIG</sub>                           | External trigger period                          |                                                                 | R                              | Resolution               | = 12 bits               |                                        |                           | -                   | -                           | 15                        | 1/f <sub>adc_ker_ck</sub> |
| V <sub>AIN</sub> <sup>(3)</sup>             | Conversion voltage range                         |                                                                 | -                              |                          |                         |                                        | 0                         | -                   | V <sub>REF+</sub>           | V                         |                           |
| V <sub>CMIV</sub>                           | Common mode input voltage                        |                                                                 | -                              |                          |                         |                                        | V <sub>REF</sub> /2 - 10% | V <sub>REF</sub> /2 | V <sub>REF</sub> /2<br>+10% | V                         |                           |
|                                             |                                                  | Resolution = 12 bits, T <sub>J</sub> = 130 °C (tolerance 4 LSBs |                                |                          | -                       | -                                      | 321                       |                     |                             |                           |                           |
|                                             |                                                  | Resolution = 12 bits, T <sub>J</sub> = 125 °C                   |                                |                          |                         |                                        | -                         | -                   | 220                         |                           |                           |
|                                             |                                                  | Resolution = 10 bits, T <sub>J</sub> =130 °C                    |                                |                          |                         | -                                      | -                         | 1039                |                             |                           |                           |
| (4)                                         | External input                                   | Resolution = 10 bits, T <sub>J</sub> = 125 °C                   |                                |                          |                         | -                                      | -                         | 2100                |                             |                           |                           |
| R <sub>AIN</sub> <sup>(4)</sup>             | impedance                                        | Resolution = 8 bits, T <sub>J</sub> =130 °C                     |                                |                          |                         | -                                      | -                         | 6327                | Ω                           |                           |                           |
|                                             |                                                  | Resolution = 8 bits, T <sub>J</sub> = 125 °C                    |                                |                          |                         | -                                      | -                         | 12000               |                             |                           |                           |
|                                             |                                                  |                                                                 | Resolu                         | ition = 6 bi             | ts, T <sub>J</sub> =13  | 0 °C                                   |                           | -                   | -                           | 47620                     |                           |
|                                             |                                                  |                                                                 | Resolu                         | tion = 6 bit             | s, T <sub>J</sub> = 12  | 5 °C                                   |                           | -                   | -                           | 80000                     |                           |
| C <sub>ADC</sub>                            | Internal sample and hold capacitor               |                                                                 |                                | -                        |                         |                                        |                           | -                   | 3                           | -                         | pF                        |
| t <sub>ADCVREG_S</sub><br>TUP               | ADC LDO startup time                             |                                                                 |                                | -                        |                         |                                        |                           | -                   | 5                           | -                         | μs                        |
| t <sub>STAB</sub>                           | ADC power-up time                                |                                                                 | L                              | DO alread                | y started               |                                        |                           | 1                   | -                           | -                         | Conversion cycle          |
| t <sub>OFF</sub> _                          | Offset calibration time                          |                                                                 | -                              |                          |                         |                                        |                           | 1335                |                             | 1/f <sub>adc_ker_ck</sub> |                           |
|                                             | Trigger conversion                               |                                                                 |                                | CKMODE                   | Ξ = 00                  |                                        |                           | 1.5                 | 2                           | 2.5                       | - 1/f                     |
| +                                           | latency regular and                              |                                                                 |                                | CKMODE                   | Ξ = 01                  |                                        |                           | -                   | -                           | 2.5                       |                           |
| t <sub>LATR</sub>                           | injected channels<br>without conversion<br>abort |                                                                 | CKMODE = 10                    |                          |                         |                                        | -                         | -                   | 2.5                         | 1/f <sub>adc_ker_ck</sub> |                           |
|                                             |                                                  |                                                                 |                                | CKMODI                   | ≣ = 11                  |                                        |                           | -                   | -                           | 2.25                      |                           |

Table 63. 12-bit ADC characteristics<sup>(1)(2)</sup> (continued)

| Symbol                        | Parameter                                                                   | Conditions                          | Min                         | Тур | Max   | Unit                        |
|-------------------------------|-----------------------------------------------------------------------------|-------------------------------------|-----------------------------|-----|-------|-----------------------------|
|                               | Trigger conversion latency regular                                          | CKMODE = 00                         | 2.5                         | 3   | 3.5   |                             |
|                               |                                                                             | CKMODE = 01                         | -                           | -   | 3.5   | · 1/f <sub>adc_ker_ck</sub> |
| <sup>t</sup> LATRINJ          | injected channels aborting a regular                                        | CKMODE = 10                         | -                           | -   | 3.5   |                             |
|                               | conversion                                                                  | CKMODE = 11                         | -                           | -   | 3.25  |                             |
| t <sub>S</sub>                | Sampling time                                                               | -                                   | 2.5                         | -   | 640.5 | 1/f <sub>adc_ker_ck</sub>   |
| t <sub>CONV</sub>             | Total conversion time (including sampling time)                             | N bits resolution                   | t <sub>S</sub> +<br>0.5 + N | -   | -     | 1/f <sub>adc_ker_ck</sub>   |
|                               | ADC consumption on V <sub>DDA</sub> and V <sub>REF+</sub> Differential mode | f <sub>S</sub> = 2.5 MSPS           | -                           | 320 | -     |                             |
| I <sub>DDA</sub> _<br>D(ADC)  |                                                                             | f <sub>S</sub> = 1 MSPS             | -                           | 190 | -     | μΑ                          |
| 5(150)                        |                                                                             | f <sub>S</sub> = 0.1 MSPS           | -                           | 50  | -     |                             |
|                               | ADC consumption on                                                          | f <sub>S</sub> = 2.5 MSPS           | -                           | 240 | -     |                             |
| I <sub>DDA</sub> _<br>SE(ADC) | $V_{DDA}$ and $\dot{V}_{REF+}$                                              | f <sub>S</sub> = 1 MSPS             | -                           | 150 | -     | μA                          |
| 02(1.50)                      | Single-ended mode                                                           | f <sub>S</sub> = 0.1 MSPS           | -                           | 50  | -     |                             |
|                               |                                                                             | f <sub>adc_ker_ck</sub> = 37.5 MHz  | -                           | 135 | -     |                             |
|                               |                                                                             | f <sub>adc_ker_ck</sub> = 30 MHz    | -                           | 110 | -     |                             |
| I <sub>DD</sub>               | ADC consumption on                                                          | f <sub>adc_ker_ck</sub> = 25 MHz    | -                           | 90  | -     | μΑ                          |
| (ADC)                         | V <sub>DD</sub>                                                             | f <sub>adc_ker_ck</sub> = 12.5 MHz  | -                           | 45  | -     |                             |
|                               | -                                                                           | f <sub>adc_ker_ck</sub> = 6.25 MHz  | -                           | 22  | -     |                             |
|                               |                                                                             | f <sub>adc_ker_ck</sub> = 3.125 MHz | -                           | 11  | -     |                             |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

Table 64. Minimum sampling time versus  $R_{AIN}^{(1)(2)}$ 

| D I. d'    | D (O)                | Minimum sampling time (s) |                             |  |  |
|------------|----------------------|---------------------------|-----------------------------|--|--|
| Resolution | R <sub>AIN</sub> (Ω) | Fast channel              | Slow channel <sup>(3)</sup> |  |  |
|            | 47                   | 3.75E-08                  | 6.12E-08                    |  |  |
|            | 68                   | 3.94E-08                  | 6.25E-08                    |  |  |
|            | 100                  | 4.36E-08                  | 6.51E-08                    |  |  |
| 10 hita    | 150                  | 5.11E-08                  | 7.00E-08                    |  |  |
| 12 bits    | 220                  | 6.54E-08                  | 7.86E-08                    |  |  |
|            | 330                  | 8.80E-08                  | 9.57E-08                    |  |  |
|            | 470                  | 1.17E-07                  | 1.23E-07                    |  |  |
|            | 680                  | 1.60E-07                  | 1.65E-07                    |  |  |



<sup>2.</sup> The voltage booster on ADC switches must be used for  $V_{DDA}$  < 2.7 V (embedded I/O switches).

<sup>3.</sup>  $V_{REF+}$  is internally connected to  $V_{DDA}$  and  $V_{REF-}$  to  $V_{SSA}$ .

<sup>4.</sup> The tolerance is 2 LSBs, otherwise it is specified.

Table 64. Minimum sampling time versus R<sub>AIN</sub><sup>(1)(2)</sup> (continued)

| Decelution | D (O)                | Minimum sar  | npling time (s)             |
|------------|----------------------|--------------|-----------------------------|
| Resolution | R <sub>AIN</sub> (Ω) | Fast channel | Slow channel <sup>(3)</sup> |
|            | 47                   | 3.19E-08     | 5.17E-08                    |
|            | 68                   | 3.35E-08     | 5.28E-08                    |
|            | 100                  | 3.66E-08     | 5.45E-08                    |
|            | 150                  | 4.35E-08     | 5.83E-08                    |
|            | 220                  | 5.43E-08     | 6.50E-08                    |
| 10 hito    | 330                  | 7.18E-08     | 7.89E-08                    |
| 10 bits    | 470                  | 9.46E-08     | 1.00E-07                    |
|            | 680                  | 1.28E-07     | 1.33E-07                    |
|            | 1000                 | 1.81E-07     | 1.83E-07                    |
|            | 1500                 | 2.63E-07     | 2.63E-07                    |
|            | 2200                 | 3.79E-07     | 3.76E-07                    |
|            | 3300                 | 5.57E-07     | 5.52E-07                    |
|            | 47                   | 2.64E-08     | 4.17E-08                    |
|            | 68                   | 2.76E-08     | 4.24E-08                    |
|            | 100                  | 3.02E-08     | 4.39E-08                    |
|            | 150                  | 3.51E-08     | 4.66E-08                    |
|            | 220                  | 4.27E-08     | 5.13E-08                    |
|            | 330                  | 5.52E-08     | 6.19E-08                    |
|            | 470                  | 7.17E-08     | 7.72E-08                    |
| 0 1-:4-    | 680                  | 9.68E-08     | 1.00E-07                    |
| 8 bits     | 1000                 | 1.34E-07     | 1.37E-07                    |
|            | 1500                 | 1.93E-07     | 1.94E-07                    |
|            | 2200                 | 2.76E-07     | 2.74E-07                    |
|            | 3300                 | 4.06E-07     | 4.01E-07                    |
|            | 4700                 | 5.73E-07     | 5.62E-07                    |
|            | 6800                 | 8.21E-07     | 7.99E-07                    |
|            | 10000                | 1.20E-06     | 1.17E-06                    |
|            | 15000                | 1.79E-06     | 1.74E-06                    |

Table 64. Minimum sampling time versus R<sub>AIN</sub><sup>(1)(2)</sup> (continued)

| Deschitien | D (O)                | Minimum sam  | pling time (s)              |  |
|------------|----------------------|--------------|-----------------------------|--|
| Resolution | R <sub>AIN</sub> (Ω) | Fast channel | Slow channel <sup>(3)</sup> |  |
|            | 47                   | 2.14E-08     | 3.16E-08                    |  |
|            | 68                   | 2.23E-08     | 3.21E-08                    |  |
|            | 100                  | 2.40E-08     | 3.31E-08                    |  |
|            | 150                  | 2.68E-08     | 3.52E-08                    |  |
|            | 220                  | 3.13E-08     | 3.87E-08                    |  |
|            | 330                  | 3.89E-08     | 4.51E-08                    |  |
|            | 470                  | 4.88E-08     | 5.39E-08                    |  |
| 6 hita     | 680                  | 6.38E-08     | 6.79E-08                    |  |
| 6 bits     | 1000                 | 8.70E-08     | 8.97E-08                    |  |
|            | 1500                 | 1.23E-07     | 1.24E-07                    |  |
|            | 2200                 | 1.73E-07     | 1.73E-07                    |  |
|            | 3300                 | 2.53E-07     | 2.49E-07                    |  |
|            | 4700                 | 3.53E-07     | 3.45E-07                    |  |
|            | 6800                 | 5.04E-07     | 4.90E-07                    |  |
|            | 10000                | 7.34E-07     | 7.11E-07                    |  |
|            | 15000                | 1.09E-06     | 1.05E-06                    |  |

- 1. Specified by design Not tested in production.
- 2. Data valid up to 130 °C, with a 22 pF PCB capacitor, and  $V_{DDA}$  = 1.6 V.
- 3. Slow channels correspond to all ADC inputs except for the fast channels.

Figure 20. ADC conversion timing diagram



Table 65. ADC accuracy<sup>(1)(2)</sup>

| Symbol | Parameter                    | Co               | onditions    | Min | Тур   | Max   | Unit |
|--------|------------------------------|------------------|--------------|-----|-------|-------|------|
| FT     | Total and English Lance      | Fast and         | Single ended | -   | ±3.5  | ±12   |      |
| ET     | Total unadjusted error       | slow<br>channels | Differential | -   | ±2.5  | ±7.5  |      |
| EO     | Offset error                 | -                | Single ended | -   | ±3    | ±5.5  |      |
|        | Oliset error                 | -                | Differential | -   | ±2    | ±3.5  |      |
| EG     | Gain error                   | -                | Single ended | -   | ±3.5  | ±11   | LSB  |
| LG     | Gaill elloi                  | -                | Differential |     | ±2.5  | ±7    | LOD  |
| ED     | Differential linearity error | -                | Single ended | -   | ±0.75 | +2/-1 |      |
| ED     | Differential fifearity entor | -                | Differential | -   | ±0.75 | +2/-1 |      |
|        |                              | Fast and         | Single ended | -   | ±2    | ±6.5  |      |
| EL     | Integral linearity error     | slow<br>channels | Differential | -   | ±1    | ±4    |      |
| ENOB   | Effective number of bits     | Sin              | gle ended    | -   | 10.8  | -     | Bits |
| LNOB   | Ellective number of bits     | Di               | fferential   | -   | 11.5  | -     | Dits |
| SINAD  | Signal-to-noise and          | Sin              | gle ended    | -   | 68    | -     |      |
| SINAD  | distortion ratio             | Di               | fferential   | -   | 71    | -     |      |
| SNR    | Signal-to-noise ratio        | Sin              | gle ended    | -   | 70    | -     | dB   |
| SINIX  | Signal-to-noise ratio        | Differential     |              | -   | 72    | -     | , ub |
| THD    | Total harmonic distortion    | Sin              | gle ended    | -   | -70   | -     |      |
| טחו    | Total Harmonic distortion    | Di               | fferential   | -   | -80   | -     |      |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

#### Note:

ADC accuracy versus negative injection current: injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to the ground) to analog pins, which may potentially inject negative currents.

Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in Section 5.3.13: I/O current injection characteristics does not affect the ADC accuracy.

<sup>2.</sup> ADC DC accuracy values are measured after internal calibration in continuous mode.



Figure 21. ADC accuracy characteristics

- 1. Example of an actual transfer curve.
- 2. Ideal transfer curve.
- 3. End point correlation line.
- E<sub>T</sub> = Total unadjusted error: maximum deviation between the actual and the ideal transfer curves.
- 5. EO = Offset error: deviation between the first actual transition and the first ideal one.
- 6. EG = Gain error: deviation between the last ideal transition and the last actual one.
- 7. ED = Differential linearity error: maximum deviation between actual steps and the ideal one.
- 8. EL = Integral linearity error: maximum deviation between any actual transition and the end point correlation line.

 $V_{REF+}^{(4)}$  $V_{DDA}^{(4)}$ Sample-and-hold ADC converter I/O analog switch Converter (3)  $C_{\mathsf{ADC}}$ Sampling switch with multiplexing  $\bar{V}_{S\underline{s}}$  $V_{\text{SS}}$ V<sub>SSA</sub> MSv67871V3

Figure 22. Typical connection diagram when using the ADC with FT/TT pins featuring analog switch function

- 1. Refer to Table 63: 12-bit ADC characteristics for the values of RAIN, and CADC.
- C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (refer to *Table 53: I/O static characteristics*). A high C<sub>parasitic</sub> value downgrades conversion accuracy. To remedy this, f<sub>adc\_ker\_ck</sub> should be reduced.
- 3. Refer to Table 53: I/O static characteristics for the value of I<sub>lkq</sub>.
- 4. Refer to Figure 11: Power supply scheme.

47/

### General PCB design guidelines

Power supply decoupling should be performed as shown in Figure 23. The 100 nF capacitors should be ceramic (good quality). They should be placed as close to the chip as possible.



Figure 23. Power supply and reference decoupling (V<sub>REF+</sub> connected to V<sub>DDA</sub>)

#### 5.3.18 **DAC** characteristics

Table 66. DAC characteristics<sup>(1)</sup>

| Symbol            | Parameter                                  | Conditio                | าร                            | Min  | Тур       | Max       | Unit |
|-------------------|--------------------------------------------|-------------------------|-------------------------------|------|-----------|-----------|------|
| $V_{DDA}$         | Analog supply voltage                      | -                       |                               | 1.8  | 3.3       | 3.6       |      |
| V <sub>REF+</sub> | Positive reference voltage                 | -                       |                               | 1.80 | -         | $V_{DDA}$ | V    |
| V <sub>REF-</sub> | Negative reference voltage                 | -                       |                               | -    | $V_{SSA}$ | -         |      |
| D                 | Resistive Load                             | DAC output buffer<br>ON | connected to V <sub>SSA</sub> | 5    | -         | -         |      |
| $R_L$             |                                            |                         | connected to V <sub>DDA</sub> | 25   | -         | -         | kΩ   |
| R <sub>O</sub>    | Output Impedance                           | DAC output buf          | fer OFF                       | 10.3 | 13        | 16        |      |
| <b>-</b>          | Output impedance                           | DAC output buffer       | V <sub>DD</sub> = 2.7 V       | ı    | -         | 1.6       |      |
| R <sub>BON</sub>  | sample and hold mode,<br>output buffer ON  | ÓN                      | V <sub>DD</sub> = 2.0 V       | -    | -         | 2.6       | kΩ   |
|                   | Output impedance                           | DAC output buffer       | V <sub>DD</sub> = 2.7 V       | -    | -         | 17.8      |      |
| R <sub>BOFF</sub> | sample and hold mode,<br>output buffer OFF | OFF                     | V <sub>DD</sub> = 2.0 V       | -    | -         | 18.7      | kΩ   |

 $V_{REF+}$  input is internally connected to  $V_{DDA}$  while  $V_{REF-}$  is internally connected to  $V_{SSA}$  (refer to *Table 2: STM32H503xx features and peripheral counts*).

Table 66. DAC characteristics<sup>(1)</sup> (continued)

| Symbol                             | Parameter                                                                                             | Conditions                                        |          | Min | Тур  | Max                      | Unit |
|------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------|-----|------|--------------------------|------|
| C <sub>L</sub>                     | 0                                                                                                     | DAC output buff                                   | er OFF   | -   | -    | 50                       | pF   |
| C <sub>SH</sub>                    | Capacitive Load                                                                                       | Sample and Hol                                    | d mode   | -   | 0.1  | 1                        | μF   |
| V <sub>DAC_OUT</sub>               | Voltage on DAC_OUT                                                                                    | DAC output but                                    | fer ON   | 0.2 | -    | V <sub>DDA</sub><br>-0.2 | V    |
|                                    | output                                                                                                | DAC output buff                                   | er OFF   | 0   | -    | V <sub>REF+</sub>        |      |
|                                    | Cottling time (full apple)                                                                            |                                                   | ±0.5 LSB | -   | 2.05 | 3                        |      |
|                                    | Settling time (full scale: for a 12-bit code transition                                               | Normal mode, DAC                                  | ±1 LSB   | -   | 1.97 | 2.87                     |      |
|                                    | between the lowest and the highest input codes                                                        | output buffer ON,<br>C <sub>L</sub> ≤ 50 pF,      | ±2 LSB   | -   | 1.67 | 2.84                     |      |
|                                    | when DAC_OUT reaches                                                                                  | R <sub>L</sub> ≥ 5 kΩ                             | ±4 LSB   | -   | 1.66 | 2.78                     | μs   |
|                                    | the final value of ±0.5LSB,<br>±1LSB, ±2LSB, ±4LSB,                                                   |                                                   | ±8 LSB   | -   | 1.65 | 2.7                      |      |
|                                    | ±8LSB)                                                                                                | Normal mode, DAC of OFF, ±1LSB C <sub>L</sub>     |          | -   | 1.7  | 2                        |      |
| (2)                                | Wake-up time from off state (setting the ENx bit                                                      | Normal mode, DAC of ON, $C_L \le 50 \text{ pF}$ , |          | -   | 5    | 7.5                      |      |
| t <sub>WAKEUP</sub> <sup>(2)</sup> | in the DAC Control<br>register) until the final<br>value of ±1LSB is reached                          | Normal mode, DAC of OFF, C <sub>L</sub> ≤ 1       |          | -   | 2    | 5                        | μs   |
| PSRR                               | DC V <sub>DDA</sub> supply rejection ratio                                                            | Normal mode, DAC of ON, $C_L \le 50 \text{ pF}$ , |          | -   | -80  | -28                      | dB   |
|                                    | Sampling time in Sample and Hold mode                                                                 | MODE<2:0>_V12<br>(BUFFER C                        |          | -   | 0.7  | 2.6                      | mo   |
| t <sub>SAMP</sub>                  | C <sub>L</sub> =100 nF (code transition between                                                       | MODE<2:0>_V<br>(BUFFER O                          |          | -   | 11.5 | 18.7                     | ms   |
|                                    | the lowest input code and<br>the highest input code<br>when DAC_OUT reaches<br>the ±1LSB final value) | MODE<2:0>_V1<br>(INTERNAL BUFF                    |          | -   | 0.3  | 0.6                      | μs   |
| I <sub>leak</sub>                  | Output leakage current                                                                                | -                                                 |          | -   | -    | (4)                      | nA   |
| C <sub>lint</sub>                  | Internal sample and hold capacitor                                                                    | -                                                 |          | 1.8 | 2.2  | 2.6                      | pF   |
| t <sub>TRIM</sub>                  | Middle code offset trim time                                                                          | Minimum time to verify the each code              |          | 50  | -    | -                        | μs   |
| V                                  | Middle code offset for 1                                                                              | V <sub>REF+</sub> = 3.6                           | 6 V      | -   | 850  | -                        | \    |
| V <sub>offset</sub>                | trim code step                                                                                        | V <sub>REF+</sub> = 1.8                           | 3 V      | -   | 425  | _                        | μV   |

Table 66. DAC characteristics<sup>(1)</sup> (continued)

| Symbol                 | Parameter                         | Condition                                           | าร                                              | Min | Тур                                                           | Max | Unit |
|------------------------|-----------------------------------|-----------------------------------------------------|-------------------------------------------------|-----|---------------------------------------------------------------|-----|------|
|                        |                                   | DAC output buffer                                   | No load,<br>middle code<br>(0x800)              | -   | 360                                                           | -   |      |
| I <sub>DDA(DAC)</sub>  | DAC quiescent                     | ON                                                  | No load,<br>worst code<br>(0xF1C)               | -   | 490                                                           | -   |      |
|                        | consumption from V <sub>DDA</sub> | DAC output buffer<br>OFF                            | No load,<br>middle/<br>worst code<br>(0x800)    | -   | 20                                                            | -   |      |
|                        |                                   |                                                     | ample and Hold mode,<br>C <sub>SH</sub> =100 nF |     | 360*T <sub>ON</sub> /<br>(T <sub>ON</sub> +T <sub>OFF</sub> ) | -   |      |
|                        | DAC consumption from $V_{REF+}$   | DAC output buffer                                   | No load,<br>middle code<br>(0x800)              | -   | 170                                                           | -   | μΑ   |
|                        |                                   | ON                                                  | No load,<br>worst code<br>(0xF1C)               | -   | 170                                                           | -   |      |
| I <sub>DDV</sub> (DAC) |                                   | DAC output buffer<br>OFF                            | No load,<br>middle/<br>worst code<br>(0x800)    | -   | 160                                                           | -   |      |
|                        |                                   | Sample and Hold m<br>ON, C <sub>SH</sub> =100 nF (v |                                                 | -   | 170*T <sub>ON</sub> /<br>(T <sub>ON</sub> +T <sub>OFF</sub> ) | -   |      |
|                        |                                   | Sample and Hold m<br>OFF, C <sub>SH</sub> =100 nF ( |                                                 | -   | 160*T <sub>ON</sub> /<br>(T <sub>ON</sub> +T <sub>OFF</sub> ) | -   |      |

- 1. Specified by design Not tested in production, unless otherwise specified.
- 2. In buffered mode, the output can overshoot above the final value for low input code (starting from the minimum value).
- 3. DACx\_OUT pin is not connected externally (internal connection only).
- 4. Refer to Table 53: I/O static characteristics.
- $T_{ON}$  is the refresh phase duration, while  $T_{OFF}$  is the hold phase duration. Refer to the product reference manual for more details.

Table 67. DAC accuracy<sup>(1)</sup>

| Symbol | Parameter                                    | neter Conditions      |    | Тур | Max | Unit |
|--------|----------------------------------------------|-----------------------|----|-----|-----|------|
| DNL    | NL Differential non linearity <sup>(2)</sup> | DAC output buffer ON  | -2 | -   | 2   | LSB  |
| DINL   |                                              | DAC output buffer OFF | -2 | -   | 2   | LOD  |
| -      | Monotonicity                                 | 10 bits               | -  | -   | -   | -    |



Table 67. DAC accuracy<sup>(1)</sup> (continued)

| Symbol    | Parameter                                 | Cond                                                                                       | itions                                            | Min | Тур   | Max | Unit |
|-----------|-------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------|-----|-------|-----|------|
| INL       | Integral non linearity <sup>(3)</sup>     | DAC output buffe<br>R <sub>L</sub> ≥                                                       | r ON, C <sub>L</sub> ≤ 50 pF,<br>5 kΩ             | -4  | -     | 4   | LSB  |
| IIVL      | Thegrai non intearty.                     |                                                                                            | buffer OFF,<br>pF, no R <sub>L</sub>              | -4  | -     | 4   | LOD  |
|           |                                           | DAC output buffer ON,                                                                      | V <sub>REF+</sub> = 3.6 V                         | -   | -     | ±12 | -    |
| Offset    | Offset error at code<br>0x800 (3)         | $C_L \le 50 \text{ pF},$ $R_L \ge 5 \text{ k}\Omega$                                       | V <sub>REF+</sub> = 1.8 V                         | -   | -     | ±25 | LSB  |
|           |                                           |                                                                                            | buffer OFF,<br>pF, no R <sub>L</sub>              | -   | -     | ±8  |      |
| Offset1   | Offset error at code 0x001 <sup>(4)</sup> |                                                                                            | buffer OFF,<br>pF, no R <sub>L</sub>              | -   | -     | ±5  | LSB  |
|           | Offset error at code                      | DAC output                                                                                 | DAC output buffer ON,                             |     | -     | ±5  | -    |
| OffsetCal | 0x800 after factory calibration           | $C_L \le 50 \text{ pF},$ $R_L \ge 5 \text{ k}\Omega$                                       | V <sub>REF+</sub> = 1.8 V                         | -   | -     | ±7  | LSB  |
| Gain      | Gain error <sup>(5)</sup>                 |                                                                                            | er ON,C <sub>L</sub> ≤ 50 pF,<br>5 kΩ             | -   | -     | ±1  | %    |
| Gain      | Gain enory                                |                                                                                            | buffer OFF,<br>pF, no R <sub>L</sub>              | -   | -     | ±1  | 70   |
| TUE       | Total unadjusted error                    | DAC output buffer ON, $C_L \le 50 \text{ pF}$ , $R_L \ge 5 \text{ k}\Omega$                |                                                   | -   | -     | ±30 |      |
| TOE       | Total unaujusted error                    |                                                                                            | ıffer OFF, C <sub>L</sub> ≤<br>no R <sub>L</sub>  |     |       | ±12 | LSB  |
| TUECal    | Total unadjusted error after calibration  | DAC output buffe<br>R <sub>L</sub> ≥                                                       | r ON, C <sub>L</sub> ≤ 50 pF,<br>5 kΩ             | -   | -     | ±23 |      |
|           |                                           |                                                                                            | r ON,C <sub>L</sub> ≤ 50 pF,<br>z, BW = 500 KHz   | -   | 67.8  | -   |      |
| SNR       | Signal-to-noise ratio <sup>(6)</sup>      | C <sub>L</sub> ≤ 50 pF, no                                                                 | buffer OFF,<br>R <sub>L</sub> ,1 kHz, BW =<br>KHz | -   | 67.8  | -   | dB   |
| THD       | Total harmonic                            | DAC output buffe<br>R <sub>L</sub> ≥ 5 k                                                   | r ON, C <sub>L</sub> ≤ 50 pF,<br>Ω , 1 kHz        | -   | -78.6 | -   | - dB |
| IND       | distortion <sup>(6)</sup>                 |                                                                                            | buffer OFF,<br>no R <sub>L</sub> , 1 kHz          | -   | -78.6 | -   | ub   |
| CINIAD    | Signal-to-noise and                       | DAC output buffer ON, $C_L \le 50$ pF,<br>$R_L \ge 5 \text{ k}\Omega$ , 1 kHz              |                                                   | -   | 67.5  | -   | dD.  |
| SINAD     | distortion ratio <sup>(6)</sup>           | DAC output buffer OFF,<br>$C_L \le 50 \text{ pF, no } R_L, 1 \text{ kHz}$                  |                                                   | -   | 67.5  | -   | - dB |
| ENOD      | Effective number of                       | DAC output buffer ON,<br>$C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega, 1 \text{ kHz}$ |                                                   | -   | 10.9  | -   | P;t- |
| ENOB      | bits                                      |                                                                                            | buffer OFF,<br>no R <sub>L</sub> , 1 kHz          | -   | 10.9  | -   | bits |

- 1. Evaluated by characterization Not tested in production.
- 2. Difference between two consecutive codes minus 1 LSB.
- Difference between the value measured at Code i and the value measured at Code i on a line drawn between Code 0 and last Code 4095.
- 4. Difference between the value measured at Code (0x001) and the ideal value.
- Difference between the ideal slope of the transfer function and the measured slope computed from code 0x000 and 0xFFF when the buffer is OFF, and from code giving 0.2 V and (V<sub>REF+</sub> - 0.2 V) when the buffer is ON.
- 6. Signal is -0.5 dBFS with  $F_{sampling}$ =1 MHz.

Figure 24. 12-bit buffered /non-buffered DAC



The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly
without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the
DAC\_CR register.

### 5.3.19 Analog temperature sensor characteristics

Table 68. Analog temperature sensor characteristics

| Symbol                              | Parameter                                                                        | Min | Тур  | Max  | Unit    |  |
|-------------------------------------|----------------------------------------------------------------------------------|-----|------|------|---------|--|
| T <sub>L</sub> <sup>(1)</sup>       | V <sub>SENSE</sub> linearity with temperature (from V <sub>SENSOR</sub> voltage) | -   | -    | 3    | °C      |  |
| 1[(')                               | V <sub>SENSE</sub> linearity with temperature (from ADC counter)                 | -   | -    | 3    | C       |  |
| Avg_Slope <sup>(2)</sup>            | Average slope (from V <sub>SENSOR</sub> voltage)                                 | -   | 2    | -    | mV/°C   |  |
| Avg_Slope                           | Average slope (from ADC counter)                                                 | -   | 2    | -    | liiv/ C |  |
| V <sub>30</sub> <sup>(3)</sup>      | Voltage at 30°C ± 5 °C                                                           | -   | 0.62 | -    | V       |  |
| t <sub>start_run</sub>              | Startup time in Run mode (buffer startup)                                        | -   | -    | 25.2 | 110     |  |
| t <sub>S_temp</sub> <sup>(1)</sup>  | ADC sampling time when reading the temperature                                   | 9   | -    | -    | μs      |  |
| I <sub>sens</sub> <sup>(1)</sup>    | Sensor consumption                                                               | -   | 0.18 | 0.31 |         |  |
| I <sub>sensbuf</sub> <sup>(1)</sup> | Sensor buffer consumption                                                        | -   | 3.8  | 6.5  | μΑ      |  |

- 1. Specified by design Not tested in production.
- 2. Evaluated by characterization Not tested in production.
- 3. Measured at  $V_{DDA}$  = 3.3 V  $\pm$  10 mV. The  $V_{30}$  ADC conversion result is stored in the TS\_CAL1 byte.

Table 69. Temperature sensor calibration values

| Symbol  | Parameter                                                                     | Memory address            |
|---------|-------------------------------------------------------------------------------|---------------------------|
| TS_CAL1 | Temperature sensor raw data acquired value at 30 °C, V <sub>DDA</sub> =3.3 V  | 0x08FF F814 -0x08FF F815  |
| TS_CAL2 | Temperature sensor raw data acquired value at 130 °C, V <sub>DDA</sub> =3.3 V | 0x08FF F818 - 0x08FF F819 |

## 5.3.20 Digital temperature sensor characteristics

Table 70. Digital temperature sensor characteristics<sup>(1)</sup>

| Symbol                          | Parameter                                              | Conditions                                    | Min  | Тур  | Max                          | Unit      |
|---------------------------------|--------------------------------------------------------|-----------------------------------------------|------|------|------------------------------|-----------|
| f <sub>DTS</sub> <sup>(2)</sup> | Output Clock frequency                                 | -                                             | 500  | 750  | 1150                         | kHz       |
| T <sub>LC</sub> <sup>(2)</sup>  | Temperature linearity coefficient                      | VOS2                                          | 1660 | 2100 | 2750                         | Hz/°<br>C |
| T <sub>TOTAL</sub> ERROR        | Temperature offset                                     | T <sub>J</sub> = -40°C to<br>30°C             | -13  | -    | 4                            | °C        |
|                                 | measurement, all VOS                                   | T <sub>J</sub> = 30°C to<br>T <sub>Jmax</sub> | -7   | -    | 2                            |           |
|                                 | Additional error due to supply                         | VOS2                                          | 0    | -    | 0                            |           |
| T <sub>VDD_CORE</sub>           | variation                                              | VOS0, VOS1,<br>VOS3                           | -1   | -    | 1150 k 2750 H 4 2 0 1 116.00 | °C        |
| t <sub>TRIM</sub>               | Calibration time                                       | -                                             | -    | -    | 2                            | ms        |
| t <sub>WAKE_UP</sub>            | Wake-up time from off state until DTS ready bit is set | -                                             | -    | 67   | 116.00                       | μs        |
| I <sub>DDCORE_DTS</sub>         | DTS consumption on VDD_CORE                            | -                                             | 8.5  | 30   | 70.0                         | μA        |

<sup>1.</sup> Specified by design - Not tested in production, unless otherwise specified.

# 5.3.21 V<sub>CORE</sub> monitoring characteristics

Table 71.  $V_{CORE}$  monitoring characteristics<sup>(1)</sup>

| Symbol               | Parameter                                                    | Min | Тур | Max | Unit |
|----------------------|--------------------------------------------------------------|-----|-----|-----|------|
| T <sub>S_VCORE</sub> | ADC sampling time when reading the $V_{\mbox{CORE}}$ voltage | 1   | -   | -   | μs   |

<sup>1.</sup> Specified by design - Not tested in production.

<sup>2.</sup> Evaluated by characterization - Not tested in production.

# 5.3.22 Temperature and V<sub>BAT</sub> monitoring

Table 72. V<sub>BAT</sub> monitoring characteristics

| Symbol                             | Parameter                                             | Min | Тур    | Max  | Unit |  |
|------------------------------------|-------------------------------------------------------|-----|--------|------|------|--|
| R                                  | Resistor bridge for V <sub>BAT</sub>                  | -   | 4 x 26 | -    | ΚΩ   |  |
| Q                                  | Ratio on V <sub>BAT</sub> measurement                 | -   | 4      | -    | -    |  |
| Er <sup>(1)</sup>                  | Error on Q                                            | -10 | -      | +10  | %    |  |
| t <sub>S_vbat</sub> <sup>(1)</sup> | ADC sampling time when reading V <sub>BAT</sub> input | 9   | -      | -    | μs   |  |
| $V_{BAThigh}$                      | High supply monitoring                                | 3.5 | 3.575  | 3.63 | ٧    |  |
| V <sub>BATlow</sub>                | Low supply monitoring                                 | -   | 1.36   | -    | V    |  |
| I <sub>VBATbuf</sub>               | Sensor buffer consumption                             | -   | 3.8    | 6.5  | μA   |  |

<sup>1.</sup> Specified by design - Not tested in production.

Table 73.  $V_{BAT}$  charging characteristics

| Symbol                                    | Parameter                 | Condition            | Min | Тур | Max | Unit |
|-------------------------------------------|---------------------------|----------------------|-----|-----|-----|------|
| R <sub>BC</sub> Battery charging resistor | VBRS in PWR_BDCR = 0      | -                    | 5   | -   | ΚΩ  |      |
|                                           | Battery charging resistor | VBRS in PWR_BDCR = 1 |     | 1.5 | 1   | 1/22 |

**Table 74. Temperature monitoring characteristics** 

| Symbol               | Parameter                   | Min | Тур | Max | Unit |
|----------------------|-----------------------------|-----|-----|-----|------|
| TEMP <sub>high</sub> | High temperature monitoring | -   | 126 | -   | °C   |
| TEMP <sub>low</sub>  | Low temperature monitoring  | -   | -37 |     | C    |

# 5.3.23 Voltage booster for analog switch

Table 75. Voltage booster for analog switch characteristics<sup>(1)</sup>

| Symbol                 | Parameter            | Condition                        | Min  | Тур | Max | Unit |
|------------------------|----------------------|----------------------------------|------|-----|-----|------|
| $V_{DD}$               | Supply voltage       | -                                | 1.71 | 2.6 | 3.6 | V    |
| t <sub>SU(BOOST)</sub> | Booster startup time | -                                | -    | -   | 50  | μs   |
|                        | Rocetor consumption  | 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V | -    | -   | 125 | μA   |
| IDD(BOOST)             | Booster consumption  | 2.7 V < V <sub>DD</sub> < 3.6 V  | -    | -   | 250 | μΑ   |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

# 5.3.24 Comparator characteristics

Table 76. COMP characteristics<sup>(1)</sup>

| Symbol                         | Parameter                                                                                                                                   | Co                       | onditions                                         | Min  | Тур | Max       | Unit |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------|------|-----|-----------|------|
| $V_{DDA}$                      | Analog supply voltage                                                                                                                       |                          | -                                                 | 1.62 | 3.3 | 3.6       |      |
| V <sub>IN</sub>                | Comparator input voltage range                                                                                                              |                          | -                                                 | 0    | -   | $V_{DDA}$ | V    |
| V <sub>BG</sub> <sup>(2)</sup> | Scaler input voltage                                                                                                                        |                          | -                                                 |      | -   |           |      |
| V <sub>SC</sub>                | Scaler offset voltage                                                                                                                       |                          | -                                                 | -    | ±5  | ±10       | mV   |
| 1                              | Scaler static consumption                                                                                                                   | BRG_EN=                  | 0 (bridge disable)                                | -    | 0.2 | 0.3       |      |
| IDDA(SCALER)                   | from V <sub>DDA</sub>                                                                                                                       | BRG_EN=                  | 1 (bridge enable)                                 | -    | 8.0 | 1         | μΑ   |
| t <sub>START_SCALER</sub>      | Scaler startup time                                                                                                                         |                          | -                                                 | -    | 140 | 250       | μs   |
|                                | Comparator startup time to                                                                                                                  | High-                    | speed mode                                        | -    | 2   | 5         |      |
| t <sub>START</sub>             | reach propagation delay                                                                                                                     | Med                      | dium mode                                         | -    | 5   | 20        | μs   |
|                                | specification                                                                                                                               | Ultra-lo                 | w-power mode                                      | -    | 15  | 80        |      |
|                                | Propagation delay for                                                                                                                       | High-                    | speed mode                                        | -    | 50  | 80        | ns   |
|                                | 200 mV step with 100 mV overdrive  t <sub>D</sub> <sup>(3)</sup> Propagation delay for step > 200 mV with 100 mV overdrive only on positive | Medium mode              |                                                   | -    | 0.5 | 0.9       |      |
| <sub>+</sub> (3)               |                                                                                                                                             | Ultra-low-power mode     |                                                   | -    | 2.5 | 7         | μs   |
| ι <sub>D</sub> . ΄΄            |                                                                                                                                             | High-speed mode          |                                                   | -    | 50  | 120       | ns   |
|                                |                                                                                                                                             | Medium mode              |                                                   | -    | 0.5 | 1.2       | 0    |
|                                | inputs                                                                                                                                      | Ultra-lo                 | w-power mode                                      | -    | 2.5 | 7         | μs   |
| V <sub>offset</sub>            | Comparator offset error                                                                                                                     | Full comr                | non mode range                                    | -    | ±5  | ±20       | mV   |
|                                |                                                                                                                                             | No hysteresis            |                                                   | -    | 0   | -         |      |
| V                              | Comparator hystorosis                                                                                                                       | Low hysteresis           |                                                   | 4    | 10  | 22        | mV   |
| $V_{hys}$                      | Comparator hysteresis                                                                                                                       | Medium hysteresis        |                                                   | 8    | 20  | 37        |      |
|                                |                                                                                                                                             | High hysteresis          |                                                   | 16   | 30  | 52        |      |
|                                |                                                                                                                                             |                          | Static                                            | -    | 400 | 600       |      |
|                                |                                                                                                                                             | Ultra-low-<br>power mode | With 50 kHz<br>±100 mV overdrive<br>square signal | -    | 800 | -         | nA   |
|                                |                                                                                                                                             |                          | Static                                            | -    | 5   | 7         |      |
| I <sub>DDA</sub> (COMP)        | Comparator consumption from V <sub>DDA</sub>                                                                                                | Medium mode              | With 50 kHz<br>±100 mV overdrive<br>square signal | -    | 6   | -         |      |
|                                |                                                                                                                                             |                          | Static                                            | -    | 70  | 100       | μA   |
|                                |                                                                                                                                             | High-speed mode          | With 50 kHz<br>±100 mV overdrive<br>square signal | -    | 75  | -         |      |

<sup>1.</sup> Specified by design - Not tested in production, unless otherwise specified.

<sup>2.</sup> Refer to Section 5.3.5: Embedded reference voltage.

3. Evaluated by characterization - Not tested in production.

# 5.3.25 Operational amplifier characteristics

Table 77. Operational amplifier characteristics<sup>(1)</sup>

| Symbol                        | Parameter                                                             | Conditions                                                                                                    | Min                         | Тур  | Max              | Unit   |
|-------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------|------|------------------|--------|
| V <sub>DDA</sub>              | Analog supply voltage<br>Range                                        | -                                                                                                             | 2                           | 3.3  | 3.6              | V      |
| CMIR                          | Common Mode Input<br>Range                                            | -                                                                                                             | 0                           | -    | V <sub>DDA</sub> | V      |
|                               |                                                                       | 25°C, no load on output                                                                                       | -                           | -    | ±1.5             |        |
| VI <sub>OFFSET</sub>          | Input offset voltage                                                  | All voltages and temperature, no load                                                                         | -                           | -    | ±2.5             | mV     |
| ΔVI <sub>OFFSET</sub>         | Input offset voltage drift                                            | -                                                                                                             | -                           | ±3.0 | -                | μV/°C  |
| TRIMOFFSETP,<br>TRIMLPOFFSETP | Offset trim step at low common input voltage (0.1*V <sub>DDA</sub> )  | -                                                                                                             | -                           | 1.1  | 1.5              | - mV   |
| TRIMOFFSETN,<br>TRIMLPOFFSETN | Offset trim step at high common input voltage (0.9*V <sub>DDA</sub> ) | -                                                                                                             | -                           | 1.1  | 1.5              | 1110   |
| I <sub>LOAD</sub>             | Drive current                                                         | -                                                                                                             | -                           | -    | 500              |        |
| I <sub>LOAD_PGA</sub>         | Drive current in PGA mode                                             | -                                                                                                             | -                           | -    | 270              | μA     |
| C <sub>LOAD</sub>             | Capacitive load                                                       | -                                                                                                             | -                           | -    | 50               | pF     |
| CMRR                          | Common mode rejection ratio                                           | -                                                                                                             | -                           | 80   | -                | dB     |
| PSRR                          | Power supply rejection ratio                                          | $C_{LOAD} \le 50 \text{pf} / $ $R_{LOAD} \ge 4 \text{ k}\Omega^{(2)} \text{ at 1 kHz,}$ $V_{com} = V_{DDA}/2$ | 50                          | 66   | -                | dB     |
| GBW                           | Gain bandwidth for high supply range                                  | 200 mV ≤ Output dynamic<br>range ≤ V <sub>DDA</sub> - 200 mV                                                  | 4                           | 7.3  | 12.3             | MHz    |
| SR                            | Slew rate (from 10% and                                               | Normal mode                                                                                                   | -                           | 3    | -                | V/µs   |
| 3K                            | 90% of output voltage)                                                | High-speed mode                                                                                               | -                           | 24   | -                | - v/μs |
| AO                            | Open loop gain                                                        | 200 mV ≤ Output dynamic range ≤ V <sub>DDA</sub> - 200 mV                                                     | 59                          | 90   | 129              | dB     |
| φm                            | Phase margin                                                          | -                                                                                                             | -                           | 55   | -                | 0      |
| GM                            | Gain margin                                                           | -                                                                                                             | -                           | 12   | -                | dB     |
| V <sub>OHSAT</sub>            | High saturation voltage                                               | I <sub>load</sub> =max or R <sub>LOAD</sub> =min,<br>Input at V <sub>DDA</sub>                                | V <sub>DDA</sub><br>-100 mV | -    | -                | - mV   |
| V <sub>OLSAT</sub>            | Low saturation voltage                                                | I <sub>load</sub> =max or R <sub>LOAD</sub> =min,<br>Input at 0 V                                             | -                           | -    | 100              |        |

Table 77. Operational amplifier characteristics<sup>(1)</sup> (continued)

| Symbol               | Parameter                                       | С                     | Conditions                                                                        |      | Тур    | Max | Unit |  |
|----------------------|-------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------|------|--------|-----|------|--|
|                      | Wake up time from OFF                           | Normal<br>mode        | $C_{LOAD} \le 50 pf$ ,<br>$R_{LOAD} \ge 4 k\Omega$ ,<br>follower<br>configuration | -    | 0.8    | 3.2 |      |  |
| <sup>t</sup> WAKEUP  | state                                           | High<br>speed<br>mode | $C_{LOAD} \le 50 pf$ ,<br>$R_{LOAD} \ge 4 k\Omega$ ,<br>follower<br>configuration | -    | 0.9    | 2.8 | - µs |  |
|                      |                                                 | PC                    | GA gain = 2                                                                       | -1   | -      | 1   |      |  |
|                      | Non inverting gain error                        | PC                    | GA gain = 4                                                                       | -2   | -      | 2   |      |  |
|                      | value                                           | PC                    | GA gain = 8                                                                       | -2.5 | -      | 2.5 |      |  |
|                      |                                                 | PG                    | PGA gain = 16                                                                     |      | -      | 3   |      |  |
|                      | Inverting gain error value                      | PC                    | GA gain = 2                                                                       | -1   |        | 1   | %    |  |
| DCA goin             |                                                 | PGA gain = 4          |                                                                                   | -1   | -      | 1   |      |  |
| PGA gain             |                                                 | PGA gain = 8          |                                                                                   | -2   | -      | 2   |      |  |
|                      |                                                 | PGA gain = 16         |                                                                                   | -3   | -      | 3   |      |  |
|                      | External non-inverting gain                     | PC                    | GA gain = 2                                                                       | -1   | -      | 1   |      |  |
|                      |                                                 | PGA gain = 4          |                                                                                   | -3   | -      | 3   | -    |  |
|                      | error value                                     | PGA gain = 8          |                                                                                   | -3.5 | -      | 3.5 |      |  |
|                      |                                                 | PG                    | A gain = 16                                                                       | -4   | -      | 4   |      |  |
|                      |                                                 | P                     | GA Gain=2                                                                         | -    | 10/10  | -   |      |  |
|                      | R2/R1 internal resistance                       | P                     | GA Gain=4                                                                         | -    | 30/10  | -   | 1    |  |
|                      | values in non-inverting PGA mode <sup>(3)</sup> | P                     | GA Gain=8                                                                         | -    | 70/10  | -   |      |  |
| Б                    |                                                 | PG                    | GA Gain=16                                                                        | -    | 150/10 | -   | kΩ/  |  |
| R <sub>network</sub> |                                                 | PG                    | SA Gain = -1                                                                      | -    | 10/10  | -   | kΩ   |  |
|                      | R2/R1 internal resistance                       | PG                    | SA Gain = -3                                                                      | -    | 30/10  | -   |      |  |
|                      | values in inverting PGA mode <sup>(3)</sup>     | PG                    | SA Gain = -7                                                                      | -    | 70/10  | -   | 1    |  |
|                      |                                                 | PG                    | A Gain = -15                                                                      | -    | 150/10 | -   | 1    |  |
| Delta R              | Resistance variation (R1 or R2)                 |                       | -                                                                                 | -15  | -      | 15  | %    |  |

| Symbol                  | Parameter                               | С                      | Conditions                  |   | Тур    | Max  | Unit    |
|-------------------------|-----------------------------------------|------------------------|-----------------------------|---|--------|------|---------|
|                         |                                         | Gain=2                 |                             | - | GBW/2  | -    |         |
|                         | PGA bandwidth for                       |                        | Gain=4                      | - | GBW/4  | -    | N 41 1- |
|                         | different non inverting gain            |                        | Gain=8                      | - | GBW/8  | -    | MHz     |
| PGA BW                  |                                         |                        | Gain=16                     | - | GBW/16 | -    |         |
| FGABW                   |                                         |                        | Gain = -1                   | - | 5.00   | -    |         |
|                         | PGA bandwidth for                       |                        | Gain = -3                   |   | 3.00   | -    | MHz     |
|                         | different inverting gain                | Gain = -7              |                             | - | 1.50   | -    |         |
|                         |                                         | Gain = -15             |                             | - | 0.80   | -    |         |
| en                      | Voltage noise density                   | at<br>1 KHz            | output loaded               | - | 140    | -    | nV/√    |
| CII                     |                                         | at<br>10 KHz           | with 4 kΩ                   | - | 55     | -    | Hz      |
|                         |                                         | Normal<br>mode         | no Load,                    | - | 570    | 1000 |         |
| I <sub>DDA(OPAMP)</sub> | OPAMP consumption from V <sub>DDA</sub> | High-<br>speed<br>mode | quiescent mode,<br>follower | - | 610    | 1200 | μΑ      |

Table 77. Operational amplifier characteristics<sup>(1)</sup> (continued)

### 5.3.26 Timer characteristics

The parameters given in *Table 78* are specified by design, not tested in production.

Refer to Section 5.3.14: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).

Table 78. TIMx characteristics<sup>(1)(2)</sup>

| Symbol                 | Parameter                                    | Conditions <sup>(3)</sup>                                            | Min | Max                     | Unit                 |
|------------------------|----------------------------------------------|----------------------------------------------------------------------|-----|-------------------------|----------------------|
| t <sub>res(TIM)</sub>  | Timer resolution time                        | AHB/APBx prescaler=1<br>or 2 or 4, f <sub>TIMxCLK</sub> =<br>250 MHz | 1   | -                       | t <sub>TIMxCLK</sub> |
|                        | Timer resolution time                        | AHB/APBx<br>prescaler>4, f <sub>TIMxCLK</sub> =<br>125 MHz           | 1   | -                       | t <sub>TIMxCLK</sub> |
| f <sub>EXT</sub>       | Timer external clock frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 250 MHz                                       | 0   | f <sub>TIMxCLK</sub> /2 | MHz                  |
| Res <sub>TIM</sub>     | Timer resolution                             |                                                                      | -   | 16/32                   | bit                  |
| t <sub>MAX_COUNT</sub> | Maximum possible count with 32-bit counter   | -                                                                    | -   | 65536 ×<br>65536        | t <sub>TIMxCLK</sub> |

<sup>1.</sup> Specified by design - Not tested in production, unless otherwise specified.

<sup>2.</sup>  $R_{LOAD}$  is the resistive load connected to  $V_{SSA}$  or to  $V_{DDA}$ .

<sup>3.</sup> R2 is the internal resistance between the OPAMP output and the OPAMP inverting input. R1 is the internal resistance between the OPAMP inverting input and ground. PGA gain = 1 + R2/R1.

- 1. TIMx is used as a general term to refer to the TIM1 to TIM3 and TIM6/7 timers.
- 2. Specified by design Not tested in production.
- The maximum timer frequency on APB1 or APB2 is up to 250 MHz, by setting the TIMPRE bit in the RCC\_CFGR register, if APBx prescaler is 1, 2, or 4, then TIMxCLK = f<sub>HCLK</sub>, otherwise TIMxCLK = 4x f<sub>PCLKx</sub> or TIMxCLK = 4x f<sub>PCLKx</sub>.

#### 5.3.27 Communication interfaces

### I<sup>2</sup>C interface characteristics

The I<sup>2</sup>C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual revision 03 for:

- Standard-mode (Sm): with a bit rate up to 100 Kbit/s
- Fast-mode (Fm): with a bit rate up to 400 kbit/s
- Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s.

The I<sup>2</sup>C timings requirements are specified by design, not tested in production, when the I<sup>2</sup>C peripheral is properly configured (refer to RM0492 reference manual).

The SDA and SCL I/O requirements are met with the following restrictions:

- The SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and V<sub>DDIOx</sub> is disabled, but still present.
- Only FT\_f I/O pins support Fm+ low level output current maximum requirement. Refer to Section 5.3.14: I/O port characteristics for the I<sup>2</sup>C I/Os characteristics

All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics:

Table 79. I<sup>2</sup>C analog filter characteristics<sup>(1)(2)</sup>

| Symbol          | Parameter                                                          | Min               | Max                | Unit |
|-----------------|--------------------------------------------------------------------|-------------------|--------------------|------|
| t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by analog filter | 50 <sup>(3)</sup> | 160 <sup>(4)</sup> | ns   |

- 1. Evaluated by characterization results Not tested in production.
- 2. Measurement points are done at 50 % V<sub>DD</sub>.
- 3. Spikes with widths below  $t_{\mathsf{AF}(\mathsf{min})}$  are filtered.
- 4. Spikes with widths above  $t_{AF(max)}$  are not filtered.

### **I3C** interface characteristics

The I3C interface meets the timings requirements of the MIPI<sup>®</sup> I3C specification v1.1.

The I3C peripheral supports:

- I3C SDR-only as controller
- I3C SDR-only as target
- I3C SCL bus clock frequency up to 12.5 MHz

The parameters given in *Table 80: I3C open-drain measured timing* and *Table 81: I3C push-pull measured timing* are obtained with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- I/O compensation cell activated.
- HSLV activated when VDD ≤ 2.7 V
- VOS level set to VOS 0

The I3C timings are in line with the MIPI specification except for the ones given in *Table 80: I3C open-drain measured timing* and *Table 81: I3C push-pull measured timing*. For  $t_{SU\_OD}$  and  $t_{SU\_PP}$  this can be mitigated by increasing the corresponding SCL low duration in the I3C\_TIMINGR0 register. For  $t_{SCO}$  this can be mitigated by enabling and adjusting the clock stall time both on the address ACK phase and on the data read  $T_{bit}$  phase in the I3C\_TIMINGR2 register. This can also be mitigated by increasing the SCL low duration in the I3C\_TIMINGR0 register. For further details, refer to I3C application note AN5879.

Table 80. I3C open-drain measured timing

| Symbol             | Parameter              | Conditions                                                                       | I3C open drain mode (specification) |     | Timing measurements | Unit |
|--------------------|------------------------|----------------------------------------------------------------------------------|-------------------------------------|-----|---------------------|------|
|                    |                        |                                                                                  | Min                                 | Max | measurements        |      |
| +                  | SDA data setup time    | Controller $1.08 \text{ V} \le \text{V}_{\text{DDIO2}}^{(1)} \le 1.32 \text{ V}$ | 3                                   |     | 23                  | ne   |
| t <sub>SU_OD</sub> | during open drain mode | Controller $1.71 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$                | 3                                   | 1   | 16.5                | ns   |

On WLCSP25, the I3C is mapped on port A/B I/Os, which is supplied by VDDIO2 with specification down to 1.08 V. The I3C is tested at this value.

Table 81. I3C push-pull measured timing

|                    |                                 |                                                                   |                 | ain mode | Timeles es          |      |
|--------------------|---------------------------------|-------------------------------------------------------------------|-----------------|----------|---------------------|------|
| Symbol Parameter   |                                 | Conditions                                                        | (specification) |          | Timing measurements | Unit |
|                    |                                 |                                                                   | Min             | Max      |                     |      |
| t <sub>SCO</sub>   | Clock in to data out for target | Target<br>1.08 V ≤ V <sub>DDIO2</sub> <sup>(1)</sup> ≤ 1.32 V     | -               | 12       | 18                  | ns   |
| t                  | SDA signal data setup           | Controller<br>1.08 V ≤ V <sub>DDIO2</sub> <sup>(1)</sup> ≤ 1.32 V | - 3             | _        | 21                  | ns   |
| t <sub>SU_PP</sub> | in push-pull mode               | Controller $1.71 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$   | 3               | -        | 12                  | 113  |

<sup>1.</sup> On WLCSP25, the I3C is mapped on port A/B I/Os, which is supplied by VDDIO2 with specification down to 1.08V. The I3C is tested at this value.



#### **USART** interface characteristics

Unless otherwise specified, the parameters given in *Table 82* for USART are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency, and V<sub>DD</sub> supply voltage conditions summarized in *Table 16: General operating conditions*, and *Section 5.3.1: General operating conditions* with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C<sub>I</sub> = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>
- IO compensation cell activated
- VOS level set to VOS0
- HSLV activated when V<sub>DD</sub> ≤ 2.7 V

Refer to Section 5.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, CK, TX, RX for USART).

Table 82. USART characteristics<sup>(1)(2)</sup>

| Symbol                                       | Parameter                                                  | Conditions                                             | Min                    | Тур                  | Max                    | Unit |
|----------------------------------------------|------------------------------------------------------------|--------------------------------------------------------|------------------------|----------------------|------------------------|------|
|                                              |                                                            | Master receiver                                        |                        |                      | 31                     |      |
|                                              |                                                            | Slave receiver                                         |                        |                      | 83                     |      |
| f <sub>CK</sub>                              | USART clock frequency                                      | Slave transmitter,<br>1.71 V < V <sub>DD</sub> < 3.6 V | _                      | _                    | 32                     | MHz  |
| - CK                                         |                                                            | Slave transmitter,<br>2.7 V < V <sub>DD</sub> < 3.6 V  |                        |                      | 35                     |      |
|                                              | Slave transmitter,<br>1.08 V < V <sub>DDIO2</sub> < 1.32 V | 1.08 V < V <sub>DDIO2</sub> < 1.32 V                   |                        |                      | 22                     |      |
| t <sub>su(NSS)</sub>                         | NSS setup time                                             | Slave mode                                             | $t_{ker} + 3.5^{(3)}$  | -                    | -                      |      |
| t <sub>h(NSS)</sub>                          | NSS hold time                                              | Slave mode                                             | 2.5                    | -                    | -                      |      |
| t <sub>w(CKH)</sub> ,<br>t <sub>w(CKL)</sub> | CK high and low time                                       | Master mode                                            | 1/f <sub>ck</sub> /2-1 | 1/f <sub>ck</sub> /2 | 1/f <sub>ck</sub> /2+1 |      |
| +                                            | Data input setup time                                      | Master mode                                            | 13/22 <sup>(4)</sup>   | -                    | -                      | ns   |
| t <sub>su(RX)</sub>                          | Data input setup time                                      | Slave mode                                             | 3.5                    | -                    | -                      |      |
| t                                            | Data input hold time                                       | Master mode                                            | 0.5                    | -                    | -                      |      |
| t <sub>h(RX)</sub>                           | Data input noid time                                       | Slave mode                                             | 1.5                    | -                    | -                      |      |
|                                              |                                                            | Slave mode<br>1.71 V < V <sub>DD</sub> < 3.6 V         | -                      | - 11.5               | 15.5                   |      |
|                                              |                                                            | Slave mode<br>2.7 V < V <sub>DD</sub> < 3.6 V          | -                      | 11.5                 | 14                     |      |
| t <sub>v(TX)</sub>                           | Data output valid time                                     | Slave mode<br>1.08 V < V <sub>DDIO2</sub> < 1.32 V     | -                      | 16                   | 22.5                   | ns   |
|                                              |                                                            | Master mode<br>1.71 V < V <sub>DD</sub> < 3.6 V        | -                      | 2.5                  | 3                      |      |
|                                              |                                                            | Master mode<br>2.7 V < V <sub>DD</sub> < 3.6 V         | -                      | 2.0                  | 3                      |      |

Table 82. USART characteristics<sup>(1)(2)</sup> (continued)

| Symbol             | Parameter | Conditions                                         | Min  | Тур | Max | Unit |
|--------------------|-----------|----------------------------------------------------|------|-----|-----|------|
|                    |           | Slave mode<br>1.71 V < V <sub>DD</sub> < 3.6 V     | 7.5  | -   | -   |      |
| t <sub>h(TX)</sub> |           | Slave mode<br>1.08 V < V <sub>DDIO2</sub> < 1.32 V | 10.5 | -   | -   | ns   |
|                    |           | Master mode                                        | 0    | -   | -   |      |

- 1. Evaluated by characterization Not tested in production.
- 2. For VDDIO2 OSPEEDRy[1:0] = 11.
- 3.  $t_{\text{ker}}$  is the usart\_ker\_ck\_pres clock period.
- 4. For V<sub>DDIO2</sub>.

Figure 25. USART timing diagram in Master mode





Figure 26. USART timing diagram in Slave mode

#### **SPI** interface characteristics

Unless otherwise specified, the parameters given in *Table 83* for SPI are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency, and V<sub>DD</sub> supply voltage conditions summarized in *Table 16: General operating conditions* and *Section 5.3.1: General operating conditions*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C<sub>L</sub> = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>
- IO compensation cell activated.
- HSLV activated when VDD ≤ 2.7 V
- VOS level set to VOS0

Refer to Section 5.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI).

Table 83. SPI characteristics<sup>(1)</sup>

| Symbol                      | Parameter                                               | Conditions                                                         | Min                       | Тур                   | Max                       | Unit |
|-----------------------------|---------------------------------------------------------|--------------------------------------------------------------------|---------------------------|-----------------------|---------------------------|------|
|                             | Master receiver mode<br>2.7 V < V <sub>DD</sub> < 3.6 V | -                                                                  | -                         | 135                   |                           |      |
|                             |                                                         | Master receiver mode<br>1.71 V < V <sub>DD</sub> < 2.7 V           | -                         | -                     | 120                       |      |
|                             |                                                         | Master receiver mode<br>1.08 V <v<sub>DDIO2&lt; 1.32 V</v<sub>     | -                         | -                     | 50                        |      |
|                             |                                                         | Master transmitter mode 2.7 <v<sub>DD&lt; 3.6V</v<sub>             | -                         | -                     | 135                       |      |
|                             | f <sub>SCK</sub> 1/t <sub>SCK</sub> SPI clock frequency | Master transmitter mode<br>1.71 V < V <sub>DD</sub> < 2.7 V        | -                         | -                     | 120                       |      |
|                             |                                                         | Master transmitter mode<br>1.08 V < V <sub>DDIO2</sub> <<br>1.32 V | -                         | -                     | 50                        | MHz  |
|                             |                                                         | Slave receiver mode<br>1.71 V < V <sub>DD</sub> < 3.6 V            | -                         | -                     | 120                       |      |
|                             |                                                         | Slave receiver mode<br>1.08 V < V <sub>DDIO2</sub> < 1.32 V        | -                         | -                     | 120                       |      |
|                             |                                                         | Slave transmitter<br>2.7 V < V <sub>DD</sub> < 3.6V                | -                         | -                     | 43                        |      |
|                             |                                                         | Slave transmitter<br>1.71V < V <sub>DD</sub> < 2.7 V               | -                         | -                     | 41                        |      |
|                             |                                                         | Slave transmitter<br>1.08 V <v<sub>DDIO2&lt;1.32 V</v<sub>         | -                         | -                     | 23                        |      |
| t <sub>su(NSS)</sub>        | NSS setup time                                          | Slave mode                                                         | 3.5                       | -                     | -                         |      |
| t <sub>h(NSS)</sub>         | NSS hold time                                           | Slave mode                                                         | 4.5                       | -                     | -                         | ns   |
| $t_{w(SCKH)} \ t_{w(SCKL)}$ | SCK high and low time                                   | Master mode                                                        | (t <sub>SCK</sub> /2) - 1 | (t <sub>SCK</sub> /2) | (t <sub>SCK</sub> /2) + 1 | 110  |

Electrical characteristics STM32H503xx

Table 83. SPI characteristics<sup>(1)</sup> (continued)

| Symbol               | Parameter                | Conditions                                          | Min | Тур | Max  | Unit |
|----------------------|--------------------------|-----------------------------------------------------|-----|-----|------|------|
| t <sub>su(MI)</sub>  | Data input setup time    | Master mode                                         | 3.5 | -   | -    |      |
| t <sub>su(SI)</sub>  | Data input setup time    | Slave mode                                          | 2   | -   | -    |      |
| t <sub>h(MI)</sub>   | Data input hold time     | Master mode                                         | 1   | -   | -    |      |
| t <sub>h(SI)</sub>   | Data input hold time     | Slave mode                                          | 1.5 | -   | -    |      |
| t <sub>a(SO)</sub>   | Data output access time  | Slave mode                                          | 6.5 | -   | 15   |      |
| t <sub>dis(SO)</sub> | Data output disable time | Slave mode                                          | 7.5 | -   | 18   |      |
|                      |                          | Slave mode,<br>2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V      | -   | 8.5 | 11.5 | ns   |
| t <sub>v(SO)</sub>   | Data output valid time   | Slave mode,<br>1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V     | -   | 10  | 12   |      |
|                      |                          | Slave mode,<br>1.08 V ≤ V <sub>DDIO2</sub> ≤ 1.32 V | -   | 18  | 21.5 |      |
| t <sub>v(MO)</sub>   |                          | Master mode                                         | -   | 1.5 | 2    |      |
| t <sub>h(SO)</sub>   | Data output hold time    | Slave mode,<br>1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V     | 6.5 | -   | -    |      |
| t <sub>h(MO)</sub>   |                          | Master mode                                         | 0   | -   | -    |      |

<sup>1.</sup> Evaluated by characterization - Not tested in production.

Figure 27. SPI timing diagram - slave mode and CPHA = 0





Figure 28. SPI timing diagram - slave mode and CPHA = 1<sup>(1)</sup>

1. Measurement points are done at 0.5V  $_{\rm DD}$  and with external C  $_{\rm L}$  = 30 pF.



1. Measurement points are done at  $0.5V_{DD}$  and with external  $C_L$  = 30 pF.

Electrical characteristics STM32H503xx

#### I<sup>2</sup>S interface characteristics

Unless otherwise specified, the parameters given in *Table 84* for I2S are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency, and  $V_{DD}$  supply voltage conditions summarized in *Table 16: General operating conditions*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C<sub>L</sub> = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>
- IO compensation cell activated.
- HSLV activated when VDD ≤ 2.7 V
- VOS level set to VOS0

Refer to Section 5.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (CK,SD0,SDI, WS).

Table 84. I<sup>2</sup>S characteristics<sup>(1)</sup>

| Symbol                 | Parameter                          | Conditions                             | Min | Max | Unit   |
|------------------------|------------------------------------|----------------------------------------|-----|-----|--------|
| f <sub>MCK</sub>       | I <sup>2</sup> S main clock output | -                                      | -   | 50  |        |
|                        |                                    | Master                                 | -   | 50  | MHz    |
| f <sub>CK</sub>        | I <sup>2</sup> S clock frequency   | Slave TX                               | -   | 21  | IVITIZ |
|                        |                                    | Slave RX                               | -   | 50  |        |
| t <sub>v(WS)</sub>     | WS valid time                      | Master mode                            | -   | 2   |        |
| t <sub>h(WS)</sub>     | WS hold time                       | Master mode                            | 0.5 | -   |        |
| t <sub>su(WS)</sub>    | WS setup time                      | Slave mode                             | 3   | -   |        |
| t <sub>h(WS)</sub>     | WS hold time                       | Slave Illoue                           | 1.5 | -   |        |
| t <sub>su(SD_MR)</sub> | Data input setup time              | Master receiver                        | 4   | -   |        |
| t <sub>su(SD_SR)</sub> | Data input setup time              | Slave receiver                         | 2   | -   |        |
| t <sub>h(SD_MR)</sub>  | Data input hold time               | Master receiver                        | 1   | -   |        |
| t <sub>h(SD_SR)</sub>  | Data input noid time               | Slave receiver                         | 1.5 | -   | ns     |
| t <sub>v(SD_ST)</sub>  | Data output valid time             | Slave transmitter (after enable edge)  | -   | 14  |        |
| t <sub>v(SD_MT)</sub>  | Data output valid time             | Master transmitter (after enable edge) | -   | 1   |        |
| t <sub>h(SD_ST)</sub>  | Data output hold time              | Slave transmitter (after enable edge)  | 5.5 | -   |        |
| t <sub>h(SD_MT)</sub>  | Data output Hold time              | Master transmitter (after enable edge) | 0   | -   |        |

 $<sup>{\</sup>bf 1.} \quad \hbox{Evaluated by characterization.} \ \hbox{-} \ \hbox{Not tested in production}.$ 



Figure 30. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup>

 LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.



Figure 31. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup>

 LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. Electrical characteristics STM32H503xx

#### USB full speed (FS) characteristics

The USB interface is fully compliant with the USB specification version 2.0.

Table 85. USB DC electrical characteristics

| Symbol                         | Parameter                                       | Conditions                                         | Min <sup>(1)</sup> | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------------------|-------------------------------------------------|----------------------------------------------------|--------------------|------|--------------------|------|
| $V_{DD}$                       | USB full speed transceiver operating voltage    | -                                                  | 3.0 <sup>(2)</sup> | -    | 3.6                | V    |
| V <sub>DI</sub> <sup>(3)</sup> | Differential input sensitivity                  | Over VCM range                                     | 0.2                | -    | -                  |      |
| V <sub>CM</sub> <sup>(3)</sup> | Differential input common mode range            | Includes V <sub>DI</sub> range                     | 0.8                | 1    | 2.5                | V    |
| V <sub>SE</sub> <sup>(3)</sup> | Single ended receiver input threshold           | -                                                  | 0.8                | 1    | 2.0                |      |
| V <sub>OL</sub>                | Static output level low                         | $R_L$ of 1.5 k $\Omega$ to 3.6 $V^{(4)}$           | -                  | -    | 0.3                | V    |
| V <sub>OH</sub>                | Static output level high                        | $R_L$ of 15 k $\Omega$ to $V_{SS}^{(4)}$           | 2.8                | -    | 3.6                | V    |
| R <sub>PD</sub> <sup>(3)</sup> | Pull down resistor on PA11,<br>PA12 (USB_DP/DM) | $V_{IN} = V_{DD}$                                  | 14.25              | ı    | 24.8               | kΩ   |
| R <sub>PU</sub> <sup>(3)</sup> | Pull Up Resistor on PA12 (USB_DP)               | V <sub>IN</sub> = V <sub>SS</sub> , during idle    | 0.9                | 1.25 | 1.575              | kΩ   |
| INPU' /                        | Pull Up Resistor on PA12 (USB_DP)               | V <sub>IN</sub> = V <sub>SS</sub> during reception | 1.425              | 2.25 | 3.09               | kΩ   |

<sup>1.</sup> All the voltages are measured from the local ground potential.

- 3. Specified by design Not tested in production.
- 4.  $R_L$  is the load connected on the USB full speed drivers.

Figure 32. USB timings - definition of data signal rise and fall time



Table 86. USB startup time

| Symbol                              | Parameter                    |  | Unit |
|-------------------------------------|------------------------------|--|------|
| t <sub>STARTUP</sub> <sup>(1)</sup> | USB transceiver startup time |  | μs   |

1. Specified by design - Not tested in production.

<sup>2.</sup> The USB full speed transceiver functionality is ensured down to 2.7 V but not the full USB full speed electrical characteristics, which are degraded in the 2.7-to-3.0 V  $V_{\rm DD}$  voltage range.

| Table 07. GOD electrical characteristics |                                         |                                |     |     |      |  |  |  |
|------------------------------------------|-----------------------------------------|--------------------------------|-----|-----|------|--|--|--|
|                                          | Driver characteristics                  |                                |     |     |      |  |  |  |
| Symbol                                   | Parameter                               | Conditions                     | Min | Max | Unit |  |  |  |
| t <sub>rLS</sub>                         | Rise time in LS <sup>(2)</sup>          | C <sub>L</sub> = 200 to 600 pF | 75  | 300 | ns   |  |  |  |
| t <sub>fLS</sub>                         | Fall time in LS <sup>(2)</sup>          | C <sub>L</sub> = 200 to 600 pF | 75  | 300 | ns   |  |  |  |
| t <sub>rfmLS</sub>                       | Rise/ fall time matching in LS          | t <sub>r</sub> /t <sub>f</sub> | 80  | 125 | %    |  |  |  |
| t <sub>rFS</sub>                         | Rise time in FS <sup>(2)</sup>          | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |  |  |  |
| t <sub>fFS</sub>                         | Fall time in FS <sup>(2)</sup>          | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |  |  |  |
| t <sub>rfmFS</sub>                       | Rise/ fall time matching in FS          | t <sub>r</sub> /t <sub>f</sub> | 90  | 111 | %    |  |  |  |
| V <sub>CRS</sub>                         | Output signal crossover voltage (LS/FS) | -                              | 1.3 | 2.0 | V    |  |  |  |
| Z <sub>DRV</sub>                         | Output driver impedance <sup>(3)</sup>  | Driving high or low            | 28  | 44  | Ω    |  |  |  |

Table 87. USB electrical characteristics<sup>(1)</sup>

No external termination series resistors are required on DP (D+) and DM (D-) pins since the matching impedance is included in the embedded driver.

|          |          |                 | (4)                            |
|----------|----------|-----------------|--------------------------------|
| Table 88 | HISR RCI | ) DC electrical | characteristics <sup>(1)</sup> |

| Symbol                   | Parameter                                       | Parameter Conditions |      | Тур. | Max. | Unit |
|--------------------------|-------------------------------------------------|----------------------|------|------|------|------|
| 1                        | Primary detection mode consumption              | -                    | -    | -    | 300  | μA   |
| I <sub>DD</sub> (USBBCD) | Secondary detection mode consumption            | -                    | -    | 1    | 300  | μA   |
| RDAT_LKG                 | Data line leakage resistance                    |                      | 300  | 1    | -    | kΩ   |
| VDAT_LKG                 | Data line leakage voltage                       | -                    | 0.0  | -    | 3.6  | V    |
| RDCP_DAT                 | Dedicated charging port resistance across D+/D- | -                    | -    | -    | 200  | Ω    |
| VLGC_HI                  | Logic high                                      | -                    | 2.0  | -    | 3.6  | V    |
| VLGC_LOW                 | Logic low                                       | -                    | -    | -    | 0.8  | V    |
| VLGC                     | Logic threshold                                 | -                    | 8.0  | -    | 2.0  | V    |
| VDAT_REF                 | Data detect voltage                             | -                    | 0.25 | -    | 0.4  | V    |
| VDP_SRC                  | D+ source voltage                               | -                    | 0.5  | -    | 0.7  | V    |
| VDM_SRC                  | D- source voltage                               | -                    | 0.5  | -    | 0.7  | V    |
| IDP_SINK                 | D+ sink current                                 | -                    | 25   | -    | 175  | μA   |
| IDM_SINK                 | D- sink current                                 | -                    | 25   | -    | 175  | μΑ   |

<sup>1.</sup> Specified by design - Not tested in production.



151/172

<sup>1.</sup> Specified by design - Not tested in production.

<sup>2.</sup> Measured from 10% to 90% of the data signal. For more detailed information, refer to USB specification - chapter 7 (version 2.0).

Electrical characteristics STM32H503xx

#### JTAG/SWD interface characteristics

Unless otherwise specified, the parameters given in *Table 89* and *Table 90* for JTAG/SWD are derived from tests performed under the ambient temperature, f<sub>HCLK</sub> frequency, and V<sub>DD</sub> supply voltage summarized in *Table 16: General operating conditions* and *Section 5.3.1: General operating conditions*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load CL=30 pF
- Measurement points are done at CMOS levels: 0.5VDD
- VOS level set to VOS0

Refer to Section 5.3.14: I/O port characteristics for more details on the input/output characteristics:

Table 89. Dynamic JTAG characteristics

| Symbol                                     | Parameter                       | Conditions                                      | Min | Тур | Max | Unit    |
|--------------------------------------------|---------------------------------|-------------------------------------------------|-----|-----|-----|---------|
| f <sub>pp</sub>                            | T <sub>CK</sub> clock frequency | $2.7 \text{ V} < \text{V}_{DD} < 3.6 \text{ V}$ | -   | -   | 50  | MHz     |
| 1/t <sub>c(TCK)</sub>                      | 1 CK clock frequency            | 1.71 V < V <sub>DD</sub> < 3.6 V                | -   | -   | 45  | IVII IZ |
| t <sub>isu(TMS)</sub>                      | TMS input setup time            | -                                               | 2   | -   | -   |         |
| t <sub>ih(TMS)</sub>                       | TMS input hold time             | -                                               | 1.5 | -   | -   |         |
| t <sub>isu(TDI)</sub>                      | TDI input setup time            | -                                               | 1.5 | -   | -   |         |
| t <sub>ih(TDI)</sub>                       | TDI input hold time             | -                                               | 1.5 | -   | -   | ns      |
| +                                          | TDO output valid time           | $2.7 \text{ V} < \text{V}_{DD} < 3.6 \text{ V}$ | -   | 8   | 10  |         |
| t <sub>ov(TDO)</sub> TDO output valid time |                                 | 1.71 V < V <sub>DD</sub> < 3.6 V                | -   | 8   | 11  |         |
| t <sub>oh(TDO)</sub>                       | TDO output hold time            | -                                               | 6.5 | -   | -   |         |

**Table 90. Dynamic SWD characteristics** 

| Symbol                  | Parameter               | ameter Conditions                               |     | Тур  | Max  | Unit   |
|-------------------------|-------------------------|-------------------------------------------------|-----|------|------|--------|
| f <sub>pp</sub>         | SWCLK clock frequency   | $2.7 \text{ V} < \text{V}_{DD} < 3.6 \text{ V}$ | -   | -    | 80   | MHz    |
| 1/t <sub>c(TCK)</sub>   | SWOLK Clock frequency   | 1.71 V < V <sub>DD</sub> < 3.6 V                | -   | -    | 71   | IVIITZ |
| t <sub>isu(SWDIO)</sub> | SWDIO input setup time  | -                                               | 1.5 | -    | -    |        |
| t <sub>ih(SWDIO)</sub>  | SWDIO input hold time   | -                                               | 1.5 | -    | -    | ľ      |
| 4                       | SWDIO output valid time | 2.7 V < V <sub>DD</sub> < 3.6 V                 | -   | 10.5 | 12.5 | ns     |
| <sup>t</sup> ov(SWDIO)  | SWDIO output valid time | 1.71 V < V <sub>DD</sub> < 3.6 V                | -   | 10.5 | 14   |        |
| t <sub>oh(SWDIO)</sub>  | SWDIO output hold time  | -                                               | 8.5 | -    | -    |        |

 $t_{\text{c}(\text{TCK})}$ TCK t<sub>h(TMS/TDI)</sub>  $t_{\text{su}(\text{TMS/TDI})}$  $t_{w(TCKL)}$   $t_{w(TCKH)}$ TDI/TMS t<sub>ov(TDO)</sub> → t<sub>oh(TDO)</sub> TDO MSv71994V1

Figure 33. JTAG timing diagram





# 6 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions, and product status are available at: <a href="www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

### 6.1 Device marking

Refer to technical note "Reference device marking schematics for STM32 microcontrollers and microprocessors" (TN1433) available on <a href="https://www.st.com">www.st.com</a>, for the location of pin 1 / ball A1 as well as the location and orientation of the marking areas versus pin 1 / ball A1.

Parts marked as "ES", "E" or accompanied by an engineering sample notification letter, are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

A WLCSP simplified marking example (if any) is provided in the corresponding package information subsection.

### 6.2 WLCSP25 package information (B0GN)

This WLCSP is a 25 ball, 2.33 x 2.24 mm, 0.4 mm pitch, wafer level chip scale package.

// bbb Z A1 BALL LOCATION 0000 00000 DETAIL A e2 E 00000 0000 е QQQQQD SIDE VIEW BOTTOM VIEW -A3 - A2 FRONT VIEW BUMP □ eee Z A1 ORIENTATION REFERENCE øb(25x)- □ aaa D -Y(4x)SEATING PLAIN DETAIL A TOP VIEW ROTATED 90° B0GN\_WLCSP25\_DIE474\_ME\_V1

Figure 35. WLCSP25 - Outline

- 1. Drawing is not to scale.
- 2. Dimension is measured at the maximum bump diameter parallel to primary datum Z.
- 3. Primary datum Z and seating plane are defined by the spherical crowns of the bump.
- 4. Bump position designation per JESD 95-1, SPP-010.The tolerance of position that controls the location of the pattern of balls with respect to datums X and Y. For each ball there is a cylindrical tolerance zone ccc perpendicular to datum Z and located on true position with respect to datums X and Y as defined by e. The axis perpendicular to datum Z of each ball must lie within this tolerance zone.

Table 91. WLCSP25 - Mechanical data

| Comple of          | millimeters |       |      | inches <sup>(1)</sup> |        |        |  |
|--------------------|-------------|-------|------|-----------------------|--------|--------|--|
| Symbol             | Min         | Тур   | Max  | Min                   | Тур    | Max    |  |
| A <sup>(2)</sup>   | -           | -     | 0.58 | -                     | -      | 0.0228 |  |
| A1                 | -           | 0.17  | -    | -                     | 0.0067 | -      |  |
| A2                 | -           | 0.38  | -    | -                     | 0.0149 | -      |  |
| A3 <sup>(3)</sup>  | -           | 0.025 | -    | -                     | 0.0010 | -      |  |
| b <sup>(4)</sup>   | 0.23        | 0.26  | 0.28 | 0.0090                | 0.0102 | 0.0110 |  |
| D                  | 2.31        | 2.33  | 2.35 | 0.0909                | 0.0917 | 0.0925 |  |
| E                  | 2.22        | 2.24  | 2.26 | 0.0874                | 0.0882 | 0.0890 |  |
| е                  | -           | 0.40  | -    | -                     | 0.0157 | -      |  |
| e1                 | -           | 1.60  | -    | -                     | 0.0630 | -      |  |
| e2                 | -           | 1.60  | -    | -                     | 0.0630 | -      |  |
| F <sup>(5)</sup>   | -           | 0.365 | -    | -                     | 0.0144 | -      |  |
| G <sup>(5)</sup>   | -           | 0.320 | -    | -                     | 0.0126 | -      |  |
| aaa                | -           | -     | 0.10 | -                     | -      | 0.0039 |  |
| bbb                | -           | -     | 0.10 | -                     | -      | 0.0039 |  |
| ccc <sup>(6)</sup> | -           | -     | 0.10 | -                     | -      | 0.0039 |  |
| ddd <sup>(7)</sup> | -           | -     | 0.05 | -                     | -      | 0.0020 |  |
| eee                | -           | -     | 0.05 | -                     | -      | 0.0020 |  |

- 1. Values in inches are converted from mm and rounded to 4 decimal digits.
- 2. The maximum total package height is calculated by the RSS method (Root Sum Square) using nominal and tolerances values of A1 and A2.
- Back side coating. Nominal dimension is rounded to the 3rd decimal place resulting from process capability.
- 4. Dimension is measured at the maximum bump diameter parallel to primary datum Z.
- 5. Calculated dimensions are rounded to the 3rd decimal place
- 6. Bump position designation per JESD 95-1, SPP-010. The tolerance of position that controls the location of the pattern of balls with respect to datums X and Y. For each ball there is a cylindrical tolerance zone ccc perpendicular to datum Z and located on true position with respect to datums X and Y as defined by e. The axis perpendicular to datum Z of each ball must lie within this tolerance zone.
- The maximum total package height is calculated by the RSS method (Root Sum Square) using nominal and tolerances values of A1 and A2.

The tolerance of position that controls the location of the balls within the matrix with respect to each other. For each ball there is a cylindrical tolerance zone ddd perpendicular to datum Z and located on true position as defined by e. The axis perpendicular to datum Z of each ball must lie within this tolerance zone. Each tolerance zone ddd in the array is contained entirely in the respective zone ccc above. The axis of each ball must lie simultaneously in both tolerance zones.

Figure 36. WLCSP25 - Footprint example



Table 92. WLCSP25 - Example of PCB design rules

| Dimension         | Values                                                       |
|-------------------|--------------------------------------------------------------|
| Pitch             | 0.4 mm                                                       |
| Dpad              | 0,225 mm                                                     |
| Dsm               | 0.290 mm typ. (depends on soldermask registration tolerance) |
| Stencil opening   | 0.250 mm                                                     |
| Stencil thickness | 0.100 mm                                                     |

Figure 37. WLCSP25 marking example (package top view)



# 6.3 UFQFPN32 package information (A0B8)

This UFQFPN is a 32 pins, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat package



Figure 38. UFQFPN32 - Outline

- 1. Drawing is not to scale.
- 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life.
- There is an exposed die pad on the underside of the UFQFPN package. This backside pad must be connected and soldered to PCB ground.

Table 93. UFQFPN32 - Mechanical data

| Symbol           | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|------------------|-------------|-------|-------|-----------------------|--------|--------|
|                  | Min         | Тур   | Max   | Min                   | Тур    | Max    |
| Α                | 0.500       | 0.550 | 0.600 | 0.0197                | 0.0217 | 0.0236 |
| A1               | 0.000       | 0.020 | 0.050 | 0.000                 | 0.0007 | 0.0020 |
| A3               | -           | 0.152 | -     | -                     | 0.0060 | -      |
| b                | 0.180       | -     | 0.300 | 0.0071                | -      | 0.0118 |
| D <sup>(2)</sup> | 4.900       | 5.000 | 5.100 | 0.1929                | 0.1969 | 0.2008 |
| D1               | 3.400       | 3.500 | 3.600 | 0.1339                | 0.1378 | 0.1417 |
| D2               | 3.400       | 3.500 | 3.600 | 0.1339                | 0.1378 | 0.1417 |
| E <sup>(2)</sup> | 4.900       | 5.000 | 5.100 | 0.1929                | 0.1969 | 0.2008 |
| E1               | 3.400       | 3.500 | 3.600 | 0.1339                | 0.1378 | 0.1417 |
| E2               | 3.400       | 3.500 | 3.600 | 0.1339                | 0.1378 | 0.1417 |
| е                | -           | 0.500 | -     | -                     | 0.0197 | -      |
| L                | 0.300       | 0.400 | 0.500 | 0.0118                | 0.0157 | 0.0197 |
| ddd              | -           | -     | 0.080 | -                     | -      | 0.0031 |

- 1. Values in inches are converted from mm and rounded to 4 decimal digits.
- 2. Dimensions D and E do not include mold protrusion, not to exceed 0,15mm.

5.30 3.80 3.45 0.50 0.75 A0B8\_UFQFPN32\_FP\_V3

1. Dimensions are expressed in millimeters.

## 6.4 LQFP48 package information (5B)

This LQFP is a 48-pin, 7 x 7 mm low-profile quad flat package.

Note: See list of notes in the notes section.

Figure 40. LQFP48 - Outline<sup>(15)</sup>



Table 94. LQFP48 - Mechanical data

| 0 1 1                 | millimeters    |          |        | inches <sup>(14)</sup> |            |        |  |
|-----------------------|----------------|----------|--------|------------------------|------------|--------|--|
| Symbol                |                |          | Тур    | Тур Мах                |            |        |  |
| Α                     | -              | -        | 1.60   | -                      | -          | 0.0630 |  |
| A1 <sup>(12)</sup>    | 0.05           | -        | 0.15   | 0.0020                 | -          | 0.0059 |  |
| A2                    | 1.35           | 1.40     | 1.45   | 0.0531                 | 0.0551     | 0.0571 |  |
| b <sup>(9)(11)</sup>  | 0.17           | 0.22     | 0.27   | 0.0067                 | 0.0087     | 0.0106 |  |
| b1 <sup>(11)</sup>    | 0.17           | 0.20     | 0.23   | 0.0067                 | 0.0079     | 0.0090 |  |
| c <sup>(11)</sup>     | 0.09           | -        | 0.20   | 0.0035                 | -          | 0.0079 |  |
| c1 <sup>(11)</sup>    | 0.09           | -        | 0.16   | 0.0035                 | -          | 0.0063 |  |
| D <sup>(4)</sup>      |                | 9.00 BSC |        |                        | 0.3543 BSC |        |  |
| D1 <sup>(2)(5)</sup>  |                | 7.00 BSC |        |                        | 0.2756 BSC |        |  |
| E <sup>(4)</sup>      | 9.00 BSC       |          |        | 0.3543 BSC             |            |        |  |
| E1 <sup>(2)(5)</sup>  | 7.00 BSC       |          |        | 0.2756 BSC             |            |        |  |
| е                     |                | 0.50 BSC |        | 0.1970 BSC             |            |        |  |
| L                     | 0.45 0.60 0.75 |          | 0.0177 | 0.0236                 | 0.0295     |        |  |
| L1                    | 1.00 REF       |          |        |                        | 0.0394 REF |        |  |
| N <sup>(13)</sup>     | 48             |          |        |                        |            |        |  |
| θ                     | 0°             | 3.5°     | 7°     | 0°                     | 3.5°       | 7°     |  |
| θ1                    | 0°             | -        | -      | 0°                     | -          | -      |  |
| θ2                    | 10°            | 12°      | 14°    | 10°                    | 12°        | 14°    |  |
| θ3                    | 10°            | 12°      | 14°    | 10°                    | 12°        | 14°    |  |
| R1                    | 0.08           | -        | -      | 0.0031                 | -          | -      |  |
| R2                    | 0.08           | -        | 0.20   | 0.0031                 | -          | 0.0079 |  |
| S                     | 0.20           | -        | -      | 0.0079                 | -          | -      |  |
| aaa <sup>(1)(7)</sup> | 0.20           |          |        | 0.0079                 |            |        |  |
| bbb <sup>(1)(7)</sup> | 0.20           |          | 0.0079 |                        |            |        |  |
| ccc <sup>(1)(7)</sup> | 0.08           |          |        | 0.0031                 |            |        |  |
| ddd <sup>(1)(7)</sup> |                | 0.08     |        | 0.0031                 |            |        |  |

#### Notes:

- Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994.
- 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm.
- 3. Datums A-B and D to be determined at datum plane H.
- 4. To be determined at seating datum plane C.
- 5. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch.
- 6. Details of pin 1 identifier are optional but must be located within the zone indicated.
- 7. All Dimensions are in millimeters.
- 8. No intrusion allowed inwards the leads.
- 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages.
- 10. Exact shape of each corner is optional.
- 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- 12. A1 is defined as the distance from the seating plane to the lowest point on the package body.
- 13. "N" is the number of terminal positions for the specified body size.
- 14. Values in inches are converted from mm and rounded to 4 decimal digits.
- 15. Drawing is not to scale.



Figure 41. LQFP48 - Footprint example

1. Dimensions are expressed in millimeters.

# 6.5 UFQFPN48 package information (A0B9)

This UFQFPN is a 48-lead, 7 x 7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package.

EXPOSED PAD nnnnlnnnnn E1 PIN 1 idenfier D2 BOTTOM VIEW SEATING PLANE DETAIL A FRONT VIEW A1 SEATING PLANE □ ddd C PIN 1 IDENTIFIER LASER MAKER AREA TOP VIEW A0B9\_UFQFPN48\_ME\_V4

Figure 42. UFQFPN48 – Outline

- 1. Drawing is not to scale.
- 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life.
- There is an exposed die pad on the underside of the UFQFPN48 package. It is recommended to connect and solder this back-side pad to PCB ground.

| Table 95 | IIFOFPN48 - | Mechanical da | ta |
|----------|-------------|---------------|----|

| Symbol            | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|-------------------|-------------|-------|-------|-----------------------|--------|--------|
|                   | Min         | Тур   | Max   | Min                   | Тур    | Max    |
| Α                 | 0.500       | 0.550 | 0.600 | 0.0197                | 0.0217 | 0.0236 |
| A1                | 0.000       | 0.020 | 0.050 | 0.0000                | 0.0008 | 0.0020 |
| A3                | -           | 0.152 | -     | -                     | 0.0060 | -      |
| b                 | 0.200       | 0.250 | 0.300 | 0.0079                | 0.0098 | 0.0118 |
| D <sup>(2)</sup>  | 6.900       | 7.000 | 7.100 | 0.2717                | 0.2756 | 0.2795 |
| D1                | 5.400       | 5.500 | 5.600 | 0.2126                | 0.2165 | 0.2205 |
| D2 <sup>(3)</sup> | 5.500       | 5.600 | 5.700 | 0.2165                | 0.2205 | 0.2244 |
| E <sup>(2)</sup>  | 6.900       | 7.000 | 7.100 | 0.2717                | 0.2756 | 0.2795 |
| E1                | 5.400       | 5.500 | 5.600 | 0.2126                | 0.2165 | 0.2205 |
| E2 <sup>(3)</sup> | 5.500       | 5.600 | 5.700 | 0.2165                | 0.2205 | 0.2244 |
| е                 | -           | 0.500 | -     | -                     | 0.0197 | -      |
| L                 | 0.300       | 0.400 | 0.500 | 0.0118                | 0.0157 | 0.0197 |
| ddd               | -           | -     | 0.080 | -                     | -      | 0.0031 |

- Values in inches are converted from mm and rounded to four decimal digits.
- 2. Dimensions D and E do not include mold protrusion, not exceed 0.15 mm.
- Dimensions D2 and E2 are not in accordance with JEDEC.

-7.30 5.60 7.30 5.80 0.75 0.55 A0B9\_UFQFPN48\_FP\_V3

Figure 43. UFQFPN48 – Footprint example

1. Dimensions are expressed in millimeters.

STM32H503xx Package information

# 6.6 LQFP64 package information (5W)

This LQFP is 64-pin, 10 x 10 mm low-profile quad flat package.

Note: See list of notes in the notes section.

Figure 44. LQFP64 - Outline<sup>(15)</sup>



Table 96. LQFP64 - Mechanical data

| Comple el            | millimeters    |           |        | inches <sup>(14)</sup> |            |        |  |
|----------------------|----------------|-----------|--------|------------------------|------------|--------|--|
| Symbol               | Min            | Тур       | Max    | Min                    | Тур        | Max    |  |
| Α                    | -              | -         | 1.60   | -                      | -          | 0.0630 |  |
| A1 <sup>(12)</sup>   | 0.05           | -         | 0.15   | 0.0020                 | -          | 0.0059 |  |
| A2                   | 1.35           | 1.40      | 1.45   | 0.0531                 | 0.0551     | 0.0570 |  |
| b <sup>(9)(11)</sup> | 0.17           | 0.22      | 0.27   | 0.0067                 | 0.0087     | 0.0106 |  |
| b1 <sup>(11)</sup>   | 0.17           | 0.20      | 0.23   | 0.0067                 | 0.0079     | 0.0091 |  |
| c <sup>(11)</sup>    | 0.09           | -         | 0.20   | 0.0035                 | -          | 0.0079 |  |
| c1 <sup>(11)</sup>   | 0.09           | -         | 0.16   | 0.0035                 | -          | 0.0063 |  |
| D <sup>(4)</sup>     |                | 12.00 BSC |        |                        | 0.4724 BSC |        |  |
| D1 <sup>(2)(5)</sup> | 10.00 BSC      |           |        |                        | 0.3937 BSC |        |  |
| E <sup>(4)</sup>     | 12.00 BSC      |           |        | 0.4724 BSC             |            |        |  |
| E1 <sup>(2)(5)</sup> | 10.00 BSC      |           |        | 0.3937 BSC             |            |        |  |
| е                    |                | 0.50 BSC  |        | 0.1970 BSC             |            |        |  |
| L                    | 0.45 0.60 0.75 |           | 0.0177 | 0.0236                 | 0.0295     |        |  |
| L1                   | 1.00 REF       |           |        |                        | 0.0394 REF |        |  |
| N <sup>(13)</sup>    |                |           |        | 64                     |            |        |  |
| θ                    | 0°             | 3.5°      | 7°     | 0°                     | 3.5°       | 7°     |  |
| θ1                   | 0°             | -         | -      | 0°                     | -          | -      |  |
| θ2                   | 10°            | 12°       | 14°    | 10°                    | 12°        | 14°    |  |
| θ3                   | 10°            | 12°       | 14°    | 10°                    | 12°        | 14°    |  |
| R1                   | 0.08           | -         | -      | 0.0031                 | -          | -      |  |
| R2                   | 0.08           | -         | 0.20   | 0.0031                 | -          | 0.0079 |  |
| S                    | 0.20           | -         | -      | 0.0079                 | -          | -      |  |
| aaa <sup>(1)</sup>   | 0.20           |           | 0.0079 |                        |            |        |  |
| bbb <sup>(1)</sup>   | 0.20           |           | 0.0079 |                        |            |        |  |
| ccc <sup>(1)</sup>   | 0.08           |           | 0.0031 |                        |            |        |  |
| ddd <sup>(1)</sup>   | 0.08           |           |        | 0.0031                 |            |        |  |

#### Notes:

- Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994.
- 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm.
- 3. Datums A-B and D to be determined at datum plane H.
- 4. To be determined at seating datum plane C.
- 5. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch.
- 6. Details of pin 1 identifier are optional but must be located within the zone indicated.
- 7. All Dimensions are in millimeters.
- 8. No intrusion allowed inwards the leads.
- 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages.
- 10. Exact shape of each corner is optional.
- 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- 12. A1 is defined as the distance from the seating plane to the lowest point on the package body.
- 13. "N" is the number of terminal positions for the specified body size.
- 14. Values in inches are converted from mm and rounded to 4 decimal digits.
- 15. Drawing is not to scale.

12.70

48

0.30

10.30

10.30

10.30

10.30

10.30

10.30

5W\_LOFP64\_FP\_V2

Figure 45. LQFP64 - Footprint example

1. Dimensions are expressed in millimeters.

### 6.7 Package thermal characteristics

The maximum chip-junction temperature,  $T_{Jmax}$ , in degrees Celsius, can be calculated using the following equation:

$$T_{Jmax} = T_{Amax} + (P_{Dmax} \times \Theta_{JA})$$

#### Where:

- T<sub>Amax</sub> is the maximum ambient temperature in °C,
- Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W,
- $P_D$  max is the sum of  $P_{INT}$  max and  $P_{I/Omax}$  ( $P_{Dmax}$  =  $P_{INTmax}$  +  $P_{I/Omax}$ ),
- P<sub>INTmax</sub> is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.

 $\mathsf{P}_{\mathsf{I/Omax}}$  represents the maximum power dissipation on output pins:

$$P_{I/Omax} = \Sigma (V_{OL} \times I_{OL}) + \Sigma ((V_{DD} - V_{OH}) \times I_{OH}),$$

taking into account the actual  $V_{OL}$  /  $I_{OL}$  and  $V_{OH}$  /  $I_{OH}$  of the I/Os at low and high level in the application.

| Symbol          | Definition                          | Parameter                               | Value | Unit |  |
|-----------------|-------------------------------------|-----------------------------------------|-------|------|--|
| ΘЈΑ             | Thermal resistance junction-ambient | WLCSP25 - 2.33 x 2.24 mm /0.4 mm pitch  | 80.7  |      |  |
|                 |                                     | UFQFPN32 - 5 x 5 mm / 0.5 mm pitch 4    |       |      |  |
|                 |                                     | LQFP48 7 x 7 mm / 0.5 mm pitch          |       | °C/W |  |
|                 |                                     | UFQFPN48 7 x 7 mm / 0.5 mm pitch        | 29.5  | 1    |  |
|                 |                                     | LQFP64 - 10 x 10 mm / 0.5 mm pitch      | 48.9  |      |  |
| ΘЈВ             | Thermal resistance junction-board   | WLCSP25 - 2.33 x 2.24 mm / 0.4 mm pitch | 51.9  |      |  |
|                 |                                     | UFQFPN32 - 5 x 5 mm / 0.5 mm pitch      | 22.1  |      |  |
|                 |                                     | LQFP48 - 7 x 7 mm / 0.5 mm pitch        | 31.6  | °C/W |  |
|                 |                                     | UFQFPN48 - 7 x 7 mm / 0.5 mm pitch      | 13.9  |      |  |
|                 |                                     | LQFP64 - 10 x 10 mm /0.5 mm pitch       | 31.2  |      |  |
| Θ <sub>JC</sub> | Thermal resistance junction-case    | WLCSP25 - 2.33 x 2.24 mm / 0.4 mm pitch | 5     |      |  |
|                 |                                     | UFQFPN32 - 5 x 5 mm / 0.5 mm pitch      | 19.4  |      |  |
|                 |                                     | LQFP48 - 7 x 7 mm / 0.5 mm pitch        | 16.4  | °C/W |  |
|                 |                                     | UFQFPN48 - 7 x 7 mm / 0.5 mm pitch      | 11.3  |      |  |
|                 |                                     | LQFP64 - 10 x 10 mm / 0.5 mm pitch      | 15.1  |      |  |

Table 97. Package thermal characteristics

### 6.7.1 Reference documents

- JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions Natural Convection (Still Air). Available from www.jedec.org.
- For information on thermal management, refer to application note "Thermal management guidelines for STM32 32-bit Arm Cortex MCUs applications" (AN5036) available from <a href="https://www.st.com">www.st.com</a>.



# 7 Ordering information



For a list of available options (such as speed or package) or for further information on any aspect of this device, contact the nearest ST sales office.

## 8 Important security notice

The STMicroelectronics group of companies (ST) places a high value on product security, which is why the ST product(s) identified in this documentation may be certified by various security certification bodies and/or may implement our own security measures as set forth herein. However, no level of security certification and/or built-in security measures can guarantee that ST products are resistant to all forms of attacks. As such, it is the responsibility of each of ST's customers to determine if the level of security provided in an ST product meets the customer needs both in relation to the ST product alone, as well as when combined with other components and/or software for the customer end product or application. In particular, take note that:

- ST products may have been certified by one or more security certification bodies, such as Platform Security Architecture (www.psacertified.org) and/or Security Evaluation standard for IoT Platforms (www.trustcb.com). For details concerning whether the ST product(s) referenced herein have received security certification along with the level and current status of such certification, either visit the relevant certification standards website or go to the relevant product page on www.st.com for the most up to date information. As the status and/or level of security certification for an ST product can change from time to time, customers should re-check security certification status/level as needed. If an ST product is not shown to be certified under a particular security standard, customers should not assume it is certified.
- Certification bodies have the right to evaluate, grant and revoke security certification in relation to ST products. These certification bodies are therefore independently responsible for granting or revoking security certification for an ST product, and ST does not take any responsibility for mistakes, evaluations, assessments, testing, or other activity carried out by the certification body with respect to any ST product.
- Industry-based cryptographic algorithms (such as AES, DES, or MD5) and other open standard technologies which may be used in conjunction with an ST product are based on standards which were not developed by ST. ST does not take responsibility for any flaws in such cryptographic algorithms or open technologies or for any methods which have been or may be developed to bypass, decrypt or crack such algorithms or technologies.
- While robust security testing may be done, no level of certification can absolutely guarantee protections against all attacks, including, for example, against advanced attacks which have not been tested for, against new or unidentified forms of attack, or against any form of attack when using an ST product outside of its specification or intended use, or in conjunction with other components or software which are used by customer to create their end product or application. ST is not responsible for resistance against such attacks. As such, regardless of the incorporated security features and/or any information or support that may be provided by ST, each customer is solely responsible for determining if the level of attacks tested for meets their needs, both in relation to the ST product alone and when incorporated into a customer end product or application.
- All security features of ST products (inclusive of any hardware, software, documentation, and the like), including but not limited to any enhanced security features added by ST, are provided on an "AS IS" BASIS. AS SUCH, TO THE EXTENT PERMITTED BY APPLICABLE LAW, ST DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, unless the applicable written and signed contract terms specifically provide otherwise.



STM32H503xx Revision history

# 9 Revision history

Table 98. Document revision history

| Date          | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|---------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 03-Mar-2023   | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 28-Aug-2023   | 2        | Updated:  - Section 3.10: Reset and clock controller (RCC)  - Table 41: CSI oscillator characteristics  - Figure 18: VIL/VIH for all I/Os except BOOT0  - Table 54: Output voltage characteristics for all I/Os except PC13, PC14 and PC15  - Table 58: Output timing characteristics (HSLV ON)  - Section 6.3: UFQFPN32 package information (A0B8)  - Section 6.4: LQFP48 package information (5B)  - Section 6.5: UFQFPN48 package information (A0B9)                                                                                                                                                                                            |  |  |
| 26-Sep-2023   | 3        | Updated:  - Table 2: STM32H503xx features and peripheral counts  - Tables from Table 23: Typical and maximum current consumption in run mode, code with data processing running from flash memory, 2-ways instruction cache ON, PREFETCH ON to Table 26: Typical and maximum current consumption in Run mode, code with data processing running from SRAM with cache 2-WAY.  - Table 29: Typical and maximum current consumption in Sleep mode  - Table 30: Typical and maximum current consumption in Stop mode  - Section 5.3.7: External clock source characteristics  - Section 7: Ordering information  Added:  - Section 6.1: Device marking |  |  |
| 22-Oct-2024 4 |          | Updated:  — Table 2: STM32H503xx features and peripheral counts  — Figure 1: STM32H503xx block diagram  — Table 10: STM32H503xx pin/ball definition  — Table 11: Alternate function AF0 to AF7  — Table 12: Alternate function AF8 to AF15  — Table 17: Maximum allowed clock frequencies  — Figure 16: Typical application with an 8 MHz crystal  — Figure 17: Typical application with a 32.768 kHz crystal  — Table 46: Flash memory programming  — Table 47: Flash memory endurance and data retention  — Table 49: EMI characteristics  — Table 63: 12-bit ADC characteristics  — Section 6.7: Package thermal characteristics                |  |  |

#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

172/172

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2024 STMicroelectronics – All rights reserved

DS14053 Rev 4