

### **General Description**

The SY6340 is a 150mA precise LDO. The device provides programmable output voltage with +/-2% accuracy. The ultra low drop out voltage, wide input voltage range and low ground current make it suitable for USB and portable electronics applications with different inputs. Other features include the operation stability with low ESR ceramic capacitors due to the internal compensation, logic enable control, thermal shutdown, current limit, reverse leakage current protection.

The SY6340 is available in SOT23-5/DFN2×2-6 package.

### **Ordering Information**



| Ordering Number | Package type | 4  | Note |  |
|-----------------|--------------|----|------|--|
| SY6340AAC       | SOT23-5      | 11 |      |  |
| SV6340DEC       | DEN2×2-6     | X  |      |  |

#### **Features**

- Wide input voltage range: 2.3V to 30V
- Low dropout voltage(300mV @ 150mA)
- Low ground current
- Ultra low shutdown current
- High output accuracy of +/-2% over operating temperature range
- Stable with small ceramic capacitors
- Excellent load and line regulation
- 150mA output current capability
- Output current limitation
- Reverse leakage current protection
- Reverse input voltage protection
- TTL logic enable input
- Thermal shutdown
- RoHS Compliant and Halogen Free
- Compact SOT23-5/ DFN2×2-6 package

### **Applications**

- Battery powered applications
- Consumer and portable products
- Notebook
- Smart phones
- SMPS post-regulator/ DC-DC modules

# **Typical Applications**





Figure 1. Schematic Diagram

Figure 2. Dropout Characteristics



### Pinout (top view)



Top mark: JNxyz for SY6340AAC(Device code: JN, x=year code, y=week code, z= lot number code) Top mark: **PE**xyz for SY6340DEC(Device code: PE, x=year code, y=week code, z= lot number code)

| Pin Name | SOT23-5 | DFN2×2-6 | Pin Description                                                                                                                         |
|----------|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------|
| IN       | 1       | 3        | Supply input pin.                                                                                                                       |
| GND      | 2       | 5        | Ground pin.                                                                                                                             |
| OUT      | 5       | 4        | LDO output pin.                                                                                                                         |
| EN       | 3       | 1        | Enable pin. Pull it low to shutdown or pull it high to enable, do not leave open.                                                       |
| ADJ      | 4       | 6///     | Output voltage adjust pin. Feedback the output voltage through resistor voltage divider network. $V_o = 0.6 \times (1 + \frac{R1}{R2})$ |

# Absolute Maximum Ratings (Note 1)

| Supply Input Voltage                                |            |
|-----------------------------------------------------|------------|
| Output Voltage                                      | 0.3V+VIN   |
| EN VoltageADJ Voltage                               |            |
| ADJ Voltage                                         | 0V to 3.6V |
| Power Dissipation, PD @ TA = 25°C SOT23-5/ DFN2×2-6 | 0.6/0.7W   |
| Package Thermal Resistance (Note 2)                 |            |
| → <del>○</del> ···································  | 100/62°C/W |
| ( ) C                                               | 25/8.5°C/W |
| Junction Temperature Range                          |            |
| Lead Temperature (Soldering, 10 sec.)               | 260°C      |
| Storage Temperature Range                           |            |
|                                                     |            |

#### **Recommended Operating Conditions** (Note 3) Supply Input Voltage

| 1                                      |                                     |
|----------------------------------------|-------------------------------------|
| Supply Input Voltage                   | 2.3V to 30V                         |
| Output Voltage                         |                                     |
|                                        |                                     |
| EN Voltage                             | $0V$ to $0.3V+V_{IN}$               |
| Junction Temperature (T <sub>J</sub> ) | $-40^{\circ}$ C to $+125^{\circ}$ C |

© 2018 Silergy Corp.

3



#### **Electrical Characteristics**

 $(V_{IN} = V_{OUT} + 1V, \text{ or } V_{IN} = 2.3V, V_{EN} = V_{IN}, TA = 25^{\circ}C \text{ unless otherwise specified})$ 

| Parameter                       | Symbol                             | Test Conditions                             | Min       | Typical | Max  | Unit |
|---------------------------------|------------------------------------|---------------------------------------------|-----------|---------|------|------|
| Input Voltage                   | $V_{IN}$                           |                                             | 2.3       |         | 30   | V    |
| Output Voltage accuracy         | V <sub>OUT</sub>                   | I <sub>O</sub> =100uA                       | -2        |         | 2    | %    |
| Line Regulation                 | $\Delta V_{LNR}$                   | $V_{IN}=(V_{OUT}+0.3)$ to 30V, $I_O=100$ uA |           | 0.04    |      | %    |
| Load Regulation                 | $\Delta V_{LDR}$                   | I <sub>0</sub> =0.1mA to 150mA              |           | 0.25    | 1    | %    |
|                                 |                                    | I <sub>O</sub> =10mA                        |           | 20      |      | mV   |
| Dropout Voltage                 | X X                                | I <sub>O</sub> =50mA                        |           | 100     |      | mV   |
|                                 | $V_{\text{IN}}$ - $V_{\text{OUT}}$ | $I_{O}=100$ mA                              |           | 200     |      | mV   |
|                                 |                                    | I <sub>O</sub> =150mA                       | 300       |         | mV   |      |
| Shutdown Current                | I <sub>SHDN</sub>                  | V <sub>EN</sub> =0V, V <sub>IN</sub> =24V   |           | 1       |      | μA   |
| 0                               | т                                  | I <sub>O</sub> =0.1mA                       | 18<br>450 | 30      | μA   |      |
| Quiescent Current               | $I_Q$                              | I <sub>0</sub> =150mA                       |           | 450     |      | μΑ   |
| Current limit                   | I <sub>LIM</sub>                   | Voot=0.9×V <sub>OUT</sub> (normal)          |           | 350     | 500  | mA   |
| Reverse leakage current limit   | I <sub>RLK</sub>                   | V <sub>IN</sub> =-15V, Load=500ohms         |           | -0.1    |      | uA   |
| Power-supply Rejection Ratio    | PSRR)                              | f=1kHz, C <sub>OUT</sub> =10uF              |           | 50      |      | dB   |
| Input UVLO Threshold            | Vuvlo                              | V <sub>IN</sub> rising                      |           |         | 2.25 | V    |
| UVLO Hysteresis                 | VUVLO_th                           |                                             |           | 100     |      | mV   |
| Shutdown discharge Resistor     |                                    |                                             |           | 500     |      | Ω    |
| Enable Input logic-High Voltage | $V_{\text{EN\_H}}$                 | V <sub>IN</sub> =2.8 to 5.5V                | 1.5       |         |      | V    |
| Enable Input logic-Low Voltage  | $V_{\text{EN\_L}}$                 | V <sub>IN</sub> =2.8 to 5.5V                |           |         | 0.6  | V    |
| Thermal Shutdown Temperature    | $T_{SD}$                           |                                             |           | 150     |      | °C   |
| Thermal Shutdown hysteresis     | T <sub>HYS</sub>                   |                                             |           | 20      |      | °C   |

Note 1: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2.  $\theta$  JA is measured in the natural convection at  $T_A = 25^{\circ}$ C on a two-layer Silergy Evaluation Board.

Note 3: The device is not guaranteed to function outside its operating conditions.



# SOT23-5 Package outline & PCB layout design



Notes: All dimensions are in millimeters.

All dimensions don't include mold flash & metal burr.



# DFN2x2-6 Package outline



Notes: All dimensions are in millimeters.

All dimensions don't include mold flash & metal burr.



## **Taping & Reel Specification**

### 1. Taping orientation

**SOT23-5** 



Feeding direction ----

### 2. DFN2x2 taping orientation



Feeding direction ——

## 3. Carrier Tape & Reel specification for packages



| Package<br>types | Tape width (mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length (mm) | Qty per<br>reel |
|------------------|-----------------|---------------------|---------------------|-----------------------|--------------------|-----------------|
| SOT23-5          | 8               | 4                   | 7''                 | 280                   | 160                | 3000            |
| DFN2x2           | 8               | 4                   | 7''                 | 400                   | 160                | 3000            |

4. Others: NA