#### **Chapter 4:: Hardware Description Languages**

#### Digital Design and Computer Architecture

David Money Harris and Sarah L. Harris



# **Chapter 4 :: Topics**

- Introduction
- Combinational Logic
- Structural Modeling
- Sequential Logic
- More Combinational Logic
- Finite State Machines
- Parameterized Modules
- Testbenches



#### Introduction

- Hardware description language (HDL): allows designer to specify logic function only. Then a computer-aided design (CAD) tool produces or *synthesizes* the optimized gates.
- Most commercial designs built using HDLs
- Two leading HDLs:
  - Verilog
    - developed in 1984 by Gateway Design Automation
    - became an IEEE standard (1364) in 1995
  - VHDL
    - Developed in 1981 by the Department of Defense
    - Became an IEEE standard (1076) in 1987

ELSEVIER

#### **HDL** to Gates

#### • Simulation

- Input values are applied to the circuit
- Outputs checked for correctness
- Millions of dollars saved by debugging in simulation instead of hardware

#### Synthesis

Transforms HDL code into a *netlist* describing the hardware (i.e., a list of gates and the wires connecting them)

#### **IMPORTANT:**

When describing circuits using an HDL, it's critical to think of the **hardware** the code should produce.

# **Verilog Modules**



# Two types of Modules:

- Behavioral: describe what a module does
- Structural: describe how a module is built from simpler modules

ELSEVIER

#### **Behavioral Verilog Example**

#### Verilog:

#### **Behavioral Verilog Simulation**

# Verilog:



## **Behavioral Verilog Synthesis**

## Verilog:

#### Synthesis:





# **Verilog Syntax**

- Case sensitive
  - Example: reset and Reset are not the same signal.
- No names that start with numbers
  - Example: 2mux is an invalid name.
- Whitespace ignored
- Comments:
  - // single line comment
  - /\* multilinecomment \*/



## **Structural Modeling - Hierarchy**

```
module and3(input a, b, c,
              output y);
   assign y = a \& b \& c;
 endmodule
 module inv(input a,
            output y);
   assign y = \sim a;
 endmodule
 module nand3 (input a, b, c
               output y);
                                 // internal signal
   wire n1;
   and3 andgate(a, b, c, n1); // instance of and3
   inv inverter(n1, y);  // instance of inverter
 endmodule
Copyright © 2007 Elsevier
```

# **Bitwise Operators**

/\*...\*/ multiline comment

```
module gates (input [3:0] a, b,
               output [3:0] v1, v2, v3, v4, v5);
   /* Five different two-input logic
       gates acting on 4 bit busses */
   assign y1 = a \& b; // AND
   assign y2 = a \mid b; // OR
                                                       y3[3:0]
   assign y3 = a ^ b; // XOR
   assign y4 = \sim (a & b); // NAND [a[3:0]] b[3:0]
   assign y5 = \sim (a \mid b); // NOR
                                               y1[3:0]
                                                       y4[3:0]
                                                             [3:0]
y1[3:0]
endmodule
                                               y2[3:0]
                                                       y5[3:0]
// single line comment
```

Copyright © 2007 Elsevier 4-<11>

#### **Reduction Operators**



# **Conditional Assignment**



is also called a *ternary operator* because it operates on 3 inputs: s, d1, and d0.

ELSEVIER ELSEVIER

#### **Internal Variables**

```
module fulladder(input a, b, cin, output s, cout);
      wire p, g;  // internal nodes
      assign p = a ^ b;
      assign g = a \& b;
      assign s = p ^ cin;
      assign cout = g \mid (p \& cin);
    endmodule
                                            cout
                               un1_cout
Copyright © 2007 Elsevier
                                                            4-<14>
                       D
```



#### **Precedence**

#### Defines the order of operations

# Highest

| ~            | NOT              |  |  |
|--------------|------------------|--|--|
| *, /, %      | mult, div, mod   |  |  |
| +, -         | add, sub         |  |  |
| <<, >>       | shift            |  |  |
| <<<, >>>     | arithmetic shift |  |  |
| <, <=, >, >= | comparison       |  |  |
| ==, !=       | equal, not equal |  |  |
| &, ~&        | AND, NAND        |  |  |
| ^, ~^        | XOR, XNOR        |  |  |
| , ~          | OR, NOR          |  |  |
| ?:           | ternary operator |  |  |

Lowest



#### **Numbers**

Format: N'Bvalue

N =number of bits, B =base

N'B is optional but recommended (default is decimal)

| Number       | # Bits  | Base        | Decimal<br>Equivalent | Stored    |
|--------------|---------|-------------|-----------------------|-----------|
| 3'b101       | 3       | binary      | 5                     | 101       |
| 'b11         | unsized | binary      | 3                     | 000011    |
| 8'b11        | 8       | binary      | 3                     | 00000011  |
| 8'b1010_1011 | 8       | binary      | 171                   | 10101011  |
| 3'd6         | 3       | decimal     | 6                     | 110       |
| 6'042        | 6       | octal       | 34                    | 100010    |
| 8'hAB        | 8       | hexadecimal | 171                   | 10101011  |
| 42           | Unsized | decimal     | 42                    | 000101010 |



4-<16>

## **Bit Manipulations: Example 1**

```
assign y = {a[2:1], {3{b[0]}}, a[0], 6'b100_010};

// if y is a 12-bit signal, the above statement produces:
y = a[2] a[1] b[0] b[0] b[0] a[0] 1 0 0 0 1 0

// underscores (_) are used for formatting only to make
it easier to read. Verilog ignores them.
```



#### **Bit Manipulations: Example 2**

## Verilog:

Synthesis:





# **Z:** Floating Output

## Verilog:

# Synthesis:



#### **Delays**



#### **Delays**



## **Sequential Logic**

- Verilog uses certain idioms to describe latches, flip-flops and FSMs
- Other coding styles may simulate correctly but produce incorrect hardware



Copyright © 2007 Elsevier 4-<22>

# **Always Statement**

#### **General Structure:**

```
always @ (sensitivity list)
  statement;
```

Whenever the event in the sensitivity list occurs, the statement is executed



## **D** Flip-Flop

Any signal assigned in an always statement must be declared reg. In this case q is declared as reg

Beware: A variable declared reg is not necessarily a registered output. We will show examples of this later.

# Resettable D Flip-Flop

endmodule



## Resettable D Flip-Flop

clk d[3:0] D[3:0] Q[3:0] R reset q[3:0]

#### **D** Flip-Flop with Enable

```
module flopren(input
                               clk,
               input
                               reset,
               input
                               en,
              input [3:0] d,
              output reg [3:0] q);
  // asynchronous reset and enable
  always @ (posedge clk, posedge reset)
    if (reset) q \le 4'b0;
   else if (en) q <= d;
```

endmodule



#### Latch

```
clk,
module latch (input
              input [3:0] d,
              output reg [3:0] q);
  always @ (clk, d)
    if (clk) q <= d;
endmodule
                              lat
          d[3:0]
                               Q[3:0]
                            q[3:0]
```

Warning: We won't use latches in this course, but you might write code that inadvertently implies a latch. So if your synthesized hardware has latches in it, this indicates an error.

Copyright © 2007 Elsevier 4-<28>

#### **Other Behavioral Statements**

- Statements that must be inside always statements:
  - if/else
  - case, casez
- Reminder: Variables assigned in an always statement must be declared as reg (even if they're not actually registered!)



#### Combinational Logic using always

```
// combinational logic using an always statement
module gates (input [3:0] a, b,
            output reg [3:0] y1, y2, y3, y4, y5);
 always @(*) // need begin/end because there is
   begin
         // more than one statement in always
     y1 = a \& b; // AND
     y2 = a | b; // OR
     y3 = a ^ b; // XOR
     y4 = \sim (a \& b); // NAND
     y5 = \sim (a \mid b); // NOR
   end
endmodule
```

This hardware could be described with assign statements using fewer lines of code, so it's better to use assign statements in this case.

Copyright © 2007 Elsevier 4-<30>

#### Combinational Logic using case

```
module sevenseg(input [3:0] data,
                output reg [6:0] segments);
  always @(*)
    case (data)
      //
                      abc defq
      0: segments = 7'b111 1110;
      1: segments = 7'b011 0000;
      2: segments = 7'b110 1101;
      3: segments = 7'b111 1001;
      4: segments = 7'b011 0011;
      5: segments = 7'b101 1011;
      6: segments = 7'b101 1111;
      7: segments = 7'b111 0000;
      8: segments = 7'b111 1111;
      9: segments = 7'b111 1011;
      default: segments = 7'b000 0000; // required
    endcase
endmodule
```

# Combinational Logic using case

- In order for a case statement to imply combinational logic, all possible input combinations must be described by the HDL.
- Remember to use a **default** statement when necessary.

ELSEVIER

#### Combinational Logic using casez

```
module priority casez (input [3:0] a,
                       output reg [3:0] y);
  always @(*)
    casez(a)
      4'b1???: y = 4'b1000; // ? = don't care
      4'b01??: y = 4'b0100;
      4'b001?: y = 4'b0010;
      4'b0001: y = 4'b0001;
      default: y = 4'b0000;
                                      y23[0]
   endcase
endmodule
                                      y24[0]
```



## **Blocking vs. Nonblocking Assignments**

- <= is a "nonblocking assignment"
  - Occurs simultaneously with others
- = is a "blocking assignment"
  - Occurs in the order it appears in the file

```
// Good synchronizer using
                                     // Bad synchronizer using
// nonblocking assignments
                                     // blocking assignments
module syncgood(input
                           clk,
                                     module syncbad(input
                                                                clk,
                input
                      d,
                                                     input
                                                                d,
                output reg q);
                                                     output req q);
  req n1;
                                       reg n1;
  always @(posedge clk)
                                       always @(posedge clk)
    begin
                                         begin
      n1 <= d; // nonblocking
                                           n1 = d; // blocking
      q <= n1; // nonblocking</pre>
                                            q = n1; // blocking
                                          end
    end
endmodule
                                     endmodule
```



# **Rules for Signal Assignment**

Use always @ (posedge clk) and nonblocking assignments (<=) to model synchronous sequential logic always @ (posedge clk)</li>
 q <= d; // nonblocking</li>

• Use continuous assignments (assign ...)to model simple combinational logic.

```
assign y = a \& b;
```

- Use always @ (\*) and blocking assignments (=) to model more complicated combinational logic where the always statement is helpful.
- Do not make assignments to the same signal in more than one always statement or continuous assignment statement.

Copyright © 2007 Elsevier 4-<35>

# **Finite State Machines (FSMs)**

#### • Three blocks:

- next state logic
- state register
- output logic



ELSEVIER

Copyright © 2007 Elsevier 4-<36>

# **FSM Example: Divide by 3**



The double circle indicates the reset state

ELSEVIER

Copyright © 2007 Elsevier 4-<37>

# **FSM** in Verilog

```
module divideby3FSM (input clk,
                    input reset,
                    output q);
  req [1:0] state, nextstate;
  parameter S0 = 2'b00;
  parameter S1 = 2'b01;
  parameter S2 = 2'b10;
// state register
  always @ (posedge clk, posedge reset)
     if (reset) state <= S0;
     else
                state <= nextstate;</pre>
// next state logic
  always @ (*)
     case (state)
        S0:
                 nextstate = S1;
        S1: nextstate = S2;
        S2: nextstate = S0;
        default: nextstate = S0;
     endcase
  // output logic
  assign q = (state == S0);
endmodule
```

#### **Parameterized Modules**

#### 2:1 mux:

#### Instance with 8-bit bus width (uses default):

```
mux2 mux1(d0, d1, s, out);
```

#### Instance with 12-bit bus width:

```
mux2 # (12) low mux(d0, d1, s, out);
```

### **Testbenches**

- HDL code written to test another HDL module, the *device under test* (dut), also called the *unit under test* (uut)
- Not synthesizeable
- Types of testbenches:
  - Simple testbench
  - Self-checking testbench
  - Self-checking testbench with testvectors

ELSEVIER

Copyright © 2007 Elsevier

# **Example**

Write Verilog code to implement the following function in hardware:

$$y = bc + \overline{ab}$$

Name the module sillyfunction



# **Example**

Write Verilog code to implement the following function in hardware:

$$y = bc + \overline{ab}$$

Name the module sillyfunction

### Verilog

# **Simple Testbench**

```
module testbench1();
  req a, b, c;
  wire y;
  // instantiate device under test
  sillyfunction dut(a, b, c, y);
  // apply inputs one at a time
  initial begin
    a = 0; b = 0; c = 0; #10;
    c = 1; #10;
    b = 1; c = 0; #10;
    c = 1; #10;
    a = 1; b = 0; c = 0; #10;
    c = 1; #10;
    b = 1; c = 0; #10;
    c = 1; #10;
  end
```



# **Self-checking Testbench**

endmodule

```
module testbench2();
  reg a, b, c;
 wire v;
  // instantiate device under test
  sillyfunction dut(a, b, c, y);
  // apply inputs one at a time
  // checking results
  initial begin
    a = 0; b = 0; c = 0; #10;
    if (y !== 1) $display("000 failed.");
    c = 1; #10;
   if (y !== 0) $display("001 failed.");
   b = 1; c = 0; #10;
    if (y !== 0) $display("010 failed.");
    c = 1; #10;
    if (y !== 0) $display("011 failed.");
    a = 1; b = 0; c = 0; #10;
    if (y !== 1) $display("100 failed.");
    c = 1; #10;
    if (y !== 1) $display("101 failed.");
   b = 1; c = 0; #10;
    if (y !== 0) $display("110 failed.");
    c = 1; #10;
    if (y !== 0) $display("111 failed.");
  end
```



#### **Testbench with Testvectors**

- Write testvector file: inputs and expected outputs
- Testbench:
  - 1. Generate clock for assigning inputs, reading outputs
  - 2. Read testvectors file into array
  - 3. Assign inputs, expected outputs
  - 4. Compare outputs to expected outputs and report errors



Copyright © 2007 Elsevier

#### **Testbench with Testvectors**

• Testbench clock is used to assign inputs (on the rising edge) and compare outputs with expected outputs (on the falling edge).



• The testbench clock may also be used as the clock source for synchronous sequential circuits.



Copyright © 2007 Elsevier 4-<46>

### **Testvectors File**

 $File: example.tv - contains vectors of abc_yexpected$ 

```
000_1
001_0
010_0
011_0
100_1
101_1
110 0
```

111 0

#### **Testbench: 1. Generate Clock**

```
module testbench3();
 reg clk, reset;
 reg a, b, c, yexpected;
 wire
           У;
 reg [31:0] vectornum, errors; // bookkeeping variables
 req [3:0] testvectors[10000:0]; // array of testvectors
 // instantiate device under test
 sillyfunction dut(a, b, c, y);
 // generate clock
 always // no sensitivity list, so it always executes
   begin
     clk = 1; #5; clk = 0; #5;
   end
```

## 2. Read Testvectors into Array

```
// at start of test, load vectors
// and pulse reset
 initial
   begin
      $readmemb("example.tv", testvectors);
      vectornum = 0; errors = 0;
      reset = 1; \#27; reset = 0;
    end
// Note: $readmemh reads testvector files written in
// hexadecimal
```

### 3. Assign Inputs and Expected Outputs

```
// apply test vectors on rising edge of clk
always @(posedge clk)
  begin
  #1; {a, b, c, yexpected} = testvectors[vectornum];
  end
```

### 4. Compare Outputs with Expected Outputs



## 4. Compare Outputs with Expected Outputs

```
// increment array index and read next testvector
      vectornum = vectornum + 1;
      if (testvectors[vectornum] === 4'bx) begin
          $display("%d tests completed with %d errors",
                vectornum, errors);
        $finish;
      end
    end
endmodule
// Note: === and !== can compare values that are
// x or z.
```

ELSEVIER ELSEVIER