This document explains the function of the EPS, its schematic level design, its board level design, and its functional testing

# **EPS**

Electrical Power Subsystem Design

Revision: 1.0.6

Bradley Davis



# **Table of Contents**

| 1 | Intr | oduct | tion                                 | 5 |
|---|------|-------|--------------------------------------|---|
|   | 1.1  | Fund  | ction                                | 5 |
|   | 1.2  | Requ  | uirements                            | 5 |
| 2 | Det  | ailed | Description                          | 6 |
|   | 2.1  | Fund  | ctional Block Diagram                | 6 |
|   | 2.1. | 1     | Power Input                          | 6 |
|   | 2.1. | 2     | Energy Storage                       | 6 |
|   | 2.1. | 3     | Power Output                         | 7 |
|   | 2.1. | 4     | PMIC                                 | 7 |
|   | 2.1. | 5     | Monitoring                           | 7 |
|   | 2.2  | Sche  | ematic                               | 7 |
|   | 2.2. | 1     | Isolated Grounds                     | 7 |
|   | 2.2. | 2     | Power Rails                          | 8 |
|   | 2.2. | 3     | Input Switching                      | 8 |
|   | 2.2. | 4     | Battery & Battery Protection         | 8 |
|   | 2.2. | 5     | Separation Switching                 | 9 |
|   | 2.2. | 6     | 3.3V Regulation                      | 9 |
|   | 2.2. | 7     | Output Switching                     | 0 |
|   | 2.2. | 8     | Current Monitoring                   | 0 |
|   | 2.2. | 9     | Voltage Monitoring                   | 0 |
|   | 2.2. | 10    | Temperature Monitoring               | 0 |
|   | 2.2. | 11    | PMIC1                                | 0 |
|   | 2.2. | 12    | I <sup>2</sup> C Bus                 | 1 |
|   | 2.2. | 13    | Analog Voltage Reference and Supply1 | 2 |
|   | 2.2. | 14    | Mechanical Features                  | 2 |
|   | 2.3  | Boar  | rd1                                  | 3 |
|   | 2.3. | 1     | Layout Constraints                   | 3 |
| 3 | Test | ting  | 1                                    | 5 |
|   | 3.1  | Befo  | ore First Power-On Check1            | 5 |
|   | 3.1. | 1     | Test Instructions                    | 5 |





| 3.1.2 | 2    | Test Data15              |
|-------|------|--------------------------|
| 3.1.3 | 3    | Test Notes               |
| 3.2   | Sepa | aration Switching        |
| 3.2.  | 1    | Test Instructions        |
| 3.2.2 | 2    | Test Data16              |
| 3.2.3 | 3    | Test Notes               |
| 3.3   | Pow  | ver Rails16              |
| 3.3.  | 1    | Test Instructions        |
| 3.3.2 | 2    | Test Data                |
| 3.3.3 | 3    | Test Notes               |
| 3.4   | Inpu | ıt Switching             |
| 3.4.  | 1    | Test Instructions        |
| 3.4.2 | 2    | Test Data                |
| 3.4.3 | 3    | Test Notes               |
| 3.5   | Out  | put Switching            |
| 3.5.2 | 1    | Test Instructions 20     |
| 3.5.2 | 2    | Test Data                |
| 3.5.3 | 3    | Test Notes               |
| 3.6   | Batt | ery Charging23           |
| 3.6.2 | 1    | Test Instructions        |
| 3.6.2 | 2    | Test Data                |
| 3.6.3 | 3    | Test Notes               |
| 3.7   | Batt | ery Protection23         |
| 3.7.  | 1    | Discharge Overcurrent    |
| 3.7.2 | 2    | Load Short Circuit24     |
| 3.7.3 | 3    | Charge Overcurrent       |
| 3.7.4 | 4    | Charge Overvoltage       |
| 3.7.  | 5    | Discharge Undervoltage26 |
| 3.8   | 3.3V | / Regulator26            |
| 3.8.2 | 1    | Output Voltage26         |
| 3.8.2 | 2    | Output Ripple27          |
| 3.8.3 | 3    | Output Noise             |





| 3   | .8.4                 | Output Efficiency           | 28 |
|-----|----------------------|-----------------------------|----|
| 3   | .8.5                 | Current Limit               | 30 |
| 3.9 | Load                 | d Response - Battery        | 30 |
| 3   | .9.1                 | Test Instructions           | 30 |
| 3   | .9.2                 | Test Data                   | 30 |
| 3   | .9.3                 | Test Notes                  | 31 |
| 3.1 | ) Load               | d Response – 3.3V Regulator | 31 |
| 3   | .10.1                | Test Instructions           | 31 |
| 3   | .10.2                | Test Data                   | 32 |
| 3   | .10.3                | Test Notes                  | 33 |
| 3.1 | 1 I <sup>2</sup> C E | Bus                         | 33 |
| 3   | .11.1                | Test Instructions           | 33 |
| 3   | .11.2                | Test Data                   | 34 |
| 3   | .11.3                | Test Notes                  | 35 |
| 3.1 | 2 Curi               | rent Monitoring             | 35 |
| 3   | .12.1                | Test Instructions           | 35 |
| 3   | .12.2                | Test Data                   | 35 |
| 3   | .12.3                | Test Notes                  | 35 |
| 3.1 | 3 Volt               | age Monitoring              | 36 |
| 3   | .13.1                | Test Instructions           | 36 |
| 3   | .13.2                | Test Data                   | 36 |
| 3   | .13.3                | Test Notes                  | 36 |
| 3.1 | 4 Tem                | nperature Monitoring        | 36 |
| 3   | .14.1                | Test Instructions           | 36 |
| 3   | .14.2                | Test Data                   | 36 |
| 3   | .14.3                | Test Notes                  | 37 |
| 3.1 | 5 Ana                | log Voltage Reference       | 37 |
| 3   | .15.1                | VREF Voltage                | 37 |
| 3   | .15.2                | VREF Ripple                 | 37 |
| 3   | .15.3                | VREF Noise                  | 37 |
| 3.1 | 6 PMI                | C Programming               | 38 |
| 3   | .16.1                | Test Instructions           | 38 |





# Page | 4

| 3.16.2 | Test Data  | 38 |
|--------|------------|----|
| 3 16 3 | Test Notes | 38 |





# 1 Introduction

This document explains how the EPS will fulfil the following Functions and conform to the following Requirements. This document refers to the EPS version 2.1 and Solar Panel version 2.0.

# 1.1 Function

The Electrical Power Subsystem (EPS) is responsible for the following:

- Accumulating energy
- Regulating voltage
- Distributing power

# 1.2 Requirements

The system requirements and EPS design requirements can be found on GitHub.





# 2 Detailed Description

This section references the EPS <u>schematic</u>. Page numbers will be listed and may have coordinates listed (number and letter combination found around the frame).

# 2.1 Functional Block Diagram

The block diagram can be found on the first page of the schematic.

# 2.1.1 Power Input

Energy is captured from the Sun using an array of photovoltaic cells¹. These cells are mounted onto solar panels that adjust the voltage and current to acceptable levels for direct charging of lithium-ion batteries². These criteria are up to 4.1V and up to  $0.5C^3$  per battery. Furthermore, power can be inputted from the umbilical⁴ using the same criteria as the solar panels. The umbilical will only be used whilst on the ground. The PMIC will automatically monitor the charging and disable current paths to follow the prescribed charging, see Energy Storage for more details. Most lithium-ion charging curves indicate voltage up to 4.2V and current up to 1C; however, the EPS will limit to 4.1V and 0.5C to preserve battery health⁵. Replacing the batteries on the EPS whilst in orbit is very difficult.

The solar panel and umbilical inputs are routed through a balance switching matrix before entering the batteries. This allows the PMIC to switch every cell going to either or both batteries.

# 2.1.2 Energy Storage

The EPS stores energy from the solar panels in batteries to fulfil high instantaneous power demands and any power demands during periods of eclipse<sup>7</sup>. Each battery has a protection IC that protects against the following faults:

- Overcharge
- Over-discharge
- Charge overcurrent
- Discharge overcurrent
- Load short-circuit detection

<sup>&</sup>lt;sup>7</sup> Requirements EPS-005, EPS-006, EPS-009





<sup>&</sup>lt;sup>1</sup> Requirement EPS-010

<sup>&</sup>lt;sup>2</sup> For details on charging lithium-ion batteries,

http://batteryuniversity.com/learn/article/charging\_lithium\_ion\_batteries

<sup>&</sup>lt;sup>3</sup> 1C is equal to the charge of the battery divide by 1 hour (Take the Ah of the battery and drop the "h")

<sup>&</sup>lt;sup>4</sup> Requirement EPS-021

<sup>&</sup>lt;sup>5</sup> Requirement REQ-009

<sup>&</sup>lt;sup>6</sup> Requirement EPS-008

The PMIC will monitor and regulate the temperature of the batteries. The batteries (and power inputs) disconnect from the rest of the EPS via separation switches and the RBF switch<sup>8</sup>.

# 2.1.3 Power Output

The EPS has two separate rails for distribution: unregulated from the batteries and 3.3V°. There are two regulators¹0, one per battery. Most loads are connected via the <u>backplane</u> and are individually switched between either source (power chain A or B) or turned off, and current monitored¹¹. The PMIC controls these switches.

There is a single load that cannot be disconnected from the regulators: the PMIC<sup>12</sup>. This ensures there is at least one processor that can turn on the rest of the satellite. The outputs also have default states that allow the bus to be on if the PMIC fails to drive the switches.

# 2.1.4 PMIC

The Power Management IC (PMIC) is the microprocessor monitoring and operating the EPS<sup>13</sup>. Only one PMIC exist as adding redundant processors adds complexity that could reduce reliability. It communicates over I<sup>2</sup>C to Command and Data Handling subsystem (C&DH)<sup>14</sup> via the backplane and to its monitoring sensors directly. It collects sensor information and transfers this to the C&DH to be included in a telemetry packet to Ground<sup>15</sup>. The C&DH may also send commands. For example, enter safe mode by switching off these subsystems<sup>16</sup>.

# 2.1.5 Monitoring

The PMIC, through ADCs, monitors current, and voltage at various locations and temperature of various components, indicated on the block diagram<sup>17</sup>.

# 2.2 Schematic

#### 2.2.1 Isolated Grounds

On page 2 of the schematic (D1), are the four isolated grounds found on the EPS. Power ground (PGND) is directly connected to the backplane and most of the power chain. The other grounds are shorted to PGND using a  $0\Omega$  resistor rated up to 2A, the expected current is less than 50mA each. Digital ground (DGND) connects to the digital circuity including the PMIC and Monitoring circuits. Analog ground (AGND) connects to analog monitoring circuits including

<sup>&</sup>lt;sup>17</sup> Requirements EPS-011, EPS-015, EPS-016, EPS-017





<sup>8</sup> Requirements EPS-020

<sup>&</sup>lt;sup>9</sup> Requirement EPS-001

<sup>&</sup>lt;sup>10</sup> Requirement EPS-008

<sup>&</sup>lt;sup>11</sup> Requirements EPS-008, EPS-011, EPS-012

<sup>&</sup>lt;sup>12</sup> Requirements EPS-013

<sup>&</sup>lt;sup>13</sup> Requirement EPS-022

<sup>&</sup>lt;sup>14</sup> Requirement EPS-018

<sup>&</sup>lt;sup>15</sup> Requirement EPS-019

<sup>16</sup> Requirement EPS-014

the ADCs, their voltage reference, and the thermistors. Chassis ground (CHASSIS) is connected to the Mechanical Features including bolt holes and the card rails.

# 2.2.2 Power Rails

Page 2 of the schematic illustrates all the power rails on the EPS. Notice how most components of the power chain can be routed to the other chain to increase redundancy. The expected current consumptions are derived from the energy budget. The limit of 1A per rail is imposed by the backplane.

#### 2.2.2.1 Always-On Rails

There are two rails that are always-on and cannot be switched off, except with the Separation Switching. These provide power for the PMIC as the PMIC cannot be allowed to turn off or other subsystems may not be able to be turned on. They are VBATT (page 4, C6), and 3.3V (page 5, B6 & D6). They use "ideal diodes"18 to OR the power together from both power chains.

# 2.2.3 Input Switching

A matrix of MOSFETs (page 3) switch the solar panel inputs and umbilical input to either or both batteries. The P-channel MOSFETs<sup>19</sup> have been chosen for their low Rds(on), sufficient power dissipation by the body, and dual package. The dual package allows for less space used on the PCB which is at a premium on a nanosatellite. They are logic level drive which allows the PMIC to directly control them.

As the GPIO of the PMIC defaults to high impedance input during boot up (every reset will enter this state). The input switches have  $10k\Omega$  pull downs (page 8) to choose their default state: all inputs are connected to both batteries and power chains.

The power inputs are placed in parallel with the batteries such that the loads will draw from the power inputs before drawing from the batteries.

# 2.2.4 Battery & Battery Protection

The batteries (page 4, B2 & B5) are 18650 lithium-ion. The chemistry was chosen for its high volumetric and mass energy densities. A specific cell has not been chosen, a long-term study is required. The EPS will be compatible with most cells.

The batteries are protected by dedicated lithium-ion single-cell protection ICs<sup>20</sup> (page 4, B1 & B4). They measure the current passing through the battery by measuring the voltage between pins 4 & 6. With the Rds(on) of the MOSFET<sup>21</sup> and





<sup>18</sup> LTC4411, a MOSFET with integrated control circuity to function like a diode

<sup>&</sup>lt;sup>19</sup> NTLUD3A50PZ <sup>20</sup> BQ29700

<sup>&</sup>lt;sup>21</sup> DMN2008LFU

the shunt resistor, the IC prevents against  $\frac{90\ to\ 110mV}{(6.4+6.4+10)m\Omega}=4\ to\ 4.8A$  of overcurrent. The IC also prevents against 4.275V of over-voltage and 2.800V of under-voltage.

The batteries are thermally connected to a heater and Temperature Monitoring. The heater is a TO-220  $10\Omega$  resistor which generates up to  $\frac{(3.7V)^2}{10\Omega}\approx 1.4W$  of heat. A lower resistance resistor may be exchanged for more heating capabilities, a thermal test will indicate this need. The heater can be driven at lower duty cycle, through PWM, to reduce the average output power.

# 2.2.5 Separation Switching

The separation switches (connected via the backplane) or the RBF pin switch (page 4, D2) disconnect the batteries and power input from the rest of the power chain. Either of the switches apply a pull down to the gate of a MOSFET that inverts the signal to another MOSFET that interrupts the power chain. When the umbilical is connected, and voltage is applied, it drives the MOSFETs the opposite way to connect the power chain. In the default state (no switches depressed or umbilical connected) a weak pull up to the batteries (through ORing diodes) keeps the MOSFETS driven to connect the power chain.

Connected to the separation switches and RBF pin switch is a capacitor and limiting resistor such that the time constant is  $(1\mu F)(30M\Omega+100k\Omega+10k\Omega)\approx 30s$ . The PMIC measures the voltage across the capacitor. When the PMIC boots up, it will check this voltage is decide if it is powering up after a reset (the capacitor will still be charged) or after a deployment (the capacitor will be discharged).

# 2.2.6 3.3V Regulation

The 3.3V regulators (page 5) are switching mode, buck topology. The controller<sup>22</sup> automatically senses the output voltage and adjusts the switching parameters to keep the output at 3.3V. The controller was chosen for its small package and ability to output 100% duty cycle such that when the input drops below 3.3V, the output will follow the voltage of the input.

The large package Multi-Layer Ceramic Capacitors (MLCC, input and output filtering) are placed in series such that one was to fail short, they would not compromise the power chain. The small package and tantalum capacitors are not likely to fail due to mechanical vibration.

On the drain of the switching MOSFETs (page 5, A3 & C3) are snubber circuits that absorb and suppress transients thus reducing the output noise.

The switching MOSFETs and inductors (page 5, A3 & C3) are thermally connected to a thermistor for Temperature Monitoring and an optional heatsink if a thermal test indicates they need additional heat dissipation.



<sup>22</sup> TPS64200





# 2.2.7 Output Switching

The output switching (pages 6, 7) uses the same setup as the Input Switching. The default cases are as follow: rails connected to bus subsystems default on, rails connected to payloads default off.

Most outputs go into the backplane for distribution to their connected subsystem. The *PR\_DEPLOY* output (for releasing deployable mechanisms) and *PV\_3.3V* (for the solar panel monitoring circuits) connect to their load via wire harness (page 3, A2:C2).

# 2.2.8 Current Monitoring

At various locations, the power chain has shunt resistors connected to differential ADCs to monitor the current. Those locations are:

- Batteries: charging/discharging (page 4, B2 & B5)
- Power chain input (page 4, A2 & A5)
- 3.3V regulator input (page 5, A3 & C3)
- 3.3V regulator output (page 5, A5 & C5)
- Each output rail (pages 6, 7)

The solar panels monitor their own current and the PMIC communicates to them via the wire harness (page 3, A2:C2).

# 2.2.9 Voltage Monitoring

At various locations, the power chain is probed for the voltage using one of the ADCs in single ended mode. Those locations are:

- Batteries (page 4, B2 & B5)
- 3.3V regulator output (page 5, A6 & C6)
- Umbilical input (page 3, C2)

The solar panels monitor their own voltages and the PMIC communicates to them via the wire harness (page 3, A2:C2).

# 2.2.10 Temperature Monitoring

At various locations, the temperature is monitored using thermistors and one of the ADCs in single ended mode. Those locations are:

- Batteries (page 4, B2 & B5)
- 3.3V regulator switching components (page 5, A4 & C4)
- Each corner of the PCB (page 11, C5)

# 2.2.11 PMIC

The PMIC (page 9, B3, A1, A3, & A4) is a microcontroller from the STM32 low power family<sup>23</sup>. It was chosen for its ease of programming, and low power consumption. Since the PMIC is essentially just controlling GPIO and talking over two I<sup>2</sup>C Buses, the features of higher end processors are not needed. There is a total of 72 switch control signals and 10 other signals (programming, I<sup>2</sup>C,





<sup>&</sup>lt;sup>23</sup> STM32L476RG

interrupts). Upgrading the processor to the 100 pin variant (from 64 pins) would eliminate the GPIO expanders but would also take up the same if not more PCB area, a premium on a nanosatellite. Furthermore, using I<sup>2</sup>C expanders reduces routing complexity as not every one of the 72 control signals need to connect all the way to the PMIC.

The PMIC's reset pin is connected to the backplane such that if it or any subsystem needs to reset itself, all the subsystems reset. This is to put all the subsystems in a known state which reduces cause for error.

# 2.2.11.1 Programming Connections

During testing, the PMIC is programmed via Serial Wire Debug<sup>24</sup> (SWD, page 9, B1). The process of programming is made simple with just a single 6 pin header and a robust software utility. In orbit, the PMIC can be programmed via JTAG<sup>25</sup>. The In-Flight JTAG Reprogrammer (IFJR) connects via the backplane, through a tri-state buffer/logic level converter<sup>26</sup> (page 9, B5:D5). The IFJR can enable or disable the tri-state buffer which essentially disconnects the JTAG interface from the PMIC (it outputs high impedance), allowing the SWD to program. The logic level conversion changes the VBATT voltages from the PMIC to 3.3V voltages found on the backplane.

#### 2.2.12 I<sup>2</sup>C Bus

The PMIC has two I<sup>2</sup>C buses (page 9, A3 & A5). One is for the EPS monitoring and control devices. The other is to communicate with the C&DH. On the EPS bus, the PMIC is the master served by the attached devices.

#### 2.2.12.1 GPIO Expanders

There are six GPIO expanders<sup>27</sup> connected to the PMIC, each with 16 IO. Two are on the EPS (page 9, C1 & C3). There is one on each solar panel. The expander was chosen for its low power and up to eight addresses. The list of address follow:

- [0x40] EPS-0 (page 9, C1)
- [0x42] EPS-1 (page 9, C5)
- [0x44] PV0 (+Z) (page 3, A2)
- [0x46] PV1 (-Y) (page 9, B2)
- [0x48] PV2 (-X) (page 9, B2)
- [0x4A] PV3 (+Y) (page 9, C2)

# 2.2.12.2 ADCs

There are 10 ADCs<sup>28</sup> connected to the PMIC, each with 16 single-ended inputs or eight differential inputs or a combination. Six are on the EPS (page 10, A2, A4, C2, & C4; page 11, A2 & C2). There is one on each solar panel. The ADC was

<sup>28</sup> LTC2499





<sup>&</sup>lt;sup>24</sup> For more details on SWD, https://developer.arm.com/products/system-ip/coresight-debug-andtrace/coresight-architecture/serial-wire-debug

<sup>&</sup>lt;sup>25</sup> For more details on JTAG, https://en.wikipedia.org/wiki/JTAG

<sup>26</sup> SN74LVC244AR27 TCA9535

chosen for its low power, differential inputs, small package, and up to 27 addresses. The list of address follow:

- [0xEE] Global ADC address
- [0x28] EPS-0 (page 10, A2), current only
- [0x2A] EPS-1 (page 10, A4), current only
- [0x2C] EPS-2 (page 10, C2), current only
- [0x2E] EPS-3 (page 10, C4), current only
- [0x6A] EPS-4 (page 11, A2), current only
- [0x6C] EPS-5 (page 11, C2), voltage only
- [0xC8] PV0 (+Z) (page 3, A2), voltage and current
- [0xCA] PV1 (-Y) (page 3, B2), voltage and current
- [0xCC] PV2 (-X) (page 3, B2), voltage and current
- [0xCE] PV3 (+Y) (page 3, C2), voltage and current

# 2.2.12.3 Backplane to C&DH

The PMIC is a slave to the C&DH. See the interface document for details.

# 2.2.13 Analog Voltage Reference and Supply

The EPS has a precision voltage reference (page 11, A5)<sup>29</sup> for calibrating the ADCs. For the Current Monitoring ADCs, this is inputted into the reference input which results in a resolution at 16b of  $\frac{900mV}{2^{16}}=13.73\mu\frac{V}{LSB}$ . For the Voltage Monitoring ADCs, this is inputted into one of the channels which provide calibration through linear math. These ADCs have the analog voltage supply inputted into the reference input. They also have a voltage divider between the channel inputs and the actual ADC input (page 11, C1) which allows 3.3 times the voltage for a total range of  $(\pm 1.65V*3.3)=\pm 5.4V$  and a resolution at 16b of  $\frac{5.4V}{2^{16}}=82\mu\frac{V}{LSB}$ .

The EPS has an analog voltage supply (page 11, B5) which is fed by the always-on 3.3V rail filtered with a ferrite bead and capacitors. Precision is not required as all ADCs use the precision voltage reference for calibration. This is the source for the Temperature Monitoring thermistors.

#### 2.2.14 Mechanical Features

The RBF pin holder (page 4, D1) and 3.3V Regulation heatsink (page 5, B1 & D1) mount directly to the EPS board using bolts. These holes are conductive and connected directly to *CHASSIS*, see Isolated Grounds. The EPS also slots into the structure using rails<sup>30</sup> which are also conductive and connected directly to chassis ground. Each of the holes have a capacitor and resistor connecting to power ground which will absorb transients.

<sup>&</sup>lt;sup>30</sup> See backplane documentation for details





<sup>&</sup>lt;sup>29</sup> MCP1501

# 2.3 Board

The board shall be double layered with 2 oz copper and ENIG finish. The board shall also conform to the dimensions specified by the <u>CougSat Module Standard</u>.

# 2.3.1 Layout Constraints

Unless specified in the following subsections, all signals shall use the default parameters below. Signals in the following subsections do not include their sense signals unless otherwise specified. Trace width can be broken if a trace needs to bottleneck down to a pin, the bottleneck shall be minimized.

Trace width: 0.16mm

Vias:  $\emptyset 0.3mm$ , unlimited count

Separation: 0.16mm Length: unlimited

Devices with specific placement and routing considerations are called out on the schematic, see "CAD Note:"

# 2.3.1.1 Solar Panel Inputs - PV\_IN[0:7], PGND

PGND applies to between the solar panel headers and the backplane

Trace width: 0.3mm

# 2.3.1.2 Umbilical Input - UMB\_IN, PGND

PGND applies to between the umbilical header and the backplane

Trace width: 0.6mm

# 2.3.1.3 Battery Connections - VIN-[A:B], BP\_VSS-[A:B], BP\_VSS-I[A:B], VBATT-[A:B], PGND

PGND applies to between the low side battery protection MOSFETs and the backplane.

Trace width: 3.0mm

Vias:  $\emptyset 0.3mm$  five per layer change

# 2.3.1.4 SMPS Switching Node - 3.3V\_ISENS-[A:B], 3.3V\_REG\_BUCK\_NODE-[A:B]

Trace width: 2.5mm Vias: No vias

Minimize RF emission

# 2.3.1.5 SMPS Output - 3.3V\_I-[A:B], 3.3V-[A:B]

The traces can taper down once loads branch off and less than three loads remain.

Trace width: 2.5mm

Vias:  $\emptyset 0.3mm$  three per layer change

#### 2.3.1.6 SMPS Ground - PGND

PGND applies to between the filtering capacitors and the backplane.

Trace width: 1.0mm





2.3.1.7 Rail Output Channels - PR\_3.3V-[0:12], PR\_BATT-[0:6], PR\_BH-[0:1]

Trace width: 0.6mm

2.3.1.8 Deployables Output - PR\_DEPLOY

Trace width: 1.5mm

Vias:  $\emptyset 0.3mm$  two per layer change

2.3.1.9 JTAG-JTAG-[TCK, TDI, TDO, TMS], BUS\_JTAG-[TCK, TDI, TDO, TMS]

Length: Each node shall be length matched  $\pm 1.0mm$ 

Stubs: < 10.0*mm* 

Length: Each node shall be length matched  $\pm 1.0mm$ 

Stubs: < 10.0*mm* 





# 3 Testing

All tests shall be performed at room temperature and not under vacuum unless otherwise specified. If any modifications are performed, take note. Include enough information to understand circuit behavior and for others to replicate the results. Include any software written to execute the test and link it in the test notes section. Save all software, waveforms, etc. in a subfolder of the board's test folder for each test<sup>31</sup>.

- Waveforms shall be captured whenever appropriate
- Have the event take fill the screen (for fast events, zoom in; for slow events, zoom out)
- Label each channel accurately
- Only have bandwidth limiting if necessary for the test (this applies to the oscilloscope and probe settings)
- If ringing or overshoot occurs, use a ground spring or differential probe

Results location: <a href="https://github.com/CougsInSpace/CougSat1-Hardware/tree/master/CougSat1-PowerBoard/Testing/EPS.2.1">https://github.com/CougsInSpace/CougSat1-PowerBoard/Testing/EPS.2.1</a>

Common test instructions can be found on the wiki.

Note: In the following sections, applying a 4.1V, 300mA source means to connect a power supply limited to 4.1V and 300mA. The actual voltage and current may be less than this.

# 3.1 Before First Power-On Check

This test is required to be executed before batteries are attached and before any external power is applied to the EPS.

# 3.1.1 Test Instructions

Measure the resistance of various points in reference to *PGND* located at the backplane. Measure the resistance across each current shunt resistor. This is informational only; the resistance of the current shunt resistor is used to calibrate the Current Monitoring.

# 3.1.2 Test Data

| Node        | Resistance | Node        | Resistance |
|-------------|------------|-------------|------------|
| VIN-A       |            | VIN-B       |            |
| VBATT-A     |            | VBATT-B     |            |
| VBATT       |            | 3.3V        |            |
| 3.3V-A      |            | 3.3V-B      |            |
| AVREF       |            | AVDD        |            |
| I2C_SCL     |            | I2C_SDA     |            |
| BUS_I2C_SCL |            | BUS_I2C_SDA |            |

<sup>&</sup>lt;sup>31</sup> For test 3.1, place files in the subfolder *"3.1"* and so on





| Net                 | Resistor     | Value | Net           | Resistor    | Value |
|---------------------|--------------|-------|---------------|-------------|-------|
| Battery A           | R36          |       | Battery B     | R45         |       |
| VIN-A <sup>32</sup> | Q8           |       | VIN-B         | Q11         |       |
| 3.3V Input A        | R5 + R6      |       | 3.3V Input A  | R110 + R111 |       |
| 3.3V Output A       | R41          |       | 3.3V Output B | R82         |       |
| PR_3.3V-0           | R97          |       | PR_3.3V-1     | R96         |       |
| PR_3.3V-2           | R94          |       | PR_3.3V-3     | R91         |       |
| PR_3.3V-4           | R89          |       | PR_3.3V-5     | R86         |       |
| PR_3.3V-6           | R85          |       | PR_3.3V-7     | R83         |       |
| PR_3.3V-8           | R81          |       | PR_3.3V-9     | R78         |       |
| PR_3.3V-10          | R74          |       | PR_3.3V-11    | R72         |       |
| PR_3.3V-12          | R70          |       | PR_BATT-0     | R69         |       |
| PR_BATT-1           | R68          |       | PR_BATT-2     | R65         |       |
| PR_BATT-3           | R63          |       | PR_BATT-4     | R60         |       |
| PR_BATT-5           | R59          |       | PR_BATT-6     | R58         |       |
| PV_3.3V-0           | R11          |       | PV_3.3V-1     | R13         |       |
| PV_3.3V-2           | R113         |       | PV_3.3V-3     | R112        |       |
| PR_BH-0             | R43          |       | PR_BH-1       | R67         |       |
| PR_DEPLOY           | R109    R108 |       |               |             |       |

# 3.1.3 Test Notes

Delete me if no notes are required.

# 3.2 Separation Switching

Results: Pass / Fail

This test evaluates the circuit described in Separation Switching.

# 3.2.1 Test Instructions

Discharge or charge the batteries to 3.71 before executing this test. Insert

Note: Measure the voltage without the external source applied

# 3.2.2 Test Data

| Αρριγ 4.1 <i>V</i> , 300 <i>mA</i> to PV_IN-0 |         |                  |             |                       |  |  |  |  |  |
|-----------------------------------------------|---------|------------------|-------------|-----------------------|--|--|--|--|--|
| Battery                                       | Voltage | Passing Criteria | Pass / Fail |                       |  |  |  |  |  |
| Α                                             |         |                  |             | Power > 400 <i>mW</i> |  |  |  |  |  |
| В                                             |         |                  |             | Power > 400 <i>mW</i> |  |  |  |  |  |

# 3.2.3 Test Notes

Delete me if no notes are required.

# 3.3 Power Rails

Results: Pass / Fail

 $<sup>^{\</sup>rm 32}$  The EPS uses the deployment switch as the current shunt. Drive the gate low and measure between drain and source





This test evaluates the circuit described in Power Rails.

# 3.3.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. With the PMIC not running code, upload a blank image or assert its reset pin, and the RBF pin inserted, apply power to each input one at a time as follows:

- 4.1*V*, 300*mA* to the solar panel inputs
- 4.1V, 1.0A to the umbilical input

Ensure that both batteries are receiving the power.

# 3.3.2 Test Data

| Αρριγ 4.1 <i>V</i> , 300 <i>mA</i> to PV_IN-0 |         |         |       |                       |             |  |  |  |
|-----------------------------------------------|---------|---------|-------|-----------------------|-------------|--|--|--|
| Battery                                       | Voltage | Current | Power | Passing Criteria      | Pass / Fail |  |  |  |
| Α                                             |         |         |       | Power > 400 <i>mW</i> |             |  |  |  |
| В                                             |         |         |       | Power > 400 <i>mW</i> |             |  |  |  |

| Αρριγ 4.1 <i>V</i> , 300 <i>mA</i> to PV_IN-1 |         |         |       |                       |             |  |  |  |
|-----------------------------------------------|---------|---------|-------|-----------------------|-------------|--|--|--|
| Battery                                       | Voltage | Current | Power | Passing Criteria      | Pass / Fail |  |  |  |
| Α                                             |         |         |       | Power > 400 <i>mW</i> |             |  |  |  |
| В                                             |         |         |       | Power > 400 <i>mW</i> |             |  |  |  |

| Αρρίγ 4.1 <i>V</i> , 300 <i>mA</i> to PV_IN-2 |         |                  |             |                       |  |  |  |  |
|-----------------------------------------------|---------|------------------|-------------|-----------------------|--|--|--|--|
| Battery                                       | Voltage | Passing Criteria | Pass / Fail |                       |  |  |  |  |
| Α                                             |         |                  |             | Power > 400 <i>mW</i> |  |  |  |  |
| В                                             |         |                  |             | Power > 400 <i>mW</i> |  |  |  |  |

| Αρριγ 4.1 <i>V</i> , 300 <i>mA</i> to PV_IN-3 |         |         |       |                       |             |  |  |  |
|-----------------------------------------------|---------|---------|-------|-----------------------|-------------|--|--|--|
| Battery                                       | Voltage | Current | Power | Passing Criteria      | Pass / Fail |  |  |  |
| Α                                             |         |         |       | Power > 400 <i>mW</i> |             |  |  |  |
| В                                             |         |         |       | Power > 400 <i>mW</i> |             |  |  |  |

| Αρρίγ 4.1 <i>V</i> , 300 <i>mA</i> to PV_IN-4 |         |                  |             |                       |  |  |  |  |  |
|-----------------------------------------------|---------|------------------|-------------|-----------------------|--|--|--|--|--|
| Battery                                       | Voltage | Passing Criteria | Pass / Fail |                       |  |  |  |  |  |
| Α                                             |         |                  |             | Power > 400 <i>mW</i> |  |  |  |  |  |
| В                                             |         |                  |             | Power > 400 <i>mW</i> |  |  |  |  |  |

| Αρριγ 4.1 <i>V</i> , 300 <i>mA</i> to PV_IN-5 |         |         |       |                       |             |
|-----------------------------------------------|---------|---------|-------|-----------------------|-------------|
| Battery                                       | Voltage | Current | Power | Passing Criteria      | Pass / Fail |
| Α                                             |         |         |       | Power > 400 <i>mW</i> |             |
| В                                             |         |         |       | Power > 400 <i>mW</i> |             |

| Αρριγ 4.1 <i>V</i> , 300 <i>mA</i> to PV_IN-6 |         |         |       |                       |             |  |
|-----------------------------------------------|---------|---------|-------|-----------------------|-------------|--|
| Battery                                       | Voltage | Current | Power | Passing Criteria      | Pass / Fail |  |
| Α                                             |         |         |       | Power > 400 <i>mW</i> |             |  |
| В                                             |         |         |       | Power > 400 <i>mW</i> |             |  |





| Αρριγ 4.1 <i>V</i> , 300 <i>mA</i> to PV_IN-7 |         |         |       |                       |             |  |
|-----------------------------------------------|---------|---------|-------|-----------------------|-------------|--|
| Battery                                       | Voltage | Current | Power | Passing Criteria      | Pass / Fail |  |
| Α                                             |         |         |       | Power > 400 <i>mW</i> |             |  |
| В                                             |         |         |       | Power > 400 <i>mW</i> |             |  |

| Αρριγ 4.1V, 1.0A to UMB_IN |         |         |       |                      |             |  |
|----------------------------|---------|---------|-------|----------------------|-------------|--|
| Battery                    | Voltage | Current | Power | Passing Criteria     | Pass / Fail |  |
| Α                          |         |         |       | Power > 1.5 <i>W</i> |             |  |
| В                          |         |         |       | Power > 1.5 <i>W</i> |             |  |

# 3.3.3 Test Notes

Delete me if no notes are required.

# 3.4 Input Switching

Results: Pass / Fail

This test evaluates the circuit described in Input Switching.

# 3.4.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. Drive each input switch to the following states while applying a 4.1V,300mA source:

- Both Off
- A On
- B On
- Both Off

Ensure each channel is properly routing the power.

# 3.4.2 Test Data

|         | Configure each input channel to <i>Both Off.</i> Apply a 4.1 <i>V</i> , 300 <i>mA</i> source to the input under test |                    |                     |                |  |  |
|---------|----------------------------------------------------------------------------------------------------------------------|--------------------|---------------------|----------------|--|--|
| Channel | Battery A<br>Power                                                                                                   | Battery B<br>Power | Passing Criteria    | Pass /<br>Fail |  |  |
| PV_IN-0 |                                                                                                                      |                    | A < 10mW & B < 10mW |                |  |  |
| PV_IN-1 |                                                                                                                      |                    | A < 10mW & B < 10mW |                |  |  |
| PV_IN-2 |                                                                                                                      |                    | A < 10mW & B < 10mW |                |  |  |
| PV_IN-3 |                                                                                                                      |                    | A < 10mW & B < 10mW |                |  |  |
| PV_IN-4 |                                                                                                                      |                    | A < 10mW & B < 10mW |                |  |  |
| PV_IN-5 |                                                                                                                      |                    | A < 10mW & B < 10mW |                |  |  |
| PV_IN-6 |                                                                                                                      |                    | A < 10mW & B < 10mW |                |  |  |
| PV_IN-7 |                                                                                                                      |                    | A < 10mW & B < 10mW |                |  |  |
| UMB_IN  |                                                                                                                      |                    | A < 10mW & B < 10mW |                |  |  |

|         | Configure each input channel to <i>A On</i> .      |                    |                      |                |  |  |
|---------|----------------------------------------------------|--------------------|----------------------|----------------|--|--|
|         | Apply a 4.1V, 300mA source to the input under test |                    |                      |                |  |  |
| Channel | Battery A<br>Power                                 | Battery B<br>Power | Passing Criteria     | Pass /<br>Fail |  |  |
| PV_IN-0 |                                                    |                    | A > 800mW & B < 10mW |                |  |  |





|         | Configure each input channel to <i>A On</i> . |                    |                         |                |  |  |
|---------|-----------------------------------------------|--------------------|-------------------------|----------------|--|--|
|         | Apply a 4.1                                   | V,300mA source t   | to the input under test |                |  |  |
| Channel | Battery A<br>Power                            | Battery B<br>Power | Passing Criteria        | Pass /<br>Fail |  |  |
| PV_IN-1 |                                               |                    | A > 800mW & B < 10mW    |                |  |  |
| PV_IN-2 |                                               |                    | A > 800mW & B < 10mW    |                |  |  |
| PV_IN-3 |                                               |                    | A > 800mW & B < 10mW    |                |  |  |
| PV_IN-4 |                                               |                    | A > 800mW & B < 10mW    |                |  |  |
| PV_IN-5 |                                               |                    | A > 800mW & B < 10mW    |                |  |  |
| PV_IN-6 |                                               |                    | A > 800mW & B < 10mW    |                |  |  |
| PV_IN-7 |                                               |                    | A > 800mW & B < 10mW    |                |  |  |
| UMB_IN  |                                               |                    | A > 800mW & B < 10mW    |                |  |  |

|         | Configure each input channel to <i>B On.</i> Apply a 4.1 <i>V</i> , 300 <i>mA</i> source to the input under test |                    |                      |                |  |  |
|---------|------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|----------------|--|--|
| Channel | Battery A<br>Power                                                                                               | Battery B<br>Power | Passing Criteria     | Pass /<br>Fail |  |  |
| PV_IN-0 |                                                                                                                  |                    | A < 10mW & B > 800mW |                |  |  |
| PV_IN-1 |                                                                                                                  |                    | A < 10mW & B > 800mW |                |  |  |
| PV_IN-2 |                                                                                                                  |                    | A < 10mW & B > 800mW |                |  |  |
| PV_IN-3 |                                                                                                                  |                    | A < 10mW & B > 800mW |                |  |  |
| PV_IN-4 |                                                                                                                  |                    | A < 10mW & B > 800mW |                |  |  |
| PV_IN-5 |                                                                                                                  |                    | A < 10mW & B > 800mW |                |  |  |
| PV_IN-6 |                                                                                                                  |                    | A < 10mW & B > 800mW |                |  |  |
| PV_IN-7 |                                                                                                                  |                    | A < 10mW & B > 800mW |                |  |  |
| UMB_IN  |                                                                                                                  |                    | A < 10mW & B > 800mW |                |  |  |

|         | Configure each input channel to <i>Both On.</i> |                    |                         |                |  |  |
|---------|-------------------------------------------------|--------------------|-------------------------|----------------|--|--|
|         | <b>Αρρί</b> y a 4.1                             | V,300mA source     | to the input under test |                |  |  |
| Channel | Battery A<br>Power                              | Battery B<br>Power | Passing Criteria        | Pass /<br>Fail |  |  |
| PV_IN-0 |                                                 |                    | A > 400mW & B > 400mW   |                |  |  |
| PV_IN-1 |                                                 |                    | A > 400mW & B > 400mW   |                |  |  |
| PV_IN-2 |                                                 |                    | A > 400mW & B > 400mW   |                |  |  |
| PV_IN-3 |                                                 |                    | A > 400mW & B > 400mW   |                |  |  |
| PV_IN-4 |                                                 |                    | A > 400mW & B > 400mW   |                |  |  |
| PV_IN-5 |                                                 |                    | A > 400mW & B > 400mW   |                |  |  |
| PV_IN-6 |                                                 |                    | A > 400mW & B > 400mW   |                |  |  |
| PV_IN-7 |                                                 |                    | A > 400mW & B > 400mW   |                |  |  |
| UMB_IN  |                                                 |                    | A > 400mW & B > 400mW   |                |  |  |

# 3.4.3 Test Notes

Delete me if no notes are required.

# 3.5 Output Switching

Results: Pass / Fail

This test evaluates the circuit described in Output Switching.





# 3.5.1 Test Instructions

Discharge or charge the batteries to 4.1V before executing this test. Drive each output switch to the following states while applying a  $10\Omega$  resistive load:

- Both Off
- A On
- B On
- Both Off

Ensure each channel is properly routing the power.

Note: PR\_BH-[0,1] already have a  $10\varOmega$  resistive load and do not need an external load applied.

# 3.5.2 Test Data

| Configure each output channel to <i>Both Off.</i> Apply a 1012 resistive load to the output under test |                    |                    |                     |                |  |  |
|--------------------------------------------------------------------------------------------------------|--------------------|--------------------|---------------------|----------------|--|--|
| Channel                                                                                                | Battery A<br>Power | Battery B<br>Power | Passing Criteria    | Pass /<br>Fail |  |  |
| PV_3.3V-0                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PV_3.3V-1                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PV_3.3V-2                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PV_3.3V-3                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-0                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-1                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-2                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-3                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-4                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-5                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-6                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-7                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-8                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-9                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-10                                                                                             |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-11                                                                                             |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_3.3V-12                                                                                             |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_BATT-0                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_BATT-1                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_BATT-2                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_BATT-3                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_BATT-4                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_BATT-5                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_BATT-6                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_DEPOLY                                                                                              |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_BH-0                                                                                                |                    |                    | A < 10mW & B < 10mW |                |  |  |
| PR_BH-1                                                                                                |                    |                    | A < 10mW & B < 10mW |                |  |  |





|            | Configure each output channel to $A$ $On$ . Apply a $10\Omega$ resistive load to the output under test |                    |                      |                |  |  |  |
|------------|--------------------------------------------------------------------------------------------------------|--------------------|----------------------|----------------|--|--|--|
| Channel    | Battery A<br>Power                                                                                     | Battery B<br>Power | Passing Criteria     | Pass /<br>Fail |  |  |  |
| PV_3.3V-0  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PV_3.3V-1  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PV_3.3V-2  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PV_3.3V-3  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-0  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-1  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-2  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-3  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-4  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-5  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-6  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-7  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-8  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-9  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-10 |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-11 |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_3.3V-12 |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_BATT-0  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_BATT-1  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_BATT-2  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_BATT-3  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_BATT-4  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_BATT-5  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_BATT-6  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_DEPOLY  |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_BH-0    |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |
| PR_BH-1    |                                                                                                        |                    | A > 750mW & B < 10mW |                |  |  |  |

|           | Configure each output channel to B ${\it On}$ .<br>Apply a $10\Omega$ resistive load to the output under test |                    |                      |                |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------|--------------------|----------------------|----------------|--|--|
| Channel   | Battery A<br>Power                                                                                            | Battery B<br>Power | Passing Criteria     | Pass /<br>Fail |  |  |
| PV_3.3V-0 |                                                                                                               |                    | A < 10mW & B > 750mW |                |  |  |
| PV_3.3V-1 |                                                                                                               |                    | A < 10mW & B > 750mW |                |  |  |
| PV_3.3V-2 |                                                                                                               |                    | A < 10mW & B > 750mW |                |  |  |
| PV_3.3V-3 |                                                                                                               |                    | A < 10mW & B > 750mW |                |  |  |
| PR_3.3V-0 |                                                                                                               |                    | A < 10mW & B > 750mW |                |  |  |
| PR_3.3V-1 |                                                                                                               |                    | A < 10mW & B > 750mW |                |  |  |
| PR_3.3V-2 |                                                                                                               |                    | A < 10mW & B > 750mW |                |  |  |
| PR_3.3V-3 |                                                                                                               |                    | A < 10mW & B > 750mW |                |  |  |
| PR_3.3V-4 |                                                                                                               |                    | A < 10mW & B > 750mW |                |  |  |
| PR_3.3V-5 |                                                                                                               |                    | A < 10mW & B > 750mW |                |  |  |
| PR_3.3V-6 |                                                                                                               |                    | A < 10mW & B > 750mW |                |  |  |
| PR_3.3V-7 |                                                                                                               |                    | A < 10mW & B > 750mW |                |  |  |





|            | Configure each output channel to B <i>On.</i> Apply a 10 $\Omega$ resistive load to the output under test |                    |                      |                |  |
|------------|-----------------------------------------------------------------------------------------------------------|--------------------|----------------------|----------------|--|
| Channel    | Battery A<br>Power                                                                                        | Battery B<br>Power | Passing Criteria     | Pass /<br>Fail |  |
| PR_3.3V-8  |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_3.3V-9  |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_3.3V-10 |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_3.3V-11 |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_3.3V-12 |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_BATT-0  |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_BATT-1  |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_BATT-2  |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_BATT-3  |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_BATT-4  |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_BATT-5  |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_BATT-6  |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_DEPOLY  |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_BH-0    |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |
| PR_BH-1    |                                                                                                           |                    | A < 10mW & B > 750mW |                |  |

|            |                    |                    | annel to Both <i>On.</i><br>he output under test |                |
|------------|--------------------|--------------------|--------------------------------------------------|----------------|
| Channel    | Battery A<br>Power | Battery B<br>Power | Passing Criteria                                 | Pass /<br>Fail |
| PV_3.3V-0  |                    |                    | A + B > 750mW                                    |                |
| PV_3.3V-1  |                    |                    | A + B > 750mW                                    |                |
| PV_3.3V-2  |                    |                    | A + B > 750mW                                    |                |
| PV_3.3V-3  |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-0  |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-1  |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-2  |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-3  |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-4  |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-5  |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-6  |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-7  |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-8  |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-9  |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-10 |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-11 |                    |                    | A + B > 750mW                                    |                |
| PR_3.3V-12 |                    |                    | A + B > 750mW                                    |                |
| PR_BATT-0  |                    |                    | A + B > 750mW                                    |                |
| PR_BATT-1  |                    |                    | A + B > 750mW                                    |                |
| PR_BATT-2  |                    |                    | A + B > 750mW                                    |                |
| PR_BATT-3  |                    |                    | A + B > 750mW                                    |                |
| PR_BATT-4  |                    |                    | A + B > 750mW                                    |                |
| PR_BATT-5  |                    |                    | A + B > 750mW                                    |                |
| PR_BATT-6  |                    |                    | A + B > 750mW                                    |                |





|           | Configure each output channel to Both <i>On</i> .          |                    |                  |                |  |
|-----------|------------------------------------------------------------|--------------------|------------------|----------------|--|
|           | Apply a $10\Omega$ resistive load to the output under test |                    |                  |                |  |
| Channel   | Battery A<br>Power                                         | Battery B<br>Power | Passing Criteria | Pass /<br>Fail |  |
| PR_DEPOLY |                                                            |                    | A + B > 750mW    |                |  |
| PR_BH-0   |                                                            |                    | A + B > 750mW    |                |  |
| PR_BH-1   |                                                            |                    | A + B > 750mW    |                |  |

# 3.5.3 Test Notes

Delete me if no notes are required.

# 3.6 Battery Charging

Results: Pass / Fail

This test evaluates the circuit described in Battery & Battery Protection.

# 3.6.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. With the PMIC not running code, upload a blank image or assert its reset pin, and the RBF pin inserted, apply a 4.1V, 1.0A source to the umbilical input. Measure the change in voltage after 30 minutes and validate the battery is charging.

Note: Measure the voltage without the external source applied

#### 3.6.2 Test Data

| Apply a 4.1V, 1.0A source to the umbilical input Measure the change in voltage after 30 minutes |                 |                                                               |  |                   |  |
|-------------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------|--|-------------------|--|
| Battery                                                                                         | Initial Voltage | Initial Voltage Final Voltage AV Passing Pass / Criteria Fail |  |                   |  |
| Α                                                                                               |                 |                                                               |  | $\Delta V > 20mV$ |  |
| В                                                                                               |                 |                                                               |  | $\Delta V > 20mV$ |  |

# 3.6.3 Test Notes

Delete me if no notes are required.

# 3.7 Battery Protection

Results: Pass / Fail

This test evaluates the circuit described in Battery & Battery Protection.

# 3.7.1 Discharge Overcurrent

#### 3.7.1.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. For each battery, apply an increasing load to VBATT until DOUT transitions low. Decrease the load until the DOUT transitions high. Measure the battery current, COUT, and DOUT. Ensure the output switches are configured to the correct battery.





Note: Connect all the power outputs together to share the overcurrent.

#### 3.7.1.2 Test Data

| ΑρρΙ    | Apply an increasing load to <i>PR_BATT</i> outputs until <i>DOUT</i> transitions low |                    |                     |                |  |
|---------|--------------------------------------------------------------------------------------|--------------------|---------------------|----------------|--|
| Battery | Capture battery current, COUT, DOUT                                                  | Trigger<br>Current | Passing<br>Criteria | Pass /<br>Fail |  |
| Α       |                                                                                      |                    | 4A < I < 5A         |                |  |
| В       |                                                                                      |                    | 4A < I < 5A         |                |  |

| Dec     | Decrease a high load on <i>PR_BATT</i> outputs until <i>DOUT</i> transitions high |                    |                     |                |  |
|---------|-----------------------------------------------------------------------------------|--------------------|---------------------|----------------|--|
| Battery | Capture battery current, COUT, DOUT                                               | Trigger<br>Current | Passing<br>Criteria | Pass /<br>Fail |  |
| Α       |                                                                                   |                    | I < 4A              |                |  |
| В       |                                                                                   |                    | I < 4A              |                |  |

#### *3.7.1.3 Test Notes*

Delete me if no notes are required.

# 3.7.2 Load Short Circuit

#### 3.7.2.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. For each battery, apply a short between *VBATT* and *PGND*. Remove this short. Measure the battery current, *COUT*, and *DOUT*. Ensure the output switches are configured to the correct battery.

#### 3.7.2.2 Test Data

|         | Apply a short between <i>VBATT</i> and <i>PGND</i>    |                  |                             |                |  |
|---------|-------------------------------------------------------|------------------|-----------------------------|----------------|--|
| Battery | Capture battery current, <i>COUT</i> ,<br><i>DOUT</i> | Trigger<br>Delay | Passing<br>Criteria         | Pass /<br>Fail |  |
| А       |                                                       |                  | 125μs < <i>t</i><br>< 375μs |                |  |
| В       |                                                       |                  | 125μs < <i>t</i><br>< 375μs |                |  |

|         | Remove a short between <i>VBATT</i> and <i>PGND</i> |                  |                       |                |  |  |
|---------|-----------------------------------------------------|------------------|-----------------------|----------------|--|--|
| Battery | Capture battery current, COUT, DOUT                 | Trigger<br>Delay | Passing<br>Criteria   | Pass /<br>Fail |  |  |
| Α       |                                                     |                  | <i>t</i> < 1 <i>s</i> |                |  |  |
| В       |                                                     |                  | <i>t</i> < 1 <i>s</i> |                |  |  |

#### *3.7.2.3 Test Notes*

Delete me if no notes are required.

# 3.7.3 Charge Overcurrent

#### 3.7.3.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. For each battery, apply a 4.1V source to the power inputs with increasing current





until *COUT* transitions low. Decrease the current until *COUT* transitions high. Measure the battery current, *COUT*, and *DOUT*. Ensure the output switches are configured to the correct battery.

Note: Connect all the power inputs together to share the overcurrent.

#### 3.7.3.2 Test Data

| Apply a 4.11 source to the power inputs with an increasing current until <i>COUT</i> transitions low |                                     |                    |                     |                |
|------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------|---------------------|----------------|
| Battery                                                                                              | Capture battery current, COUT, DOUT | Trigger<br>Current | Passing<br>Criteria | Pass /<br>Fail |
| Α                                                                                                    |                                     |                    | 4A < I < 5A         |                |
| В                                                                                                    |                                     |                    | 4A < I < 5A         |                |

| Decrease the current from the previous source until <i>COUT</i> transitions low |                                     |                    |                     |                |
|---------------------------------------------------------------------------------|-------------------------------------|--------------------|---------------------|----------------|
| Battery                                                                         | Capture battery current, COUT, DOUT | Trigger<br>Current | Passing<br>Criteria | Pass /<br>Fail |
| Α                                                                               |                                     |                    | I < 4A              |                |
| В                                                                               |                                     |                    | I < 4A              |                |

#### *3.7.3.3 Test Notes*

Delete me if no notes are required.

# 3.7.4 Charge Overvoltage

# 3.7.4.1 Test Instructions

Discharge or charge the batteries to 4.1V before executing this test. For each battery, apply a 4.1V, 100mA source to the umbilical with increasing voltage until COUT transitions low. Remove the source and apply a  $20\Omega$  resistive load until COUT transitions high. Measure the battery voltage, COUT, and DOUT. Ensure the output switches are configured to the correct battery.

Note: The undervoltage protection delay is typically 1.25s

#### *3.7.4.2 Test Data*

| Apply a $4.1V, 100mA$ source to the umbilical input with an increasing voltage until $COUT$ transitions low |                                                            |  |                     |  |
|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|---------------------|--|
| Battery                                                                                                     | Capture battery voltage, COUT, Trigger Passing Criteria Pa |  |                     |  |
| Α                                                                                                           |                                                            |  | 4.265V < V < 4.285V |  |
| В                                                                                                           |                                                            |  | 4.265V < V < 4.285V |  |

| During overvoltage protection, apply a $20\varOmega$ resistive load until $COUT$ transitions high |                                                                         |  |                     |  |
|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|---------------------|--|
| Battery                                                                                           | Capture battery voltage, <i>COUT</i> , Trigger Voltage Passing Criteria |  |                     |  |
| Α                                                                                                 |                                                                         |  | 4.145V < V < 4.205V |  |
| В                                                                                                 |                                                                         |  | 4.145V < V < 4.205V |  |





#### *3.7.4.3 Test Notes*

Delete me if no notes are required.

# 3.7.5 Discharge Undervoltage

# 3.7.5.1 Test Instructions

Discharge or charge the batteries to 3.0V before executing this test. For each battery, apply a  $20\Omega$  resistive load to VBATT until DOUT transitions low. Remove the load and apply a 4.1V, 100mA source to the umbilical input until DOUT transitions high. Measure the battery voltage, COUT, and DOUT. Ensure the output switches are configured to the correct battery.

Note: The undervoltage protection delay is typically 144ms

#### 3.7.5.2 Test Data

|                                                                         | Apply a $20\Omega$ resistive load to $VBATT$ until D $OUT$ transitions low |  |                   |  |  |  |  |  |
|-------------------------------------------------------------------------|----------------------------------------------------------------------------|--|-------------------|--|--|--|--|--|
| Battery Capture battery voltage, COUT, Trigger Voltage Passing Criterio |                                                                            |  |                   |  |  |  |  |  |
| А                                                                       |                                                                            |  | 2.75V < V < 2.85V |  |  |  |  |  |
| В                                                                       |                                                                            |  | 2.75V < V < 2.85V |  |  |  |  |  |

| During undervoltage protection, apply a $4.1V$ , $100mA$ source to the umbilical input until $DOUT$ transitions high |  |  |                 |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------|--|--|-----------------|--|--|--|--|
| Battery Capture battery voltage, COUT, Trigger Voltage Passing Criteria                                              |  |  |                 |  |  |  |  |
| Α                                                                                                                    |  |  | 2.8V < V < 3.0V |  |  |  |  |
| В                                                                                                                    |  |  | 2.8V < V < 3.0V |  |  |  |  |

#### *3.7.5.3 Test Notes*

Delete me if no notes are required.

# 3.8 3.3V Regulator

Results: Pass / Fail

This test evaluates the circuit described in 3.3V Regulation. More information on measuring noise/ripple as well as using an oscilloscope can be found on the Power Team page of the Wiki under Tutorials and Resources

# 3.8.1 Output Voltage

#### 3.8.1.1 Test Instructions

Discharge or charge the batteries to 4.1V before executing this test. With the RBF pin removed, measure the voltage of each 3.3V regulator under no load and under a 1.5A resistive load. Ensure the output switches are configured to the correct regulator.

Note: Measure the DC component with f < 0.1Hz





#### 3.8.1.2 Test Data

| Measure the voltage of each 3.3V regulator under no load and under a 1.5 <i>A</i> resistive load |                                                                     |  |                     |  |  |  |
|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|---------------------|--|--|--|
| Regulator                                                                                        | Regulator No Load Voltage 1.5A Load Voltage Passing Criteria Pass / |  |                     |  |  |  |
| Α                                                                                                |                                                                     |  | 3.135V < V < 3.465V |  |  |  |
| B                                                                                                |                                                                     |  | 3.135V < V < 3.465V |  |  |  |

#### *3.8.1.3 Test Notes*

Delete me if no notes are required.

# 3.8.2 Output Ripple

#### 3.8.2.1 Test Instructions

Discharge or charge the batteries to 4.1V before executing this test. With the RBF pin removed, measure the ripple of each 3.3V regulator whilst under a 1.5A resistive load.

Note: Measure the AC component with 0.1Hz < f < 100Hz

#### 3.8.2.2 Test Data

| Measure   | Measure the ripple of each 3.3V regulator whilst under a 1.5 <i>A</i> resistive load. |                                  |                |  |  |  |  |
|-----------|---------------------------------------------------------------------------------------|----------------------------------|----------------|--|--|--|--|
| Regulator | Capture the ripple                                                                    | Passing<br>Criteria              | Pass /<br>Fail |  |  |  |  |
| Α         |                                                                                       | $\left V_{ripple}\right  < 17mV$ |                |  |  |  |  |
| В         |                                                                                       | $\left V_{ripple}\right  < 17mV$ |                |  |  |  |  |

#### *3.8.2.3 Test Notes*

Delete me if no notes are required.

# 3.8.3 Output Noise

#### 3.8.3.1 Test Instructions

Discharge or charge the batteries to 4.1V before executing this test. With the RBF pin removed, measure the noise of each 3.3V regulator whilst under a 1.5A resistive load. Measure at the test point; if the noise is too excessive, measure across the output capacitor.

Note: Measure the AC component with 100Hz < f

#### 3.8.3.2 Test Data

| Measure the noise of each 3.3V regulator whilst under a 1.5 <i>A</i> resistive load. |                   |                      |                |  |  |  |
|--------------------------------------------------------------------------------------|-------------------|----------------------|----------------|--|--|--|
| Regulator                                                                            | Capture the noise | Passing<br>Criteria  | Pass /<br>Fail |  |  |  |
| Α                                                                                    |                   | $ V_{noise}  < 33mV$ |                |  |  |  |
| В                                                                                    |                   | $ V_{noise}  < 33mV$ |                |  |  |  |





#### 3.8.3.3 Test Notes

Delete me if no notes are required.

# 3.8.4 Output Efficiency

# 3.8.4.1 Test Instructions

Measure the efficiency of 3.3V regulator A whilst under a 10mA to 1.5A resistive loads and with 3.0V to 4.1V input voltage.

Note:  $Efficiency = \frac{P_{out}}{P_{in}}$ , measure the power across the input and output current shunt resistors.

#### 3.8.4.2 Test Data

| Measure the efficiency of 3.3V regulator A whilst under a $10mA$ resistive load and |          |              |              |                  |             |
|-------------------------------------------------------------------------------------|----------|--------------|--------------|------------------|-------------|
|                                                                                     |          | 3.0V to 4.1V | input voltag | e.               |             |
| Input Voltage                                                                       | Power In | Power Out    | Efficiency   | Passing Criteria | Pass / Fail |
| 3.0V                                                                                |          |              |              | Efficiency > 50% |             |
| 3.3V                                                                                |          |              |              | Efficiency > 50% |             |
| 3.7V                                                                                |          |              |              | Efficiency > 50% |             |
| 4.1V                                                                                |          |              |              | Efficiency > 50% |             |

| Measure the e | Measure the efficiency of 3.3V regulator A whilst under a 20mA resistive load and  |              |              |                  |  |  |  |
|---------------|------------------------------------------------------------------------------------|--------------|--------------|------------------|--|--|--|
|               |                                                                                    | 3.0V to 4.1V | input voltag | e.               |  |  |  |
| Input Voltage | Input Voltage   Power In   Power Out   Efficiency   Passing Criteria   Pass / Fail |              |              |                  |  |  |  |
| 3.0V          |                                                                                    |              |              | Efficiency > 50% |  |  |  |
| 3.3V          |                                                                                    |              |              | Efficiency > 50% |  |  |  |
| 3.7V          |                                                                                    |              |              | Efficiency > 50% |  |  |  |
| 4.1V          |                                                                                    |              |              | Efficiency > 50% |  |  |  |

| Measure the e | Measure the efficiency of 3.3V regulator A whilst under a 50mA resistive load and |              |               |                  |             |  |  |
|---------------|-----------------------------------------------------------------------------------|--------------|---------------|------------------|-------------|--|--|
|               |                                                                                   | 3.0V to 4.1V | input voltage | e.               |             |  |  |
| Input Voltage | Power In                                                                          | Power Out    | Efficiency    | Passing Criteria | Pass / Fail |  |  |
| 3.0V          |                                                                                   |              |               | Efficiency > 50% |             |  |  |
| 3.3V          |                                                                                   |              |               | Efficiency > 50% |             |  |  |
| 3.7V          |                                                                                   |              |               | Efficiency > 50% |             |  |  |
| 4.1V          |                                                                                   |              |               | Efficiency > 50% |             |  |  |

| Measure the efficiency of 3.3V regulator A whilst under a 100mA resistive load and |          |           |              |                  |             |  |
|------------------------------------------------------------------------------------|----------|-----------|--------------|------------------|-------------|--|
|                                                                                    |          |           | input voltag | e.               |             |  |
| Input Voltage                                                                      | Power In | Power Out | Efficiency   | Passing Criteria | Pass / Fail |  |
| 3.0V                                                                               |          |           |              | Efficiency > 70% |             |  |
| 3.3V                                                                               |          |           |              | Efficiency > 70% |             |  |
| 3.7V                                                                               |          |           |              | Efficiency > 70% |             |  |
| 4.1V                                                                               |          |           |              | Efficiency > 70% |             |  |





| Measure the efficiency of 3.3V regulator A whilst under a 250mA resistive load and |          |                              |              |                  |             |
|------------------------------------------------------------------------------------|----------|------------------------------|--------------|------------------|-------------|
|                                                                                    |          | 3.0 <i>V</i> to 4.1 <i>V</i> | input voltag | e.               |             |
| Input Voltage                                                                      | Power In | Power Out                    | Efficiency   | Passing Criteria | Pass / Fail |
| 3.0V                                                                               |          |                              |              | Efficiency > 90% |             |
| 3.3V                                                                               |          |                              |              | Efficiency > 90% |             |
| 3.7V                                                                               |          |                              |              | Efficiency > 90% |             |
| 4.1V                                                                               |          |                              |              | Efficiency > 90% |             |

| Measure the efficiency of 3.3V regulator A whilst under a 500mA resistive load and |                             |           |            |                  |             |  |  |
|------------------------------------------------------------------------------------|-----------------------------|-----------|------------|------------------|-------------|--|--|
|                                                                                    | 3.0V to 4.1V input voltage. |           |            |                  |             |  |  |
| Input Voltage                                                                      | Power In                    | Power Out | Efficiency | Passing Criteria | Pass / Fail |  |  |
| 3.0V                                                                               |                             |           |            | Efficiency > 85% |             |  |  |
| 3.3V                                                                               |                             |           |            | Efficiency > 85% |             |  |  |
| 3.7V                                                                               |                             |           |            | Efficiency > 85% |             |  |  |
| 4.1V                                                                               |                             |           |            | Efficiency > 85% |             |  |  |

| Measure the   | Measure the efficiency of 3.3V regulator A whilst under a 1.0A resistive load and |              |              |                  |             |  |  |
|---------------|-----------------------------------------------------------------------------------|--------------|--------------|------------------|-------------|--|--|
|               |                                                                                   | 3.0V to 4.1V | input voltag | e.               |             |  |  |
| Input Voltage | Power In                                                                          | Power Out    | Efficiency   | Passing Criteria | Pass / Fail |  |  |
| 3.0V          |                                                                                   |              |              | Efficiency > 80% |             |  |  |
| 3.3V          |                                                                                   |              |              | Efficiency > 80% |             |  |  |
| 3.7V          |                                                                                   |              |              | Efficiency > 80% |             |  |  |
| 4.1V          |                                                                                   |              |              | Efficiency > 80% |             |  |  |

| Measure the                  | Measure the efficiency of 3.3V regulator A whilst under a 1.5A resistive load and  |  |  |  |  |  |  |
|------------------------------|------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                              | 3.0V to 4.1V input voltage.                                                        |  |  |  |  |  |  |
| Input Voltage                | Input Voltage   Power In   Power Out   Efficiency   Passing Criteria   Pass / Fail |  |  |  |  |  |  |
| 3.0V   Efficiency > 75%      |                                                                                    |  |  |  |  |  |  |
| 3.3V                         | 3.3V <i>Efficiency</i> > 75%                                                       |  |  |  |  |  |  |
| 3.7V <i>Efficiency</i> > 75% |                                                                                    |  |  |  |  |  |  |
| 4.1V                         |                                                                                    |  |  |  |  |  |  |

| Measure the             | Measure the efficiency of 3.3V regulator A whilst under a 3.0A resistive load and |           |              |                  |             |  |
|-------------------------|-----------------------------------------------------------------------------------|-----------|--------------|------------------|-------------|--|
|                         |                                                                                   |           | input voltag |                  |             |  |
| Input Voltage           | Power In                                                                          | Power Out | Efficiency   | Passing Criteria | Pass / Fail |  |
| 3.0V                    | 3.0V <i>Efficiency</i> > 70%                                                      |           |              |                  |             |  |
| 3.3V                    | 3.3V <i>Efficiency</i> > 70%                                                      |           |              |                  |             |  |
| 3.7V   Efficiency > 70% |                                                                                   |           |              |                  |             |  |
| 4.1V                    |                                                                                   |           |              |                  |             |  |

# 3.8.4.3 Efficiency Plot

Create a plot of current versus efficiency with each input voltage.

# *3.8.4.4 Test Notes*

Delete me if no notes are required.





# 3.8.5 Current Limit

#### 3.8.5.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. For each regulator, apply an increasing load to 3.3V until the current no longer increases. Measure voltage and current of the rail. Ensure the output switches are configured to the correct battery.

Note: Connect all the power outputs together to share the overcurrent. The load will likely be increased by adding more resistors in parallel or decrease the load resistance. Be sure to not exceed 1A per channel.

#### 3.8.5.2 Test Data

| Apply | Apply an increasing load to 3.3V outputs until the current no longer increases |                |                     |                |  |
|-------|--------------------------------------------------------------------------------|----------------|---------------------|----------------|--|
| 3.3V  | Capture voltage and current                                                    | Max<br>Current | Passing<br>Criteria | Pass /<br>Fail |  |
| Α     |                                                                                |                | 4.5A < I < 6A       |                |  |
| В     |                                                                                |                | 4.5A < I < 6A       |                |  |

#### *3.8.5.3 Test Notes*

Delete me if no notes are required.

# 3.9 Load Response - Battery

Results: Pass / Fail

This test evaluates the circuit described in Output Switching and Battery & Battery Protection.

#### 3.9.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. Apply the following loads to both *VBATT* rails:

- No load to 1A resistive load
- 1A resistive load to no load
- No load to 10μF MLCC<sup>33</sup>
- 1A resistive load adding 10μF MLCC

Capture the voltage, and current of the rail under test. Validate the EPS does not misoperate in any way. Ensure the output switches are configured to the correct battery.

# 3.9.2 Test Data

| To each <i>VBATT</i> rail, apply no load to 1 <i>A</i> resistive load |                                         |                     |                |  |
|-----------------------------------------------------------------------|-----------------------------------------|---------------------|----------------|--|
| VBATT                                                                 | Capture voltage and current of the rail | Passing<br>Criteria | Pass /<br>Fail |  |
| Α                                                                     |                                         | No<br>misoperation  |                |  |

<sup>&</sup>lt;sup>33</sup> Multilayer Ceramic Capacitor, CIS PN 13-106A





|       | To each <i>VBATT</i> rail, apply no load to 1 <i>A</i> resistive load |                     |                |  |  |
|-------|-----------------------------------------------------------------------|---------------------|----------------|--|--|
| VBATT | Capture voltage and current of the rail                               | Passing<br>Criteria | Pass /<br>Fail |  |  |
| В     |                                                                       | No<br>misoperation  |                |  |  |

|       | To each <i>VBATT</i> rail, apply 1 <i>A</i> resistive load to no load |              |        |  |  |
|-------|-----------------------------------------------------------------------|--------------|--------|--|--|
| VBATT | VBATT Capture voltage and current of the rail                         | Passing      | Pass / |  |  |
| VDATT | captare voltage and carrent of the rait                               | Criteria     | Fail   |  |  |
| А     |                                                                       | О            |        |  |  |
|       |                                                                       | misoperation |        |  |  |
| В     |                                                                       | No           |        |  |  |
| D     |                                                                       | misoperation |        |  |  |

|       | To each <i>VBATT</i> rail, apply no load to 10μF MLCC |              |        |  |  |
|-------|-------------------------------------------------------|--------------|--------|--|--|
| VBATT | Capture voltage and current of the rail               | Passing      | Pass / |  |  |
| 12717 | oup care voccage arro carrette or the raic            | Criteria     | Fail   |  |  |
| А     |                                                       | No           |        |  |  |
| A     |                                                       | misoperation |        |  |  |
| В     |                                                       | No           |        |  |  |
| Ь     |                                                       | misoperation |        |  |  |

|       | To each <i>VBATT</i> rail, apply 1 <i>A</i> resistive load and add 10μ <i>F</i> MLCC |                     |                |  |  |
|-------|--------------------------------------------------------------------------------------|---------------------|----------------|--|--|
| VBATT | Capture voltage and current of the rail                                              | Passing<br>Criteria | Pass /<br>Fail |  |  |
| А     |                                                                                      | No<br>misoperation  |                |  |  |
| В     |                                                                                      | No<br>misoperation  |                |  |  |

# 3.9.3 Test Notes

Delete me if no notes are required.

# 3.10 Load Response - 3.3V Regulator

Results: Pass / Fail

This test evaluates the circuit described in Output Switching and 3.3V Regulation.

# 3.10.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. Apply the following loads to both 3.3V rails:

- No load to 1A resistive load
- 1A resistive load to no load
- No load to  $10\mu F$  MLCC
- 1A resistive load adding 10µF MLCC
- No load to short circuit
- Short circuit to no load
- 1A resistive load to short circuit





- Short circuit to 1A resistive load
- Short circuit continuous

Capture the voltage, and current of the rail under test and the voltage of the sourcing *VBATT* rail. Validate the EPS does not misoperate in any way. Ensure the output switches are configured to the correct battery.

# 3.10.2 Test Data

|      | To each <i>3.3V</i> rail, apply no load to 1 <i>A</i> resistive load |              |        |  |  |
|------|----------------------------------------------------------------------|--------------|--------|--|--|
| 3.3V | Capture voltage and current of the rail and the                      | Passing      | Pass / |  |  |
| 0.07 | voltage of the sourcing <i>VBATT</i> rail                            | Criteria     | Fail   |  |  |
| Α    |                                                                      | No           |        |  |  |
|      |                                                                      | misoperation |        |  |  |
| В    |                                                                      | No           |        |  |  |
| В    |                                                                      | misoperation |        |  |  |

|      | To each <i>3.3V</i> rail, apply 1 <i>A</i> resistive load to no load |                     |                |  |  |
|------|----------------------------------------------------------------------|---------------------|----------------|--|--|
| 3.3V | Capture voltage and current of the rail and the                      | Passing<br>Criteria | Pass /<br>Fail |  |  |
|      | voltage of the sourcing <i>VBATT</i> rail                            | Criteria            | Fail           |  |  |
| Α    |                                                                      | No                  |                |  |  |
| _    |                                                                      | misoperation        |                |  |  |
| В    |                                                                      | No                  |                |  |  |
| ם    |                                                                      | misoperation        |                |  |  |

|      | To each <i>3.3V</i> rail, apply no load to 10μF MLCC                                      |                     |                |  |  |
|------|-------------------------------------------------------------------------------------------|---------------------|----------------|--|--|
| 3.3V | Capture voltage and current of the rail and the voltage of the sourcing <i>VBATT</i> rail | Passing<br>Criteria | Pass /<br>Fail |  |  |
| А    |                                                                                           | No<br>misoperation  |                |  |  |
| В    |                                                                                           | No<br>misoperation  |                |  |  |

|      | To each 3.3V rail, apply 1A resistive load and add 10μF MLCC                              |                     |                |  |  |
|------|-------------------------------------------------------------------------------------------|---------------------|----------------|--|--|
| 3.3V | Capture voltage and current of the rail and the voltage of the sourcing <i>VBATT</i> rail | Passing<br>Criteria | Pass /<br>Fail |  |  |
|      | vollage of the sourcing VDATT fail                                                        | Criteria            | i uit          |  |  |
| Α    |                                                                                           | No                  |                |  |  |
| ^    |                                                                                           | misoperation        |                |  |  |
| В    |                                                                                           | No                  |                |  |  |
| D    |                                                                                           | misoperation        |                |  |  |

|       | To each <i>3.3V</i> rail, apply no load to short circuit |              |        |  |  |
|-------|----------------------------------------------------------|--------------|--------|--|--|
| 3.3V  | Capture voltage and current of the rail and the          | Passing      | Pass / |  |  |
| 0.0 V | voltage of the sourcing <i>VBATT</i> rail                | Criteria     | Fail   |  |  |
| ٨     |                                                          | No           |        |  |  |
| A     |                                                          | misoperation |        |  |  |
| В     |                                                          | No           |        |  |  |
| D     |                                                          | misoperation |        |  |  |





|       | To each 3.31/rail, apply short circuit to no load |              |        |  |
|-------|---------------------------------------------------|--------------|--------|--|
| 3.3V  | Capture voltage and current of the rail and the   | Passing      | Pass / |  |
| 0.0 V | voltage of the sourcing <i>VBATT</i> rail         | Criteria     | Fail   |  |
| ٨     |                                                   | No           |        |  |
| _ A   |                                                   | misoperation |        |  |
| В     |                                                   | No           |        |  |
| ט     |                                                   | misoperation |        |  |

|      | To each 3.31/rail, apply 1A resistive load to short circuit |                     |                |  |  |
|------|-------------------------------------------------------------|---------------------|----------------|--|--|
| 3.3V | Capture voltage and current of the rail and the             | Passing<br>Criteria | Pass /<br>Fail |  |  |
|      | voltage of the sourcing <i>VBATT</i> rail                   | Criteria            | Fail           |  |  |
| Α    |                                                             | No                  |                |  |  |
|      |                                                             | misoperation        |                |  |  |
| В    |                                                             | No                  |                |  |  |
| D    |                                                             | misoperation        |                |  |  |

|       | To each 3.31/rail, apply short circuit to 1A resistive load |              |        |  |  |
|-------|-------------------------------------------------------------|--------------|--------|--|--|
| 3.3V  | Capture voltage and current of the rail and the             | Passing      | Pass / |  |  |
| 0.0 V | voltage of the sourcing <i>VBATT</i> rail                   | Criteria     | Fail   |  |  |
| А     |                                                             | О            |        |  |  |
|       |                                                             | misoperation |        |  |  |
| В     |                                                             | No           |        |  |  |
| В     |                                                             | misoperation |        |  |  |

|      | To each 3.3V rail, apply short circuit continuous load                                    |                     |                |  |  |
|------|-------------------------------------------------------------------------------------------|---------------------|----------------|--|--|
| 3.3V | Capture voltage and current of the rail and the voltage of the sourcing <i>VBATT</i> rail | Passing<br>Criteria | Pass /<br>Fail |  |  |
| А    |                                                                                           | No<br>misoperation  |                |  |  |
| В    |                                                                                           | No<br>misoperation  |                |  |  |

# 3.10.3 Test Notes

Delete me if no notes are required.

# 3.11 I<sup>2</sup>C Bus

Results: Pass / Fail

This test evaluates the circuit described in I<sup>2</sup>C Bus.

# 3.11.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. At the test points of the *I2C* bus and *BUS\_I2C* bus, validate the following timing parameters, see Test Data table for the valid range for each parameter. Refer to Figure 1 for a definition of the timing parameters.

- V<sub>H</sub> Logic high level
- V<sub>L</sub> Logic low level
- f<sub>SDA</sub> Clock frequency
- t<sub>HD(SDA)</sub> Hold time for (repeated) start condition





t<sub>LOW</sub> Low period of SCL

• t<sub>HIGH</sub> High period of *SCL* 

• t<sub>SU(STA)</sub> Setup time for a repeated start condition

• t<sub>HD(SDA)</sub> Data hold time

• t<sub>SU(SDA)</sub> Data setup time

• t<sub>r</sub> Rise time for *SDA* 

• t<sub>f</sub> Fall time for *SDA* 

• t<sub>SU(STO)</sub> Setup time for stop condition

ullet Bus free time between a second start condition



Figure 1: Definition of timing parameters for Fast mode on the I<sup>2</sup>C bus

Note: The PMIC should generate random I2C traffic on both buses. A slave device might need to be added to *BUS\_I2C* to execute this test.

# 3.11.2 Test Data

| At the               | At the test points of the <i>I2C</i> bus, validate the following timing parameters |       |                          |                |  |  |
|----------------------|------------------------------------------------------------------------------------|-------|--------------------------|----------------|--|--|
| Symbol               | Capture the <i>SDA</i> and <i>SCL</i> lines                                        | Value | Passing Criteria         | Pass /<br>Fail |  |  |
| V <sub>H</sub>       |                                                                                    |       | <i>V</i> > 2.45 <i>V</i> |                |  |  |
| $V_L$                |                                                                                    |       | V < 990mV                |                |  |  |
| $f_{SDA}$            |                                                                                    |       | f < 400kHz               |                |  |  |
| t <sub>HD(SDA)</sub> |                                                                                    |       | t > 600ns                |                |  |  |
| $t_LOW$              |                                                                                    |       | $t > 1.3 \mu s$          |                |  |  |
| t <sub>HIGH</sub>    |                                                                                    |       | t > 600ns                |                |  |  |
| t <sub>SU(STA)</sub> |                                                                                    |       | t > 600ns                |                |  |  |
| t <sub>HD(SDA)</sub> |                                                                                    |       | 0 < t < 900ns            |                |  |  |
| t <sub>SU(SDA)</sub> |                                                                                    |       | t > 600 ns               |                |  |  |
| t <sub>r</sub>       |                                                                                    |       | 30ns < t < 300ns         |                |  |  |
| t <sub>f</sub>       |                                                                                    |       | 30ns < t < 300ns         |                |  |  |
| t <sub>SU(STO)</sub> |                                                                                    |       | t > 600ns                |                |  |  |
| t <sub>BUF</sub>     |                                                                                    |       | $t > 1.3 \mu s$          |                |  |  |

| At the to                                                                     | At the test points of the BUS_I2C bus, validate the following timing parameters |  |                          |  |  |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--------------------------|--|--|
| Symbol Capture the <i>SDA</i> and <i>SCL</i> lines Value Passing Criteria Fai |                                                                                 |  |                          |  |  |
| V <sub>H</sub>                                                                |                                                                                 |  | <i>V</i> > 2.45 <i>V</i> |  |  |
| VL                                                                            |                                                                                 |  | V < 990mV                |  |  |





| At the t             | At the test points of the <i>BUS_I2C</i> bus, validate the following timing parameters |       |                  |                |  |
|----------------------|----------------------------------------------------------------------------------------|-------|------------------|----------------|--|
| Symbol               | Capture the <i>SDA</i> and <i>SCL</i> lines                                            | Value | Passing Criteria | Pass /<br>Fail |  |
| $f_{SDA}$            |                                                                                        |       | f < 400kHz       |                |  |
| t <sub>HD(SDA)</sub> |                                                                                        |       | t > 600ns        |                |  |
| $t_LOW$              |                                                                                        |       | $t > 1.3 \mu s$  |                |  |
| t <sub>HIGH</sub>    |                                                                                        |       | t > 600ns        |                |  |
| t <sub>SU(STA)</sub> |                                                                                        |       | t > 600ns        |                |  |
| t <sub>HD(SDA)</sub> |                                                                                        |       | 0 < t < 900ns    |                |  |
| t <sub>SU(SDA)</sub> |                                                                                        |       | t > 600ns        |                |  |
| t <sub>r</sub>       |                                                                                        |       | 30ns < t < 300ns |                |  |
| t <sub>f</sub>       |                                                                                        |       | 30ns < t < 300ns |                |  |
| t <sub>SU(STO)</sub> |                                                                                        |       | t > 600ns        |                |  |
| t <sub>BUF</sub>     |                                                                                        |       | $t > 1.3 \mu s$  |                |  |

# 3.11.3 Test Notes

Delete me if no notes are required.

# 3.12 Current Monitoring

Results: Pass / Fail

This test evaluates the circuit described in Current Monitoring.

# 3.12.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. Apply a 10mA to 1.0A resistive load to a  $PR\_BATT$ -0. Compare the current measured by the EPS and a DMM.

Note: 
$$Error = \frac{|I_{EPS} - I_{DMM}|}{I_{DMM}}$$

# 3.12.2 Test Data

| Apply a 10mA to 1.0A resistive load to a single output channel. Compare the |                                       |                 |       |                     |        |  |
|-----------------------------------------------------------------------------|---------------------------------------|-----------------|-------|---------------------|--------|--|
| Apply                                                                       |                                       |                 |       |                     |        |  |
|                                                                             | current measured by the EPS and a DMM |                 |       |                     |        |  |
| Load                                                                        | EPS Current                           | DMM Current     | Error | Passing             | Pass / |  |
| Lodo                                                                        | LF3 Current                           | Divilvi Current | EITOI | Criteria            | Fail   |  |
| 10mA                                                                        |                                       |                 |       | <i>Error</i> < 1.0% |        |  |
| 25 <i>mA</i>                                                                |                                       |                 |       | <i>Error</i> < 1.0% |        |  |
| 50 <i>mA</i>                                                                |                                       |                 |       | <i>Error</i> < 1.0% |        |  |
| 100mA                                                                       |                                       |                 |       | <i>Error</i> < 1.0% |        |  |
| 250 <i>mA</i>                                                               |                                       |                 |       | <i>Error</i> < 1.0% |        |  |
| 500 <i>mA</i>                                                               |                                       |                 |       | <i>Error</i> < 1.0% |        |  |
| 1.0 <i>A</i>                                                                |                                       |                 |       | <i>Error</i> < 1.0% |        |  |

# 3.12.3 Test Notes

Delete me if no notes are required.





# 3.13 Voltage Monitoring

Results: Pass / Fail

This test evaluates the circuit described in Voltage Monitoring.

# 3.13.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test.

Compare the voltage measured by the EPS and a DMM on the following signals:

UMB\_IN

VBATT-A

• 3.3V-A

Note:  $Error = \frac{|V_{EPS} - V_{DMM}|}{V_{DMM}}$ 

# 3.13.2 Test Data

|                                                                   | Compare the voltage measured by the EPS and a DMM |  |  |                     |  |  |
|-------------------------------------------------------------------|---------------------------------------------------|--|--|---------------------|--|--|
| Signal EPS Voltage DMM Voltage Error Passing Pass / Criteria Fail |                                                   |  |  |                     |  |  |
| UMB_IN                                                            |                                                   |  |  | <i>Error</i> < 1.0% |  |  |
| VBATT-A                                                           |                                                   |  |  | <i>Error</i> < 1.0% |  |  |
| 3.3V-A                                                            |                                                   |  |  | <i>Error</i> < 1.0% |  |  |

# 3.13.3 Test Notes

Delete me if no notes are required.

# 3.14 Temperature Monitoring

Results: Pass / Fail

This test evaluates the circuit described in Temperature Monitoring.

# 3.14.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. Compare the temperature measured by the EPS and a thermometer on the following temperature sensors:

- Battery A
- PMIC
- +X+Y

Note:  $Error = |T_{EPS} - T_{THERMOMETER}|$ 

# 3.14.2 Test Data

| Com       | Compare the temperature measured by the EPS and a thermometer |             |        |             |        |  |  |
|-----------|---------------------------------------------------------------|-------------|--------|-------------|--------|--|--|
| Sensor    | EPS .                                                         | Thermometer | Error  | Passing     | Pass / |  |  |
| 0011001   | Temperature Temperature                                       |             | 211 31 | Criteria    | Fail   |  |  |
| Battery A |                                                               |             |        | Error < 2°C |        |  |  |
| PMIC      |                                                               |             |        | Error < 2°C |        |  |  |
| +X+Y      |                                                               |             |        | Error < 2°C |        |  |  |





# 3.14.3 Test Notes

Delete me if no notes are required.

# 3.15 Analog Voltage Reference

Results: Pass / Fail

This test evaluates the circuit described in Analog Voltage Reference and Supply. More information on measuring noise/ripple as well as using an oscilloscope can be found on the Power Team page of the Wiki under Tutorials and Resources

# 3.15.1 VREF Voltage

#### 3.15.1.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. With the RBF pin removed, measure the voltage of *VREF*.

Note: Measure the DC component with f < 0.1Hz

#### 3.15.1.2 Test Data

| Measure the voltage of <i>VREF</i>  |  |  |  |
|-------------------------------------|--|--|--|
| Voltage Passing Criteria Pass / Fai |  |  |  |
| 1.7982V < V < 1.8018V               |  |  |  |

#### *3.15.1.3 Test Notes*

Delete me if no notes are required.

# 3.15.2 VREF Ripple

#### 3.15.2.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. With the RBF pin removed, measure the ripple of *VREF*.

Note: Measure the AC component with 0.1Hz < f < 100Hz

#### 3.15.2.2 Test Data

| Measure the voltage ripple of <i>VREF</i> |         |                                       |             |  |
|-------------------------------------------|---------|---------------------------------------|-------------|--|
| Capture the ripple                        | Voltage | Passing<br>Criteria                   | Pass / Fail |  |
|                                           |         | $\left V_{ripple}\right  < 180 \mu V$ |             |  |

# 3.15.2.3 Test Notes

Delete me if no notes are required.

# 3.15.3 VREF Noise

#### 3.15.3.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. With the RBF pin removed, measure the noise of *VREF*.





Note: Measure the AC component with 100Hz < f

# 3.15.3.2 Test Data

| Measure the voltage noise of <i>VREF</i> |         |                          |             |  |  |
|------------------------------------------|---------|--------------------------|-------------|--|--|
| Capture the noise                        | Voltage | Passing<br>Criteria      | Pass / Fail |  |  |
|                                          |         | $ V_{noise}  < 90 \mu V$ |             |  |  |

#### *3.15.3.3 Test Notes*

Delete me if no notes are required.

# 3.16 PMIC Programming

Results: Pass / Fail

This test evaluates the circuit described in Programming Connections.

# 3.16.1 Test Instructions

Discharge or charge the batteries to 3.7V before executing this test. Connect a SWD programmer to the SWD header and upload an image, validate the PMIC is properly programmed. Connect a JTAG programmer to the backplane and upload an image, validate the PMIC is properly programmed.

Note: Follow the programming instructions on the wiki.

# 3.16.2 Test Data

|      | Program the PMIC via SWD and JTAG, validate the PMIC is properly |                          |             |  |  |  |
|------|------------------------------------------------------------------|--------------------------|-------------|--|--|--|
|      | programmed                                                       |                          |             |  |  |  |
|      | Programmer                                                       | Passing Criteria         | Pass / Fail |  |  |  |
| SWD  |                                                                  | PMIC properly programmed |             |  |  |  |
| JTAG |                                                                  | PMIC properly programmed |             |  |  |  |

# 3.16.3 Test Notes

Delete me if no notes are required.



