This document explains the function of the Comms, its schematic level design, its board level design, and its functional testing

# Comms

In-Orbit Communication Subsystem Design

Revision: 1.2.0

**Bradley Davis** 



## **Table of Contents**

| 1 | Introducti |       | tion                                   | 5        |
|---|------------|-------|----------------------------------------|----------|
|   | 1.1 Fund   |       | ction                                  | 5        |
|   | 1.2        | Req   | uirements                              | 5        |
|   | 1.3        | Оре   | en Systems Interconnection (OSI) Model | 5        |
|   | 1.3.       | 1     | Layers                                 | 5        |
|   | 1.3.       | 2     | CougSat Communication Subsystem        | ε        |
|   | 1.4        | Link  | Budget                                 | €        |
| 2 | Deta       | ailed | Description                            | 7        |
|   | 2.1        | Fun   | ctional Block Diagram                  | 7        |
|   | 2.1.       | 1     | Comms μController                      | 7        |
|   | 2.1.       | 2     | RF Clock Generators                    | 7        |
|   | 2.1.       | 3     | 700mm Receiver Radio                   | 7        |
|   | 2.1.       | 4     | 700mm Transmitter Radio                | 7        |
|   | 2.1.       | 5     | 5V Boost Converter                     | 8        |
|   | 2.2        | Sch   | ematic                                 | 8        |
|   | 2.2.       | 1     | Isolated Grounds                       | 8        |
|   | 2.2.       | 2     | Power Rails                            | 8        |
|   | 2.2.       | 3     | Comms μController                      | 8        |
|   | 2.2.       | 4     | I <sup>2</sup> C Bus                   | 8        |
|   | 2.2.       | 5     | SPI Bus                                | <u>c</u> |
|   | 2.2.       | 6     | Current Monitoring                     | <u>c</u> |
|   | 2.2.       | 7     | Voltage Monitoring                     | <u>c</u> |
|   | 2.2.       | 8     | Temperature Monitoring                 | 10       |
|   | 2.2.       | 9     | Analog Voltage Supply                  | 10       |
|   | 2.2.       | 10    | 5.0V Regulation                        | 10       |
|   | 2.2.       | 11    | Low Drop-Out Regulators                | 10       |
|   | 2.2.       | 12    | RF Clock Generators                    | 10       |
|   | 2.2.       | 13    | DAC                                    | 11       |
|   | 2.2.       | 14    | RF Modulator                           | 11       |
|   | 2.2.       | 15    | RF Demodulator                         | 11       |





|   | 2.2.16               | Low Noise Amplifier / Pre-Amplifiers | 12 |
|---|----------------------|--------------------------------------|----|
|   | 2.2.17               | 700mm Power Amplifier                | 12 |
|   | 2.2.18               | Mechanical Features                  | 12 |
|   | 2.3 Bo               | oard                                 | 12 |
|   | 2.3.1                | Layer Stack-Up                       | 12 |
|   | 2.3.2                | Layout Constraints                   | 13 |
| 3 | Testing              | <u></u>                              | 15 |
|   | 3.1 Be               | efore First Power-On Check           | 15 |
|   | 3.1.1                | Test Instructions                    | 15 |
|   | 3.1.2                | Test Data                            | 15 |
|   | 3.2 Po               | ower Rail Switching                  | 15 |
|   | 3.2.1                | Test Instructions                    | 16 |
|   | 3.2.2                | Test Data                            | 16 |
|   | 3.2.3                | Test Notes                           | 16 |
|   | 3.3 l <sup>2</sup> ( | C Bus                                | 16 |
|   | 3.3.1                | Test Instructions                    | 16 |
|   | 3.3.2                | Test Data                            | 16 |
|   | 3.4 SF               | PI Flash                             | 16 |
|   | 3.4.1                | Test Instructions                    | 16 |
|   | 3.4.2                | Test Data                            | 17 |
|   | 3.4.3                | Test Notes                           | 17 |
|   | 3.5 Cu               | urrent Monitoring                    | 17 |
|   | 3.5.1                | Test Instructions                    | 17 |
|   | 3.5.2                | Test Data                            | 17 |
|   | 3.5.3                | Test Notes                           | 17 |
|   | 3.6 Vo               | oltage Monitoring                    | 17 |
|   | 3.6.1                | Test Instructions                    | 17 |
|   | 3.6.2                | Test Data                            | 18 |
|   | 3.6.3                | Test Notes                           | 18 |
|   | 3.7 Te               | emperature Monitoring                | 18 |
|   | 3.7.1                | Test Instructions                    | 18 |
|   | 3.7.2                | Test Data                            | 18 |





| 3    | .7.3   | Test Notes                | 18 |
|------|--------|---------------------------|----|
| 3.8  | Ana    | log Voltage Reference     | 18 |
| 3    | .8.1   | Voltage                   | 19 |
| 3    | .8.2   | Ripple and Noise          | 19 |
| 3.9  | μСα    | ontroller Programming     | 19 |
| 3    | .9.1   | Test Instructions         | 20 |
| 3    | .9.2   | Test Data                 | 20 |
| 3    | .9.3   | Test Notes                | 20 |
| 3.10 | 5.0    | √ and 9.0V Regulator      | 20 |
| 3    | .10.1  | Output Voltage            | 20 |
| 3    | .10.2  | Output Ripple and Noise   | 22 |
| 3    | .10.3  | Output Efficiency         | 22 |
| 3    | .10.4  | Current Limit             | 22 |
| 3    | .10.5  | Load Response             | 22 |
| 3.11 | Low    | Drop-Out Regulators       | 24 |
| 3    | .11.1  | Output Voltage            | 24 |
| 3    | .11.2  | Output Ripple and Noise   | 25 |
| 3.12 | RF (   | Clock Generators          | 25 |
| 3    | .12.1  | Reference Clock Supply    | 25 |
| 3    | .12.2  | Reference Clock Frequency | 26 |
| 3    | .12.3  | Output Frequency          | 26 |
| 3.13 | B Diff | erential Drivers          | 26 |
| 3    | .13.1  | Test Instructions         | 27 |
| 3    | .13.2  | Test Data                 | 27 |
| 3.14 | l RF   | Chain – 700mm Downlink    | 27 |
| 3    | .14.1  | Isolation Switch          | 27 |
| 3    | .14.2  | Digital Modulation        | 27 |
| 3    | .14.3  | Analog Modulation         | 28 |
| 3.15 | S RF   | Chain – 700mm Uplink      | 29 |
| 3    | .15.1  | Test Instructions         | 29 |
| 3    | .15.2  | Test Data                 | 29 |
| 3    | .15.3  | Test Notes                | 29 |









## 1 Introduction

This document explains how the Comms will fulfil the following Functions and conform to the following Requirements. This document refers to the Comms version 1.1, +X Panel version 1.0, and -Z Panel version 1.0.

## 1.1 Function

The In-Orbit Communication Subsystem (Comms) is responsible for the following:

- Transferring telemetry to the ground station
- Transferring payload data to the ground station
- Transferring commands from the ground station
- Transmitting a locating beacon

## 1.2 Requirements

The system requirements and Comms design requirements can be found on GitHub.

## 1.3 Open Systems Interconnection (OSI) Model

The OSI model<sup>1</sup> is a conceptual model that can be applied to any communication system. It has eight layers; each layer serves the layer above it and is served by the layer below it.

## 1.3.1 Layers

| Layer           |   | Protocol<br>Data Unit | Function              |                                                                                            |
|-----------------|---|-----------------------|-----------------------|--------------------------------------------------------------------------------------------|
|                 | 7 | Application           |                       | High-level APIs                                                                            |
| Host            | 6 | Presentation          | Data                  | Translation of data between a networking service and an application                        |
| layers          | 5 | Session               |                       | Managing communication sessions                                                            |
|                 | 4 | Transport             | Segment               | Reliable transmission of data segments between points on a network                         |
|                 | 3 | Network               | Packet                | Structuring and managing a multi-<br>node network                                          |
| Media<br>layers | 2 | Data link             | Frame                 | Reliable transmission of data frames<br>between two nodes connected by a<br>physical layer |
| tayers          | 1 | Physical              | Symbol                | Transmission and reception of raw bit streams over a physical medium                       |
|                 | 0 | Medium                | Electrons,<br>Photons | The physical medium: copper, fiber, wireless                                               |

 $<sup>^{\</sup>rm 1} For \, {\rm more \ information}, \, {\rm read \ } \underline{{\rm Wikipedia's \ article}} \, {\rm on \ the \ OSI \ model}$ 





## 1.3.2 CougSat Communication Subsystem

The communication subsystem, formed from the in-orbit and ground subsystems, fulfils layers 0 through 4 of the OSI model. The Comms serves the Command and Data Handling (C&DH) subsystem which fulfils layers 5 and up. The Ground serves itself for layers 5 and up which results in a graphical representation of the exchanged information. The in-orbit and ground subsystems are very similar as they are required to be compatible. For details on the ground subsystem, see its <u>design document</u>.

The hardware described here translates baseband signals generated by the Comms µController into RF signals and vice versa. The translation of the baseband signals to digital data happens in the Comms µController.

For more information on how each layer is structured see <u>CougSatNet</u> from a software perspective and details on the RF modulation techniques.

#### 1.3.2.1 Layer 0

The communication subsystem is using wireless transmission, in the radio frequency band. The band utilized is 700mm.

## 1.3.2.2 Layer 1

The modulation scheme used is Quadrature Phase Shift Keying (QPSK)<sup>2</sup>. Each symbol is a change in the phase constant of the RF wave. The radios are software defined radios which allows reconfiguration of this layer if necessary. Other modulation schemes can be developed if the hardware supports it.

13.23 Layer 2 and Up See CougSotNet.

## 1.4 Link Budget

A <u>link budget</u> for downlink and uplink was tabulated indicating a transmit power of 1W is sufficient for up to 100kbps. Downlink is marginal at this high data rate near the horizon<sup>3</sup>. Uplink has no problems thanks to access to high gain and high-power transmitters on the ground.

<sup>&</sup>lt;sup>3</sup> Slant height is larger at lower elevations therefore more free space loss





<sup>&</sup>lt;sup>2</sup> For more information, read <u>Wikipedia's article</u> on Phase Shift Keying (PSK)

## 2 Detailed Description

This section references the Comms <u>schematic</u>. Page numbers will be listed and may have coordinates listed (number and letter combination found around the frame).

## 2.1 Functional Block Diagram

The block diagram can be found on the first page of the schematic.

## Comms µController

The Comms µController is responsible for interfacing the radio signals and the Command and Data Handling subsystem<sup>4</sup>. This fulfils OSI model<sup>5</sup> layers 1 through 4. It samples and synthesizes the baseband signals which are mixed with the carrier wave. This constitutes a software defined radio. The µController has non-volatile storage in the form of SPI Flash to store configurations and reference waveforms

#### 2.1.2 **RF Clock Generators**

Each radio has a configurable clock generator used to synthesize the carrier waves. For the transmission of the beacon, the generator is the direct source without any modulation to the antenna6.

#### 2.1.3 700mm Receiver Radio

Its RF diagram is the top row on page 2. The RF signal from the antenna is connected to the receiver radio via a high isolation RF switch. This switch prevents the transmitter from overdriving the sensitive receiver components and inducing damage. The signal is then amplified by low noise amplifiers which add very little noise to the signal to maintain the highest signal to noise ratio. The signal is then connected to the demodulator which removes the carrier frequency and splits that baseband signal into its in-phase and quadrature signals which are then sampled by the Comms µController and demodulated into digital data. The receiver radio is designed for continuous operation and low power<sup>7</sup>.

#### 2.1.4 700mm Transmitter Radio

Its RF diagram is the middle row on page 2. The Comms µController generates in-phase and quadrature baseband signals using a digital to analog converter. This allows arbitrary waveform including voice signals. These signals feed the modulator which puts the baseband signals on the carrier wave. This modulated RF gets amplified with a power amplifier to transmit the desired 1W, see the Link Budget.

<sup>8</sup> Requirement COMMS-006





<sup>&</sup>lt;sup>4</sup> Requirements COMMS-008, COMMS-009

<sup>&</sup>lt;sup>5</sup> Open Systems Interconnection (OSI) Model

<sup>&</sup>lt;sup>6</sup> Requirements COMMS-001 <sup>7</sup> Requirement COMMS-005

### 2.1.5 5V Boost Converter

The RF chains require a 5V supply which come from boost converters. The converters are sourced from the battery rail.

### 2.2 Schematic

#### 2.2.1 Isolated Grounds

On page 3 of the schematic (D1 & D2), are the four isolated grounds found on the Comms. Power ground (PGND) is directly connected to the backplane and the boost converters. Most of the other grounds are shorted to DGND using a  $0\Omega$  resistor rated up to 2A, the expected current is less than 500mA each. Digital ground (DGND) connects to the digital circuity including the Comms  $\mu$ Controller and connects to PGND. Analog ground (AGND) connects to analog circuits including the ADCs, the voltage references, the thermistors, and the operational amplifiers. AGND connects to DGND. Chassis ground (CHASSIS) is connected to the Mechanical Features including bolt holes and the card rails. The layout preserves proper grounding techniques.

### 2.2.2 Power Rails

Page 3 of the schematic illustrates all the power rails on the Comms. Each RF chain can be turned off to save power and as a radio inhibit<sup>9</sup>.

## 2.2.3 Comms µController

The Comms µController (page 4) is a microcontroller from the STM32 low power family¹0. It was chosen for its ease of programming, and low power consumption. It needed fast ADCs for sampling, large amounts of RAM for storing buffers, and a fast CPU for modulation/demodulation math.

### 2.2.3.1 Programming Connections

During testing, the Comms  $\mu$ Controller is programmed via Serial Wire Debug¹¹ (SWD, page 4, A1). The process of programming is made simple with just a single six pin header and a robust software utility. In orbit, the  $\mu$ Controller can be programmed via JTAG¹². The In-Flight JTAG Reprogrammer (IFJR) connects via the backplane, through tri-state buffers/logic level converters¹³ (page 5, C3:D3). The IFJR can enable or disable the tri-state buffer which essentially disconnects the JTAG interface from the Comms  $\mu$ Controller (it outputs high impedance), allowing the SWD to program. The logic level conversion feature is not used.

#### 2.2.4 I<sup>2</sup>C Bus

The Comms  $\mu$ Controller has one I²C bus (page 4, C4). It connects to the monitoring ADCs.





<sup>&</sup>lt;sup>9</sup> Requirement REQ-005

<sup>&</sup>lt;sup>10</sup> CIS PN: <u>61-0003</u>

<sup>&</sup>lt;sup>11</sup> For more information, see <u>ARM's article</u> on SWD

<sup>12</sup> For more information, see Wikipedia's article on JTAG

<sup>&</sup>lt;sup>13</sup> CIS PN: <u>09-0001</u>

#### 224.1 ADCs

There are 3 ADCs<sup>14</sup> connected to the Comms µController, each with 8 single-ended inputs. The ADC was chosen for its low power, SAR architecture, small package, and up to 27 addresses. The list of address (7b) follow:

- [0x2B] ADC-0 (page 6, A2), temperature
- [0x2F] ADC-1 (page 6, A5), temperature
- [0x2A] ADC-2 (page 6, C2), voltage and current

The two voltage sensing inputs have voltage dividers (page 6, C1) that reduces the voltage of every input to place their level within the sensing range of 0 to 2.5V. Using paired resistors helps match the gain across temperature.

### 2.2.5 SPI Bus

The Comms µController has two SPI buses<sup>15</sup>. One connects to the C&DH to transfer packets and telemetry. One connects to the RF Clock Generators, and SPI Flash.

### 2.2.5.1 Backplane to the C&DH

The Comms µController is a slave to the C&DH, see the <u>interface document</u> for details. Tri-state buffers isolate the bus when Comms is off as to not disturb the backplane side.

### 2.2.5.2 RF Clock Generators

The Comms µController is a transmit only master to the RF Clock Generators. Each generator has tri-state buffers which only connects the bus if the generator's rail is on. Without this, when the generator is turned off, its ESD diodes would prevent the bus from moving above *GND* effectively disabling the bus.

The Comms µController is a master to two SPI Flash chips<sup>16</sup> (page 4, A5:B6) that provides 16Mb of mirrored storage or 32Mb of striped storage.

## 2.2.6 Current Monitoring

At various locations, the power chain has shunt resistors connected to ADCs in through a differential amplifier<sup>17</sup> monitor the current. Those locations are:

- 5V Regulator output (page 7, C2)
- Each RF chain input (page 8)

### 2.2.7 Voltage Monitoring

The regulator output and PA output are measured using the ADCs. Those locations are:

• 5V Regulator output (page 6, B6)

<sup>&</sup>lt;sup>17</sup> CIS PN: 08-0004





<sup>&</sup>lt;sup>14</sup> CIS PN: 27-0003

<sup>&</sup>lt;sup>15</sup> For more information, see Wikipedia's article on SPI

<sup>&</sup>lt;sup>16</sup> CIS PN: <u>29-0002</u>

• 700mm PA power output Regulator output (page 11, C2)

## 2.2.8 Temperature Monitoring

At various locations, the temperature is monitored using thermistors and the ADCs. Those locations are:

- 5V Regulator (page 7, A3)
- Comms µController (page 4, B3)
- RF clock generators (page 9, A4; page 10, A4)
- DAC (page 8, D4)
- 700mm downlink RF chain (page 11, B3, & C3)
- 700mm uplink RF chain (page 12, D4; page 13, C4)

## 2.2.9 Analog Voltage Supply

The Comms has an analog voltage supply (page 6, C5) which is fed by the 3.3V rail filtered with a ferrite bead and capacitors. Precision is not required as all ADCs use the precision voltage reference for calibration. This is the source for the Temperature Monitoring thermistors and operational amplifiers.

## 2.2.10 5.0V Regulation

The 5.0V regulator (page 7) is switching mode, boost topology. The converter<sup>18</sup> automatically senses the output voltage and adjusts the switching parameters to keep the output at 5.0V. The converter has an integrated switching MOSFET. The converter was chosen for its small size and high efficiency.

The large package Multi-Layer Ceramic Capacitors (MLCC, input and output filtering) are placed in series such that one was to fail short, they would not compromise the power chain. The small package and tantalum capacitors are not likely to fail due to mechanical vibration.

The converter and inductor (page 7, B2:B3) are thermally connected to a thermistor for Temperature Monitoring and an optional heatsink if a thermal test indicates they need additional heat dissipation.

### 2.2.11 Low Drop-Out Regulators

The sensitive RF components are supplied through low drop-out (LDO) regulators<sup>19</sup> (page 8, B3, & D3). These are linear regulators that require a small drop-out<sup>20</sup> for proper regulation. They are used to reject the switching noise from the switching mode power supplies.

#### 2.2.12 RF Clock Generators

The RF Clock Generators<sup>21</sup> (page 9, A4; page 10, A4) have a voltage-controlled oscillator and a phase-locked loop to take a reference clock and synthesize a RF wave. The reference clocks<sup>22</sup> (page 9, A3; page 10, A3) have high





<sup>&</sup>lt;sup>18</sup> CIS PN: <u>65-0005</u>

<sup>&</sup>lt;sup>19</sup> CIS PN: <u>60-0009</u>

<sup>&</sup>lt;sup>20</sup> Voltage difference between input and output

<sup>&</sup>lt;sup>21</sup> CIS PN: <u>65-0005</u>

<sup>&</sup>lt;sup>22</sup> CIS PN: 42-206B

frequency stability and are supplied with ferrite beads to further increase frequency stability. The supporting circuitry for the generators was created using Analog Device's ADIsimPLL. The design files can be found under the documentation folder. The output of the generators is designed to drive a  $50\Omega$ load

The 700mm Receiver Radio's demodulator divides its clock input by two, so the RF clock generator needs to output double the carrier frequency.

### 2.2.13 DAC

The Comms µController outputs a parallel bus for the DAC<sup>23</sup> which feeds the RF Modulator. The DACs have a built-in interpolation filter to reduce high frequency spurs from the input signal.

The DACs output a current source of magnitude 2mA, set by FSADJ resistors to GND, differentially. Each modulator has a differential voltage and common mode voltage for these baseband signals which is set by the output resistors to GND and between the differential pair. This circuit was simulated in LTSpice and can be found under electrical design. Precision resistors are used to reduce any common mode offset or gain imbalance. A capacitor in this output creates a low pass filter to help with bandwidth limiting.

### 2.2.14 RF Modulator

The 700mm Transmitter Radio's modulator<sup>24</sup> (page 13, A3) has the RF Clock Generators AC coupled into their local oscillator input, and the DAC are directly connected to the baseband inputs. The RF output is AC coupled to the next element in the RF chain. Output filters bandpass around the carrier to reduce unwanted spurs from being amplified.

#### 2.2.15 RF Demodulator

The 700mm Receiver Radio's demodulator<sup>25</sup> (page 15, B3:B4) has the RF Clock Generators AC coupled into its local oscillator input. The  $60.4\Omega$  termination resistor is used to match a  $50\Omega$  input into the demodulator. The RF signal is connected to the modulator's input through a 1:4 balun (page 13, B2) to match a  $50\Omega$  input into the demodulator's  $200\Omega$ . The gain of the demodulator is set by a DAC output of the Comms µController.

The demodulator outputs differential baseband signals  $1.0V \pm 500mV$ . this amplified and translated to  $1.65V \pm 1V$  single ended for input to the Comms μController's ADC by op-amps<sup>26</sup> (page 11, C1:D3). This circuit was simulated in LTSpice and can be found under <u>electrical design</u>.

<sup>&</sup>lt;sup>24</sup> CIS PN: <u>65-0002</u> <sup>25</sup> CIS PN: <u>65-0004</u> <sup>26</sup> CSI PN: 08-0002





<sup>&</sup>lt;sup>23</sup> CIS PN: <u>27-0006</u>

## 2.2.16 Low Noise Amplifier / Pre-Amplifiers

The low noise amplifiers (LNA)<sup>27</sup> (page 11, A5; page 12, B2, B5, & C3) amplify the RF signal for the next component in the RF chain. They were chosen for their low noise figure, broadband response, and high gain. For the 700mm Receiver Radio's LNAs, the bias voltage can be shorted to ground which disables the amplifier. This is required, along with toggling the RF switch, when transmitting on 700mm to not damage the demodulator. The output is biased via a ferrite bead to provide power yet decouple the RF signal from the power supply. The output is AC coupled to feed into the next component.

## 2.2.17 700mm Power Amolifier

The 700mm power amplifier<sup>28</sup> (page 13, C3) is the final amplifiers for the RF signal. It drives the antennas and output the desired 1W, see the Link Budget. It was chosen for the output power, high efficiency, and appropriate frequency band. The output is biased via an inductor to provide power yet decouple the RF signal from the power supply. The output is AC coupled to feed into the antenna.

The amplifier has a power detector (page 13, C1) that is sampled by the Voltage Monitoring, to measure the power being sent to the antenna.

### 2.2.18 Mechanical Features

The 5V Boost Converter heatsink (page 6, D1) and RF chain heatsinks (page 11, D1) mount directly to the Comms board using bolts. These holes are conductive and connected directly to CHASSIS, see Isolated Grounds. The Comms also slots into the structure using rails<sup>29</sup> which are also conductive and connected directly to CHASSIS. Each of the holes have a capacitor and resistor connecting to power ground which will absorb and dissipate transients.

## 2.3 Board

The board shall also conform to the dimensions specified by the CougSat Module Standard.

### 2.3.1 Layer Stack-Up

The board shall be four layered with ENIG finish, see Figure 1. Only through vias shall be used. The external copper weight shall be  $35\mu m$  and the internal copper weight shall be  $18\mu m$ .

| Layer   | Thickness             | Primary Function                   |
|---------|-----------------------|------------------------------------|
| 1 (toρ) | 35μm (1oz)            | SMD components, RF & signal traces |
| Prepreg | 100μm                 | JLC2313: $\epsilon = 4.05$         |
| 2       | 18μm (0.5 <i>oz</i> ) | Ground planes                      |
| Core    | 1265μ <i>m</i>        |                                    |
| 3       | $18\mu m (0.5oz)$     | Power planes                       |
| Prepreg | 100μm                 | JLC2313: $\epsilon = 4.05$         |

<sup>&</sup>lt;sup>27</sup> CIS PN: <u>65-0008</u> <sup>28</sup> CIS PN: <u>65-0011</u>

<sup>&</sup>lt;sup>29</sup> See <u>backplane documentation</u> for details





| Layer      | Thickness  | Primary Function |
|------------|------------|------------------|
| 4 (bottom) | 35μm (1oz) | Signal traces    |

Figure 1: Stack-Up

## 2.3.2 Layout Constraints

Unless specified in the following subsections, all signals shall use the default parameters below. Signals in the following subsections do not include their sense signals unless otherwise specified. Trace width can be broken if a trace needs to bottleneck down to a pin, the bottleneck shall be minimized.

Trace width: 0.1mm

Vias:  $\emptyset 0.2mm$ , unlimited count

Separation: 0.1mm Length: unlimited

Devices with specific placement and routing considerations are called out on the schematic, see "CAD Note:"

## 2.3.2.1 All 50Ω Impedance Traces

This applies to all RF traces expect the demodulator's RF input. These traces shall be a coplanar waveguide with ground<sup>30</sup>.

Trace width: 0.22mm
Gap width: 0.50mm
Vias: none
Length: minimize

## 2.3.2.2 All 200Ω Impedance Traces

This applies to the demodulator's RF input. These traces shall be an edge coupled microstrip<sup>31</sup> with differential impedance of  $200\Omega$ . Ground located on second layer below (1.37mm substrate thickness).

Trace width: 0.25mm
Gap width: 0.60mm
Vias: none
Length: minimize

### 2.3.2.3 All Differential Signals / Parallel Bus

This applies to the modulators' inputs. Single ended to/from differential shall occur as close to the single ended side as possible.

Trace width: 0.16mm
Gap width: 0.16mm

Length: Length match  $\pm 1.0mm$ 

Vias: minimize

<sup>&</sup>lt;sup>31</sup> For more information, see Microwaves101's article on microstrips





<sup>&</sup>lt;sup>30</sup> For more information, read Microwaves101's article on CPW

## 2.3.2.4 Regulator Input - VBATT, PGND

This applies to *VBATT* and *PGND* between the backplane and the inputs to the regulators and their input capacitors.

Trace width: 1.0mm (2.0mm on internal layers)

### 2.3.2.5 Regulator Output - 5.0V, PGND

PGND applies to between the regulator, its output capacitors, and the backplane.

Trace width: 0.5mm (1.0mm on internal layers)

## 2.3.2.6 Regulator Channels – 3.1V\_[1:2], 5.0V\_1, PGND

*PGND* applies to between the regulator, their loads, and the backplane.

Trace width: 0.5mm (1.0mm on internal layers)

## 23.2.7 SPI Buses – SPI\_[SCK, MOSI, MISO, CS], COM\_SPI\_[SCK, MOSI, MISO, CS]

Length: Each node shall be length matched  $\pm 1.0mm$ 

Stubs: < 10.0*mm* 

## 23.28 JTAG - JTAG\_[TCK, TDI, TDO, TMS], BUS\_JTAG-[TCK, TDI, TDO, TMS]

Length: Each node shall be length matched  $\pm 1.0mm$ 

Stubs: < 10.0*mm* 

#### 

Length: Each node shall be length matched  $\pm 1.0mm$ 

Stubs: < 10.0mm





## 3 Testing

All tests shall be performed at room temperature and not under vacuum unless otherwise specified. If any modifications are performed, take note. Include enough information to understand circuit behavior and for others to replicate the results. Include any software written to execute the test and link it in the test notes section. Save all software, waveforms, etc. in a subfolder of the board's test folder for each test<sup>32</sup>.

- Waveforms shall be captured whenever appropriate
- Have the event take fill the screen (for fast events, zoom in; for slow events, zoom out)
- Label each channel accurately
- Only have bandwidth limiting if necessary for the test (this applies to the oscilloscope and probe settings)
- If ringing or overshoot occurs, use a ground spring or differential probe

Results location: <a href="https://github.com/CougsInSpace/CougSat1-">https://github.com/CougsInSpace/CougSat1-</a>
Hardware/tree/master/CougSat1-PowerBoard/Testing/Comms.1.1

Common test instructions can be found on the wiki.

## 3.1 Before First Power-On Check

**Test Configuration:** 

This test is required to be executed before any external power is applied to the Comms.

#### 3.1.1 Test Instructions

Measure the resistance of various points in reference to *PGND* located at the backplane. This is informational only.

#### 3.1.2 Test Data

| Node              | Resistance | Node             | Resistance |
|-------------------|------------|------------------|------------|
| VBATT             |            | 3.3V             |            |
| 3.1V-1            |            | 3.1V-2           |            |
| 5.0V              |            | 5.0V-1           |            |
| I2C_SCL           |            | I2C_SDA          |            |
| MOD_LNA_700_RFOUT |            | ANTENNA_700_COAX |            |

## 3.2 Power Rail Switching

Results: Pass / Fail Test Configuration:

This test evaluates the circuit described in Power Rails.

 $<sup>^{\</sup>rm 32}\, {\rm For\ test\ 3.1},$  place files in the subfolder  $\it "3.1" \rm and\ so\ on\$ 





## 3.2.1 Test Instructions

Hold the µController in reset or program a blank image, verify the power rails are powered off. Have the µController enable the power rail, verify the power rails are powered on, ensuring the rail turns on only with its control signal.

## 3.2.2 Test Data

| Hold the µController in reset, measure the voltage of each power rail |         |                  |             |  |  |  |
|-----------------------------------------------------------------------|---------|------------------|-------------|--|--|--|
| Rail                                                                  | Voltage | Passing Criteria | Pass / Fail |  |  |  |
| 3.1V-1                                                                |         | Voltage < 50mV   |             |  |  |  |
| 3.1V-2                                                                |         | Voltage < 50mV   |             |  |  |  |
| 5.0V-1                                                                |         | Voltage < 50mV   |             |  |  |  |

| Have the µController enable the power rail, measure the voltage of each power rail. Ensure the rail turns on only with its control signal |           |  |              |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--------------|--|--|--|
| Rail                                                                                                                                      |           |  |              |  |  |  |
| 3.1V-1                                                                                                                                    | PC_3.1V-1 |  | Voltage > 3V |  |  |  |
| 3.1V-2                                                                                                                                    | PC_3.1V-2 |  | Voltage > 3V |  |  |  |
| 5.0V-1                                                                                                                                    | PC_5.0V-1 |  | Voltage > 4V |  |  |  |

### 3.2.3 Test Notes

Delete me if not required

## 3.3 I<sup>2</sup>C Bus

Results: Pass / Fail Test Configuration:

This test evaluates the circuit described in I<sup>2</sup>C Bus.

## 3.3.1 Test Instructions

At the pull up resistors of the I2C bus, validate signal integrity. The  $\mu$ Controller should generate random  $I^2C$  traffic on the bus.

## 3.3.2 Test Data

| At the pull up resistors of the <i>I2C</i> bus, validate the following timing parameters |                  |      |  |  |  |
|------------------------------------------------------------------------------------------|------------------|------|--|--|--|
| Capture the <i>SDA</i> and <i>SCL</i> lines Passing Criteria                             |                  |      |  |  |  |
|                                                                                          | Signal Integrity | Pass |  |  |  |

## 3.4 SPI Flash

Results: Pass / Fail Test Configuration:

This test evaluates the circuit described in SPI Bus.

### 3.4.1 Test Instructions

Perform write and read operations to the SPI Flash chips. Verify functionality.





## 3.4.2 Test Data

| Perform write and | Perform write and read operations to the SPI Flash chips. Verify functionality. |                  |             |  |  |  |  |
|-------------------|---------------------------------------------------------------------------------|------------------|-------------|--|--|--|--|
| Chip              | Direction                                                                       | Passing Criteria | Pass / Fail |  |  |  |  |
| А                 | Read                                                                            | Functionality    |             |  |  |  |  |
| А                 | Write                                                                           | Functionality    |             |  |  |  |  |
| В                 | Read                                                                            | Functionality    |             |  |  |  |  |
| В                 | Write                                                                           | Functionality    |             |  |  |  |  |

### 3.4.3 Test Notes

Delete me if not required

## 3.5 Current Monitoring

Results: Pass / Fail

This test evaluates the circuit described in Current Monitoring.

### 3.5.1 Test Instructions

Apply a 10mA to 250mA resistive load to a 5.0V-1. Compare the current measured by the Comms and a DMM.

Note:  $Error = \frac{|I_{Comms} - I_{DMM}|}{I_{DMM}}$ 

## 3.5.2 Test Data

| Apply         | Apply a $10mA$ to $250mA$ resistive load to a single output channel. Compare the current measured by the Comms and a DMM |                     |                |                     |  |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------|---------------------|----------------|---------------------|--|--|--|--|
| Load          | EPS Current                                                                                                              | Passing<br>Criteria | Pass /<br>Fail |                     |  |  |  |  |
| 10mA          |                                                                                                                          |                     |                | <i>Error</i> < 1.0% |  |  |  |  |
| 25mA          |                                                                                                                          |                     |                | <i>Error</i> < 1.0% |  |  |  |  |
| 50 <i>mA</i>  |                                                                                                                          |                     |                | <i>Error</i> < 1.0% |  |  |  |  |
| 100mA         |                                                                                                                          |                     |                | <i>Error</i> < 1.0% |  |  |  |  |
| 250 <i>mA</i> |                                                                                                                          |                     |                | <i>Error</i> < 1.0% |  |  |  |  |

## 3.5.3 Test Notes

Delete me if not required

## 3.6 Voltage Monitoring

Results: Pass / Fail

This test evaluates the circuit described in Voltage Monitoring.

## 3.6.1 Test Instructions

Compare the voltage measured by the Comms and a DMM on the following signals:

- *L\_3.3V-0N*
- *L\_3.3V-1P*
- 5.0V





Note: 
$$Error = \frac{|V_{Comms} - V_{DMM}|}{V_{DMM}}$$

## 3.6.2 Test Data

| Cor                                            | Compare the voltage measured by the Comms and a DMM |  |  |                     |  |  |  |
|------------------------------------------------|-----------------------------------------------------|--|--|---------------------|--|--|--|
| Signal Comms DMM Error Passing Voltage Voltage |                                                     |  |  |                     |  |  |  |
| PA_PDET_700                                    |                                                     |  |  | <i>Error</i> < 1.0% |  |  |  |
| 5.0V                                           |                                                     |  |  | <i>Error</i> < 1.0% |  |  |  |

## 3.6.3 Test Notes

Delete me if not required

## 3.7 Temperature Monitoring

Results: Pass / Fail

This test evaluates the circuit described in Temperature Monitoring.

## 3.7.1 Test Instructions

Compare the temperature measured by the Comms and a thermometer on the following temperature sensors:

- 5.0V Regulator
- µController
- +X+Y

Note:  $Error = |T_{Comms} - T_{THERMOMETER}|$ 

## 3.7.2 Test Data

| Compare the temperature measured by the Comms and a thermometer |                      |                   |  |                     |                |  |  |
|-----------------------------------------------------------------|----------------------|-------------------|--|---------------------|----------------|--|--|
| Sensor                                                          | Comms<br>Temperature | Thermometer Error |  | Passing<br>Criteria | Pass /<br>Fail |  |  |
| 5.0V Regulator                                                  |                      |                   |  | Error < 2°C         |                |  |  |
| μController                                                     |                      |                   |  | Error < 2°C         |                |  |  |

## 3.7.3 Test Notes

Delete me if not required

## 3.8 Analog Voltage Reference

Results: Pass / Fail Test Configuration:

This test evaluates the circuit described in Analog Voltage Supply. More information on measuring noise/ripple as well as using an oscilloscope can be found on the Electrical Systems Team page of the Wiki under Tutorials and Resources.





## 3.8.1 Voltage

### 3.8.1.1 Test Instructions

Measure the voltage of each analog reference.

Note: Measure the DC component with PLC<sup>33</sup> > 100

3.8.1.2 Test Data

| Measure the voltage of the following signals |         |                   |             |  |  |  |
|----------------------------------------------|---------|-------------------|-------------|--|--|--|
| Signal                                       | Voltage | Passing Criteria  | Pass / Fail |  |  |  |
| ADC_VREF-0                                   |         | 2.49V < V < 2.51V |             |  |  |  |
| ADC_VREF-1                                   |         | 2.49V < V < 2.51V |             |  |  |  |
| ADC_VREF-2                                   |         | 2.49V < V < 2.51V |             |  |  |  |
| AVREF-0                                      |         | 2.48V < V < 2.52V |             |  |  |  |
| AVREF-1                                      |         | 2.48V < V < 2.52V |             |  |  |  |
| DAC_REFIO-700                                |         | 1.14V < V < 1.26V |             |  |  |  |

#### 3.8.1.3 Test Notes

Delete me if not required

## 3.8.2 Ripple and Noise

#### 3.8.2.1 Test Instructions

Measure the ripple and noise of each analog reference.

Note: Measure the RMS AC component with 3Hz < f

3.8.2.2 Test Data

| Measure the RMS voltage ripple and noise of the following signals |         |                         |             |  |  |  |
|-------------------------------------------------------------------|---------|-------------------------|-------------|--|--|--|
| Signal                                                            | Voltage | Passing Criteria        | Pass / Fail |  |  |  |
| ADC_VREF-0                                                        |         | $ V_{rms}  < 250 \mu V$ |             |  |  |  |
| ADC_VREF-1                                                        |         | $ V_{rms}  < 250 \mu V$ |             |  |  |  |
| ADC_VREF-2                                                        |         | $ V_{rms}  < 250 \mu V$ |             |  |  |  |
| AVREF-0                                                           |         | $ V_{rms}  < 2.5mV$     |             |  |  |  |
| AVREF-1                                                           |         | $ V_{rms}  < 2.5 mV$    |             |  |  |  |
| DAC_REFIO-700                                                     |         | $ V_{rms}  < 1mV$       |             |  |  |  |

#### 3.8.2.3 Test Notes

Delete me if not required.

## 3.9 µController Programming

Results: Pass / Fail Test Configuration:

This test evaluates the circuit described in Programming Connections.

<sup>&</sup>lt;sup>33</sup> Power Line Cycles: DMM setting to average during 100 cycles of the 60Hz wall outlet





### 3.9.1 Test Instructions

Connect a SWD programmer to the SWD header and upload an image, validate the  $\mu$ Controller is properly programmed. Connect a JTAG programmer to the backplane and upload an image, validate the  $\mu$ Controller is properly programmed.

Note: Follow the programming instructions on the wiki.

#### 3.9.2 Test Data

| Program the µController via SWD and JTAG, validate the µController is properly |                                 |             |  |  |  |
|--------------------------------------------------------------------------------|---------------------------------|-------------|--|--|--|
| programmed                                                                     |                                 |             |  |  |  |
| Programmer                                                                     | Passing Criteria                | Pass / Fail |  |  |  |
| SWD                                                                            | μController properly programmed |             |  |  |  |
| JTAG                                                                           | μController properly programmed |             |  |  |  |

## 3.9.3 Test Notes

Delete me if not required

## 3.10 5.0V and 9.0V Regulator

Results: Pass / Fail Test Configuration:

This test evaluates the circuit described in 5.0V Regulation. More information on measuring noise/ripple as well as using an oscilloscope can be found on the Electrical Systems Team page of the Wiki under Tutorials and Resources

## 3.10.1 Output Voltage

#### 310.1.1 Test Instructions

Apply 3.7V to VBATT. Measure the voltage of the 5.0V regulator under no load and under a 500mA resistive load.

Note: Measure the DC component with  $PLC^{34} > 100$ 

#### 3.10.1.2 Test Data

| Measure the voltage of the 5.0V regulator under no load and under a $500mA$ resistive load |                 |                       |                  |                |  |  |
|--------------------------------------------------------------------------------------------|-----------------|-----------------------|------------------|----------------|--|--|
| Regulator                                                                                  | No Load Voltage | 500mA Load<br>Voltage | Passing Criteria | Pass /<br>Fail |  |  |
| 5.0V                                                                                       |                 |                       | 4.9V < V < 5.1V  |                |  |  |

## *3.10.1.3 Test Notes*

Delete me if not required

<sup>&</sup>lt;sup>34</sup> Power Line Cycles: DMM setting to average during 100 cycles of the 60Hz wall outlet





## 3.10.2 Output Ripple and Noise

### 3.10.2.1 Test Instructions

Apply 3.7V to VBATT. Measure the ripple and noise of the 5.0V regulator whilst under a 500mA resistive load.

Note: Measure the RMS AC component with 3Hz < f

#### 3.10.2.2 Test Data

| Measure the ripple and noise of the 5.0V regulator whilst under a $500mA$ resistive load. |                              |                     |                |  |  |
|-------------------------------------------------------------------------------------------|------------------------------|---------------------|----------------|--|--|
| Regulator                                                                                 | Capture the ripple and noise | Passing<br>Criteria | Pass<br>/ Fail |  |  |
| 5.0V                                                                                      |                              | $ V_{rms}  < 25mV$  | Pass           |  |  |

## 3.10.3 Output Efficiency

#### 3.10.3.1 Test Instructions

Measure the efficiency of the 5.0V regulator whilst under a  $10mA\ to\ 500mA$  resistive loads and with  $3.3V\ to\ 4.1V$  input voltage on VBATT.

Note:  $Efficiency = \frac{P_{out}}{P_{in}}$ , measure the power across the input and output current shunt resistors.

## 3.10.3.2 Test Data - 5.0V

| Measure the   | Measure the efficiency of the 5.0V regulator whilst under a 10mA resistive load    |  |  |                  |  |  |  |
|---------------|------------------------------------------------------------------------------------|--|--|------------------|--|--|--|
|               | and 3.3V to 4.1V input voltage.                                                    |  |  |                  |  |  |  |
| Input Voltage | Input Voltage   Power In   Power Out   Efficiency   Passing Criteria   Pass / Fail |  |  |                  |  |  |  |
| 3.3 <i>V</i>  |                                                                                    |  |  | Efficiency > 50% |  |  |  |
| 3.7 <i>V</i>  |                                                                                    |  |  | Efficiency > 50% |  |  |  |
| 4.1 <i>V</i>  |                                                                                    |  |  | Efficiency > 50% |  |  |  |

| Measure the                                                                        | Measure the efficiency of the 5.0V regulator whilst under a 20mA resistive load |  |  |                  |  |  |  |
|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|------------------|--|--|--|
| and 3.3V to 4.1V input voltage.                                                    |                                                                                 |  |  |                  |  |  |  |
| Input Voltage   Power In   Power Out   Efficiency   Passing Criteria   Pass / Fail |                                                                                 |  |  |                  |  |  |  |
| 3.3 <i>V</i>                                                                       |                                                                                 |  |  | Efficiency > 50% |  |  |  |
| 3.7 <i>V</i>                                                                       |                                                                                 |  |  | Efficiency > 50% |  |  |  |
| 4.1 <i>V</i>                                                                       |                                                                                 |  |  | Efficiency > 50% |  |  |  |

| Measure the   | Measure the efficiency of the 5.0V regulator whilst under a $50mA$ resistive load  |  |  |                  |  |  |  |
|---------------|------------------------------------------------------------------------------------|--|--|------------------|--|--|--|
|               | and 3.3 <i>V to</i> 4.1 <i>V</i> input voltage.                                    |  |  |                  |  |  |  |
| Input Voltage | Input Voltage   Power In   Power Out   Efficiency   Passing Criteria   Pass / Fail |  |  |                  |  |  |  |
| 3.3 <i>V</i>  |                                                                                    |  |  | Efficiency > 50% |  |  |  |
| 3.7 <i>V</i>  |                                                                                    |  |  | Efficiency > 50% |  |  |  |
| 4.1 <i>V</i>  |                                                                                    |  |  | Efficiency > 50% |  |  |  |





| Measure the efficiency of the 5.0V regulator whilst under a 100mA resistive load  |  |  |  |                  |  |  |
|-----------------------------------------------------------------------------------|--|--|--|------------------|--|--|
| and 3.3V to 4.1V input voltage.                                                   |  |  |  |                  |  |  |
| Input Voltage   Power In   Power Out   Efficiency   Passing Criteria   Pass / Fai |  |  |  |                  |  |  |
| 3.3 <i>V</i>                                                                      |  |  |  | Efficiency > 70% |  |  |
| 3.7 <i>V</i>                                                                      |  |  |  | Efficiency > 70% |  |  |
| 4.1 <i>V</i>                                                                      |  |  |  | Efficiency > 70% |  |  |

|                                                                                 | Measure the efficiency of the 5.0V regulator whilst under a 200mA resistive load |  |  |  |                         |  |
|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|--|--|-------------------------|--|
|                                                                                 | and 3.3V to 4.1V input voltage.                                                  |  |  |  |                         |  |
| Input Voltage   Power In   Power Out   Efficiency   Passing Criteria   Pass / F |                                                                                  |  |  |  | Pass / Fail             |  |
|                                                                                 | 3.3 <i>V</i>                                                                     |  |  |  | <i>Efficiency</i> > 90% |  |
|                                                                                 | 3.7 <i>V</i>                                                                     |  |  |  | Efficiency > 90%        |  |
| ſ                                                                               | 4.1 <i>V</i>                                                                     |  |  |  | Efficiency > 90%        |  |

| Measure the efficiency of the 5.0V regulator whilst under a 500mA resistive load |          |           |            |                  |             |  |  |
|----------------------------------------------------------------------------------|----------|-----------|------------|------------------|-------------|--|--|
| and 3.3V to 4.1V input voltage.                                                  |          |           |            |                  |             |  |  |
| Input Voltage                                                                    | Power In | Power Out | Efficiency | Passing Criteria | Pass / Fail |  |  |
| 3.3V Efficiency > 90%                                                            |          |           |            |                  |             |  |  |
| 3.7V Efficiency > 90%                                                            |          |           |            |                  |             |  |  |
| 4.1V 	 Efficiency > 90%                                                          |          |           |            |                  | _           |  |  |

#### 3.10.3.3 Efficiency Plot

Create a plot of current versus efficiency with each input voltage.

#### 3.10.3.4 Test Notes

Delete me if not required

## 3.10.4 Current Limit

### 3.10.4.1 Test Instructions

Apply 3.7V to VBATT. Apply an increasing load to the 5.0V output until the current no longer increases. Measure voltage and current of the rail.

Note: The load will likely be increased by adding more resistors in parallel or decrease the load resistance.

#### 3.10.4.2 Test Data

| Apply an increasing load to 3.3V outputs until the current no longer increases |             |                  |             |  |  |  |
|--------------------------------------------------------------------------------|-------------|------------------|-------------|--|--|--|
| Regulator                                                                      | Max Current | Passing Criteria | Pass / Fail |  |  |  |
| 5.0V                                                                           |             | 500mA < I < 1.5A |             |  |  |  |

#### 3.10.4.3 Test Notes

Delete me if not required

## 3.10.5 Load Response

#### 3.10.5.1 Test Instructions

Apply 3.7V to VBATT. Apply the following loads to the regulator output:





- No load to 500mA resistive load
- 500mA resistive load to no load
- No load to 10µF MLCC
- 500mA resistive load adding 10µF MLCC
- No load to short circuit
- Short circuit to no load
- 500mA resistive load to short circuit
- Short circuit to 500mA resistive load
- Short circuit continuous

Capture the voltage, and current of the rail under test and the voltage of *VBATT*. Validate the Comms does not misoperate in any way.

#### 3.10.5.2 Test Data

| To        | To the regulator output, apply no load to 500mA resistive load          |                     |                |  |  |  |
|-----------|-------------------------------------------------------------------------|---------------------|----------------|--|--|--|
| Regulator | Capture voltage and current of the rail and the voltage of <i>VBATT</i> | Passing<br>Criteria | Pass<br>/ Fail |  |  |  |
| 5.0V      |                                                                         | No<br>misoperation  |                |  |  |  |

| To        | To the regulator output, apply 500mA resistive load to no load |              |       |  |  |  |
|-----------|----------------------------------------------------------------|--------------|-------|--|--|--|
| Regulator | Capture voltage and current of the rail and                    | Passing      | Pass  |  |  |  |
|           | the voltage of <i>VBATT</i>                                    | Criteria     | /Fail |  |  |  |
| 5.0V      |                                                                | No           |       |  |  |  |
| 0.0 V     |                                                                | misoperation |       |  |  |  |

|           | To the regulator output, apply no load to 10μF MLCC                     |                     |                |  |  |  |
|-----------|-------------------------------------------------------------------------|---------------------|----------------|--|--|--|
| Regulator | Capture voltage and current of the rail and the voltage of <i>VBATT</i> | Passing<br>Criteria | Pass<br>/ Fail |  |  |  |
| 5.0V      |                                                                         | No<br>misoperation  |                |  |  |  |

| To the    | To the regulator output, apply $500mA$ resistive load and add $10\mu F$ MLCC |              |       |  |  |  |
|-----------|------------------------------------------------------------------------------|--------------|-------|--|--|--|
| Regulator | Capture voltage and current of the rail and                                  | Passing      | Pass  |  |  |  |
| Regulator | the voltage of <i>VBATT</i>                                                  | Criteria     | /Fail |  |  |  |
| 5.0V      |                                                                              | No           |       |  |  |  |
| 3.0 V     |                                                                              | misoperation |       |  |  |  |

|           | To the regulator output, apply no load to short circuit                 |                     |                |  |  |  |
|-----------|-------------------------------------------------------------------------|---------------------|----------------|--|--|--|
| Regulator | Capture voltage and current of the rail and the voltage of <i>VBATT</i> | Passing<br>Criteria | Pass<br>/ Fail |  |  |  |
| 5.0V      |                                                                         | No<br>misoperation  |                |  |  |  |





|           | To the regulator output, apply short circuit to no load                 |                     |                |  |  |  |
|-----------|-------------------------------------------------------------------------|---------------------|----------------|--|--|--|
| Regulator | Capture voltage and current of the rail and the voltage of <i>VBATT</i> | Passing<br>Criteria | Pass<br>/ Fail |  |  |  |
| 5.0V      |                                                                         | No<br>misoperation  |                |  |  |  |

| Tot       | To the regulator output, apply $500mA$ resistive load to short circuit  |                     |                |  |  |  |
|-----------|-------------------------------------------------------------------------|---------------------|----------------|--|--|--|
| Regulator | Capture voltage and current of the rail and the voltage of <i>VBATT</i> | Passing<br>Criteria | Pass<br>/ Fail |  |  |  |
| 5.0V      |                                                                         | No<br>misoperation  |                |  |  |  |

| Tot       | To the regulator output, apply short circuit to 500mA resistive load    |                     |                |  |  |  |
|-----------|-------------------------------------------------------------------------|---------------------|----------------|--|--|--|
| Regulator | Capture voltage and current of the rail and the voltage of <i>VBATT</i> | Passing<br>Criteria | Pass<br>/ Fail |  |  |  |
| 5.0V      |                                                                         | No<br>misoperation  |                |  |  |  |

| Т         | To the regulator output, apply short circuit continuous load            |                     |                |  |  |  |
|-----------|-------------------------------------------------------------------------|---------------------|----------------|--|--|--|
| Regulator | Capture voltage and current of the rail and the voltage of <i>VBATT</i> | Passing<br>Criteria | Pass<br>/ Fail |  |  |  |
| 5.0V      |                                                                         | No<br>misoperation  |                |  |  |  |

#### 3.10.5.3 Test Notes

Delete me if not required

## 3.11 Low Drop-Out Regulators

Results: Pass / Fail Test Configuration:

This test evaluates the circuit described in Low Drop-Out Regulators. More information on measuring noise/ripple as well as using an oscilloscope can be found on the Electrical Systems Team page of the Wiki under Tutorials and Resources

## 3.11.1 Output Voltage

#### 3.11.1.1 Test Instructions

Apply 3.7V to VBATT and 3.3V to 3.3V. Measure the voltage of the 3.1V-1 regulator under no load and under an 50mA resistive load.

Note: Measure the DC component with  $PLC^{35} > 100$ 

 $<sup>^{\</sup>rm 35}$  Power Line Cycles: DMM setting to average during 100 cycles of the 60Hz wall outlet





#### 3.11.1.2 Test Data

| Measure   | Measure the voltage of the 3.1V-1 LDO regulator under no load and under a |                      |                   |                |  |  |  |  |
|-----------|---------------------------------------------------------------------------|----------------------|-------------------|----------------|--|--|--|--|
|           | 50mA resistive load                                                       |                      |                   |                |  |  |  |  |
| Regulator | No Load Voltage                                                           | 50mA Load<br>Voltage | Passing Criteria  | Pass /<br>Fail |  |  |  |  |
| 3.1V-1    |                                                                           |                      | 3.05V < V < 3.15V |                |  |  |  |  |

#### *3.11.1.3 Test Notes*

Delete me if not required

## 3.11.2 Output Ripple and Noise

#### 3.11.2.1 Test Instructions

Apply 3.7V to VBATT and 3.3V to 3.3V. Measure the ripple and noise of the 3.1V-1 LDO regulators whilst under a 50mA resistive load.

Note: Measure the rms AC component with 3Hz < f

#### 3.11.2.2 Test Data

| Measure the ripple of the 3.1V-1 LDO regulator whilst under a $50mA$ resistive load. |                    |                     |                |
|--------------------------------------------------------------------------------------|--------------------|---------------------|----------------|
| Regulator                                                                            | Measure the ripple | Passing<br>Criteria | Pass /<br>Fail |
| 3.1V-1                                                                               |                    | $ V_{rms}  < 25mV$  |                |

#### 3.11.2.3 Test Notes

Delete me if not required

## 3.12 RF Clock Generators

Results: Pass / Fail Test Configuration:

This test evaluates the circuit described in RF Clock Generators.

## 3.12.1 Reference Clock Supply

#### 3.12.1.1 Test Instructions

Measure the voltage of each reference clock's supply. Ensure the voltage, including noise and ripple, is  $3.3V\pm0.5\%$ .

#### 3.12.1.2 Test Data

| Measure the voltage of each reference clock's supply. |  |                   |  |  |
|-------------------------------------------------------|--|-------------------|--|--|
| RF Chain Voltage Passing Criteria Pas                 |  |                   |  |  |
| 700mm Uplink                                          |  | 3.08V < V < 3.12V |  |  |
| 700mm Downlink                                        |  | 3.08V < V < 3.12V |  |  |





#### *3.12.1.3 Test Notes*

Delete me if not required

## 3.12.2 Reference Clock Frequency

### 3.12.2.1 Test Instructions

Measure the frequency of each reference clock. Ensure the frequency is  $19.68MHz \pm 5ppm$ .

### 3.12.2.2 Test Data

| Measure the frequency of each reference clock output |                                                  |                         |  |  |
|------------------------------------------------------|--------------------------------------------------|-------------------------|--|--|
| RF Chain                                             | RF Chain Oscillator output Passing Criteria Pass |                         |  |  |
| 700mm Uplink                                         |                                                  | $f = 19.68MHz \pm 5ppm$ |  |  |
| 700mm Downlink                                       |                                                  | $f = 19.68MHz \pm 5ppm$ |  |  |

#### 3.12.2.3 Test Notes

Delete me if not required

## 3.12.3 Output Frequency

## 3.12.3.1 Test Instructions

Configure each generator to output its frequency as follows. Use a spectrum analyzer to measure the output. Ensure the frequency is within 10ppm and bandwidth is less than 200ppm.

700mm Uplink: 880MHz
 700mm Downlink: 440MHz

Note: Measure the bandwidth at the -3dB point

#### 3.12.3.2 Test Data

| Measure the frequency of each generator output with a spectrum analyzer |                                                        |                                     |  |  |
|-------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------|--|--|
| RF Chain                                                                | nain Capture the generator output Passing Criteria Fas |                                     |  |  |
| 700mm Uplink                                                            |                                                        | $f = 880MHz \pm 10ppm$ $B < 176kHz$ |  |  |
| 700mm Downlink                                                          |                                                        | $f = 440MHz \pm 10ppm$ $B < 87kHz$  |  |  |

#### *3.12.3.3 Test Notes*

Delete me I not required

## 3.13 Differential Drivers

Results: Pass / Fail Test Configuration:

This test evaluates the circuit described in DAC.





## 3.13.1 Test Instructions

Have the  $\mu$ Controller generate a square wave on each modulator input with a frequency of 25kHz. Validate the waveform and voltage levels at the gain resistors.

### 3.13.2 Test Data

| Have th | Have the $\mu$ Controller generate a square wave on each modulator input with a frequency of $25kHz$ . |                                                  |                |  |
|---------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------|--|
| Signal  | Capture the single ended and differential signals                                                      | Passing<br>Criteria                              | Pass /<br>Fail |  |
| 700 ID  |                                                                                                        | V = 0.7V ± 0.3V<br>Within 3%<br>Signal Integrity |                |  |
| 700 QD  |                                                                                                        | V = 0.7V ± 0.3V<br>Within 3%<br>Signal Integrity |                |  |

## 3.14 RF Chain - 700mm Downlink

Results: Pass / Fail Test Configuration:

This test evaluates the circuit described in RF Modulator, Low Noise Amplifier, and 700mm Power Amplifier.

### 3.14.1 Isolation Switch

#### 3.14.1.1 Test Instructions

Have the  $\mu$ Controller gradually increase the power output of the 700mm downlink radio while the RF switch is set to downlink. Measure the power on the 700mm uplink radio input. Ensure this power does not exceed 0dBm.

#### 3.14.1.2 Test Data

| Have the $\mu$ Controller gradually increase the power output of the 700 $mm$   |  |  |  |  |
|---------------------------------------------------------------------------------|--|--|--|--|
| downlink radio while the RF switch is set to downlink. Measure the power on the |  |  |  |  |
| 700mm uplink radio input. Ensure this power does not exceed $0dBm$ .            |  |  |  |  |
| Max power Passing Criteria Pass / Fail                                          |  |  |  |  |
| P < 0dBm                                                                        |  |  |  |  |

#### *3.14.1.3 Test Notes*

Delete me if not required.

## 3.14.2 Digital Modulation

#### 3.14.2.1 Test Instructions

Have the  $\mu$ Controller generate a QPSK modulated signal with pattern 00 01 11 10 with a data rate of 32kbps on the 700mm radio. Validate the following parameters:

• Power output of 1W when power amplifier bias is set to maximum





- Spectral bandwidth of less than 32kHz
- Distinct separation of symbols

### 3.14.2.2 Test Data

| Have the µController generate a QPSK modulated signal with pattern 00 01 11 10 |                                                                                 |                   |  |  |
|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------|--|--|
|                                                                                | with a data rate of 32kbps on the 700mm                                         | radio.            |  |  |
| Parameter                                                                      | Parameter Value Passing Pas<br>(Scope or Spectrum Analyzer Capture) Criteria Fa |                   |  |  |
| Output<br>Power                                                                |                                                                                 | $P = 1W \pm 0.2W$ |  |  |
| Spectral<br>Bandwidth                                                          |                                                                                 | B < 32kHz         |  |  |

| Have the µController generate a QPSK modulated signal with pattern 00 01 11 10 with a data rate of 32kbps on the 700mm radio. Use an SDR to demodulate into symbols |                     |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|
| Capture the I/Q signals (waveforms and constellation)  Passing Criteria Fail                                                                                        |                     |  |  |  |
|                                                                                                                                                                     | Distinct<br>Symbols |  |  |  |

#### 3.14.2.3 Test Notes

Delete me if not required

## 3.14.3 Analog Modulation

### 3.14.3.1 Test Instructions

Have the  $\mu$ Controller generate an amplitude modulated audio signal on the 700mm radio. Validate the following parameters:

- Power output of 1W when power amplifier bias is set to maximum
- Spectral bandwidth of less than 32kHz
- Recognizable demodulated audio

#### 3.14.3.2 Test Data

| Have the $\mu$ Controller generate an amplitude modulated audio signal on the $700mm$ radio. |  |                   |  |
|----------------------------------------------------------------------------------------------|--|-------------------|--|
| Parameter Value Passing Pas<br>(Scope or Spectrum Analyzer Capture) Criteria Fa              |  |                   |  |
| Output<br>Power                                                                              |  | $P = 1W \pm 0.2W$ |  |
| Spectral<br>Bandwidth                                                                        |  | B < 32kHz         |  |





| Have the µController generate an amplitude modulated audio signal on the 700mm radio. Use an SDR to demodulate into audio. |              |      |  |
|----------------------------------------------------------------------------------------------------------------------------|--------------|------|--|
| Possino Poss                                                                                                               |              |      |  |
| Capture the I/Q signals (waveforms)                                                                                        | Criteria     | Fail |  |
|                                                                                                                            | Recognizable |      |  |
|                                                                                                                            | audio        |      |  |

#### 3.14.3.3 Test Notes

Delete me if not required

## 3.15 RF Chain - 700mm Uplink

Results: Pass / Fail

Test Configuration: Doug

This test evaluates the circuit described in RF Demodulator, and Low Noise Amplifier.

## 3.15.1 Test Instructions

Have a radio generate a QPSK modulated signal with pattern  $00\,01\,11\,10$  with a data rate of 20kbps to transmit to the 700mm radio with a received power of -150dBm. Validate the following parameters:

- Signal to noise ratio (SNR) > 30dBm
- Output voltage of 1.65 $V \pm 1V$
- Distinct separation of symbols

#### 3.15.2 Test Data

Have a radio generate a QPSK modulated signal with pattern 00 01 11 10 with a data rate of 20kbps to transmit to the 700mm radio with a received power of -150dBm. Passing Parameter Pass / (Scope or Spectrum Analyzer Capture) Criteria Fail or Signal SNR > 30dBm**SNR** DEMOD\_ID  $V = 1.65V \pm 1V$ DEMOD\_QD  $V = 1.65V \pm 1V$ 

| Have a radio generate a QPSK modulated signal with pattern 00 01 11 10 with a data rate of 20kbps to transmit to the 700mm radio with a received power of |          |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|
| -150dBm.                                                                                                                                                  |          |  |  |
| Capture the I/Q signals (waveforms and constellation)  Passing Pass Fai                                                                                   |          |  |  |
|                                                                                                                                                           | Distinct |  |  |
|                                                                                                                                                           | Symbols  |  |  |

## 3.15.3 Test Notes

Delete me if not required.



