## **EE224**

## Course Project

Arin Weling: 22BI230

Chiransh Somani: 22BI202

Sathvik Reddy: 22B3946

Tanish Raghute: 22B3974

EE 224 PROJECT DESIGN DOCUMENT - FSM x shows marporg baldage male xalous) maying dalage nationalist and SUB(R) MUL (R) ADD (R) (I) I dA codeples (the agree mentioned here eve set a of 1, other S1 S1 MEM S1 D MAM S1 tabacts 51 Apr (cope) It ALV (select lun) MA\_M3/1 1- 20-79 52 52 52 - wadan 39 S2 7W\_39T REWES RE L A\_ULA 2-10\_72 10 10 10 93 W So an \$3 a room with mov \$3,00 C 53 8-ULA E- 2+ AND (R) CRACR) IMP(R) MATERIAL SI (Was) = SI 51 to will set whow of 82 82 53) 53 LW(I) SW(I) BEQ(I) (I) III SIF JW- CT S1 51 SE\_SELSO 3 SE (solest up) -> lo SZ JW ST 52 54 S6000)09A S3 11-21 -55 ALULA - tue EL JLR (I) JAL (I) ALUJA - of - 51 51 87 87 58

## Flowcharts & Controls

S1: Fetch instruction, update Program Counter, store updated program counter value in temporary register Tpc (cas well

#### Elewchert:

"111" → RF\_A1

RF\_D1 → MEM\_Add

MEM\_DataOut → IR

RF\_D1 → ALU\_A

+2 → ALU\_B

ALU\_C  $\longrightarrow$  TPC ALU\_C  $\longrightarrow$  RF\_D3

111' -> RF\_A3

Controls: (the mentioned here eve set to 1, of

MEM\_R 3 MEMORY

ADD (0000) 3 ALU (select lines)

TPC-WE & TPC

RF\_WE & RF

enabled by Ra combinational function of the distinction of the distinc

= (RF\_WE) AND ((A3(2)) AND (NOT AN)

S2 PStore operands for CRI type instructions in T1 and T2, update the nature of Tpc, which will then hold PC+24 IMM\*2 if it is an (I) type instruction

#### Flowchart:

IR q-11 - RF\_A1

IR -8 - RF\_A2

RF\_D1 -> T1

RF\_D2 -> T2

IR -- SE\_in

SE\_out -> LS\_in

LS\_out -> ALU\_B

Tpc -> ALU\_A

ALU\_C -> Tpc

### Controls:

T1-WE 3 T1

T2-WE 3T2

SE\_Sel =0 3 SE (select line) - left poolding

TPC-WE 3 TPC

ADD (0000) & ALU (select lines)

53. The enecution phase, fox all (R) type instructions, BERCI) and ADICI, the updating of registers and operands in the ALU are controlled by ADI, BEB, and Z hits, mas select time thereof Muxes or combinational functions of fed to a RF-WE (write enable) Flowchart: IRO-5 -> SE-IN St Enla (0) 3 St Cooled They TI -> ALU-A RF\_WE BEQ + Z.BEQ & RF if (ADI == '1') then SE-Sel='0' } SE (select lines) SELOUT -> ALU-B A IR (copocode) & ALL (select lines) else li T2 -> ALU\_B if(z == '1') then IRON - RELAS Tpc -> RF\_D3 else URF ALU-C -> RF\_D3 if (Z==6' and ADI == 6') then IR<sub>3-5</sub> -> RF\_A3 storyoth to and storest Read Were the Merony. elsif (Z== 'o' and ADI == '1') then IR6-8-1 RF\_A3 elsif (Z == 1' and ADI == 0') then | 10 30 1111 -> RF\_A3 with the best of S4: For HI, HI instructions, this state involves soleft entending or right extending immediate is in (F) type metructions, and updating on Reg A with the value. Flowehart Controls:  $IR_{0-8} \rightarrow SE_{-in}$ SE\_Sel = FE IR(12) 'SE SE\_out -> RF\_D3 RF\_WE JRF no bush in ALT & MAT IN GOOD IN IRQ-11 -> RF\_A3 amount value in enother voyers in RF M 79 6-111 IRG - PR-A3

55. This state involves computation of the Address in Load instruction and occurry the momenty to update the value in 18the RF.

## Flowchart:

IRO-5 -> SE\_in

SE\_out -> ALU\_B

T2 -> ALU\_A

ALU\_C -> MEM\_Add

MEM\_PateOut -> RF\_D3

IRquy -> RF\_A3

Controls:

SE-Sel = '0' } SE

ADD ('cccc') & ALU (select times)

MEM\_R & MEMORY

RF-WE & RF

S6: This state, in the store instruction computes the daddress using Reg B value stored in T2 and storesthe Reg A value in the Memory.

## Flowchart.

IROS -> SE-in

SELOUT -> ALU-B

T2 -> ALU\_A

ALU-C -> MEM\_Add

T1 -> MEM\_DataIn

Controls:

SE\_Sel = (0) 3 SEO = TOA kno (2) = 5)

ADD (0000) 3 Afe Cselect lines) EA 3

of in (2) the interestions, and updating a ROA

lef ( === (0' and AD == "5") then

MEM-W 3 MEMORY

ST: Used in JAL & JLR instructions, this state stores the instructions counter value in another register in RF.

#### Flowchert:

1111 --- RF\_A1

RF\_D1 - RF\_D3

IRqui RF\_A3

Controls:

REWE YRF

58: For the JAL instruction, we use the value PC+2+Immx2 stored in the PC+ 2+Immx2 stored in the RF.

21

## Flouchart:

IRO-5 SE-in

SEOUT -> LS-in

IS-out -> ALU\_B

Tpc -> ALU-A

ALU-C -> RF\_D3

111' -> RF-A3

### Controls:

P SE-Sel = 'c' & SE

ADD (2000) & ALV (gelect lines)

RF-WE & RF

59: For the JLR instruction, we directly update PC with the value stored in Reg B.

## Flowchart:

IR,-8-> RF\_A2

RF\_D2 -> RF\_ P3

1111 - RP\_A3

#### Controls:

RF-WEZRA

\* control lists corresponding to the Muxes at each input of the components once made clear from the component diagrams, and the data flourcharts indicating which input is taken.



## Register file



## ALU



# Memory



## Temporary Registers







## Left Shifter



## 89gm-Extender (S.E)



#### Component Diagrams

Tuesday, 14 November 2023 9:52 PM



| Only<br>connecti<br>ons<br>shown<br>here) | STATES | 51                     | 52            | 53                      | 54 | \$5 | \$6           | \$7           | \$8 | \$9           | 510 |
|-------------------------------------------|--------|------------------------|---------------|-------------------------|----|-----|---------------|---------------|-----|---------------|-----|
| INPUT                                     |        |                        |               |                         |    |     |               |               |     |               |     |
| A                                         |        | RF_D1                  | TPC           | T1                      | -  | x   | T2            | T2            | Х   | RF_D1         | X   |
| В                                         |        | 000000<br>000000<br>01 | SE(6-<br>16)  | ADI<br>MUX              | ÷  | Х   | SE(6-<br>16)  | SE(6-<br>16)  | Х   | SE(6-<br>16)  | х   |
| SEL                                       |        | ADD<br>(0000)          | ADD<br>(0000) | IR(15<br>down to<br>12) | 2  | X   | ADD<br>(0000) | ADD<br>(0000) | x   | ADD<br>(0000) | X   |
| OUTPUT<br>S                               |        |                        |               |                         |    |     |               |               |     |               |     |
| С                                         |        | TPC,<br>RF_D3<br>RF_W  | TPC           | Z MUX<br>(0)            | ā  | ×   | Mem_A<br>dd   | Mem_A<br>dd   | х   | RF_D3         | X   |









