

# High Speed Query Execution with Accelerators and C++

### **ALEX DATHSKOVSKY**







### Agenda

- Why do we need Accelerator for Analytics?
- Architectural Talk :
  - History of computer architecture
  - How does APU(MFC) fits in
  - What is so special about our APU(MFC)
- How to code it?
  - Process explanation
  - Code example for simple query
  - Code example for complex query and scale



### Agenda

- APU Analytic Processing unit
- MFC Multi Flow Core



# Why Do We Need Query Acceleration?



- Big Data and Analytics become more and more costly
  - Big data become really Big
- Calculation may get really long (days on multiple nodes)
- Energy consumption is a huge factor
  - CPU energy
  - Cooling the data centers
- Cost
  - More Data → More Servers → More Energy → More Expenses



# History Of Computer Architecture



# In The Beginning:



# In The Beginning:





#### Von Neumann Architecture

 Processing unit with arithmetic logic unit and registers

 Control Unit with a program counter

- Memory
- External mass storage
- · 1/0



Source: https://en.wikipedia.org/wiki/Von Neumann architecture



#### CPU

- Executes Instruction sequentially
- Sequence of instructions called a program





# Simple CPU Diagram



Source: https://en.wikipedia.org/wiki/Central\_processing\_unit



#### CPU Types: RISC AND CISC

- RISC Reduced Instruction Set
  - Fixed length instructions
  - Single operation instruction (ADD, SHL, MUL)





### CPU Types: RISC AND CISC

- CISC Complex Instruction Set Computing
  - Variable length instructions
  - Complex Operation instructions (LOAD + ADD + STORE)

Instruction 1 Instruction 2



- Piped Execution
  - Run more then one instruction
  - May stall



Source: https://en.wikipedia.org/wiki/Instruction\_pipelining

Clock cycle



- Branch Prediction
  - Predicts if branch is taken
  - If prediction is wrong flush calculation
  - Uses branch history



Source:: https://en.wikipedia.org/wiki/Branch\_predictor



- Out Of Order
  - Some instruction may be reordered
  - Less stalling
  - Cannot reorder if RAW



Source:: https://www.semanticscholar.org/paper/RISC-V-Reward:-Building-Out-of-Order-Processors-in-Zekany-Tan/f7f6d27f334604c3c85f0b8d21d2a9b4df22a983





From F. Yazdanpanah, C. Alvarez-Martinez, D. Jimenez-Gonzalez and Y. Etsion, "Hybrid Dataflow/von-Neumann Architectures," in IEEE Transactions on Parallel and Distributed Systems



- Processing more data by each instruction
- Single Instruction Multiple Data
- Vector Machines





# GPUs Do It Better (Sometimes)

- Built to accelerate parallel application especially video games
- GPGPU changed it from video games to general parallelism
- Single Instruction Multiple Threads





# Simple GPU Diagram





#### **GPU Evolution**



GH100 GPU with 144 SMs



# GPU System Architecture



Source: https://insujang.github.io/2017-04-27/gpu-architecture-overview/







- No Program Counter
- Execution occurs when data is ready
- Can be non-deterministic



J. Dennis, David Misunas "A Preliminary Architecture for a Basic Data Flow Processor" ISCA 1974



- Pros:
  - Natively parallel
  - Reduces data hazards



- Cons:
  - Functions, Loops, Recursion
  - Memory
  - Interrupts and Exceptions
  - Debugging
  - Programming



### What Can We do?





# MFC Architecture



#### MFC

- Performs very complex operations in one instruction
- Handle large amounts of data
- Vector Instructions (threads)
- Support divergence between flows



#### MFC - Program

- Each Basic Block of the Program is a DFG (Handling Multiple Data)
- At The end of Each DFG there's a jump to a new DFG
- All flows start at DFG1
- Program Ends when all flows are at Terminator DFG



# MFC - Program





#### MFC - CGRA

- Mesh of nodes
- Nodes connected with static switches
- Every Node has its own operation
- Tokens Correspond to flow
- Tokens pass Through execution Nodes and end in TERM
- TERM node determines next DFG for each flow
- 3 different state storges:
  - LVC
  - Memory
  - Streaming Buffer



# MFC – Compute Fabric (CGRA)





#### MFC - CGRA





### Memory Sub-System

- L1 HW managed cache backed by L2 and main DRAM
- LVC Register (if we had registers) used to pass information between DFGS
- Streaming Buffer SW managed and can be used to exchange information between components of the SoC
- System accessed by large number of LSUs
- Allows Large Number Of accesses



# Memory Sub-System





# How to Code It?



## DOGE- Dataflow Oriented Graph Execution

- A low-level interface to the APU
- Similar to CUDA
- Gives the user to ability to access low level instruction and device built-ins
- Clang frontend and LLVM backend



# DOGE- Dataflow Oriented Graph Execution Kernel:

```
KERNEL_DEFINE(ex1_single_dfg, long* d_out0) {
   int tid = get_flow_id();
   d_out0[tid] = 14*tid + 11;
   return;
}
```

# DOGE- Dataflow Oriented Graph Execution Host Code:

```
long* d out0 = apu::memory mgr::DeviceMemMgr::GetInstance().Allocate(
                 NUM OF ELEMS*sizeof(long));
long* h out0 = new long[NUM OF ELEMS]; //output array
for (int i = 0; i < NUM OF ELEMS; <math>i \leftrightarrow i) {
  h out0[i] = EMPTY KEY 64;
apu::memory mgr::DeviceMemMgr::GetInstance().CopyToDevice(
                 h out0, d out0, NUM OF ELEMS*sizeof(long));
KERNEL LAUNCH(ex1 single dfg,1,BLOCK SIZE,d out0);
// Copy the GPU memory back to the CPU here
apu::memory mgr::DeviceMemMgr::GetInstance().CopyFromDevice(
                 h out0, d out0, NUM OF ELEMS*sizeof(long));
fmt::print("h out[\{\}] = \{\} \setminus n", 1, h out[\{\}]);
```

# DOGE- Dataflow Oriented Graph Execution DFGs:



## DOGE:





# DOGE- Dataflow Oriented Graph Execution

- Writing parallel code is hard
- Implementing SQL cases is even harder



#### **PIDGIN**

Code generation for Query Execution



# PIDGIN: SQL Simple Case

| ID   | Planet  |
|------|---------|
| 1    | Mars    |
| 42   | Neptune |
| 2    | Mars    |
| 5    | Venus   |
| None | Mars    |
| None | Venus   |
| 41   | Neptune |
| 99   | None    |
| 19   | None    |



# PIDGIN: SQL Simple Case

- 1 SELECT \*
- 2 FROM TBL WHERE planet=='Mars'



#### **PIDGIN: PLAN**



simple\_filter\_plan



```
// SchemaType3 columns: i, Planet
using SchemaType3 = Schema<Int64Type, FLBAType<7>>;
using RowFormatType19 = RowFormat<SchemaType3>;
using InputBufferType18 = TileBufferOperator<RowFormatType19>;
// MFCLiteralType11: Mars
using MFCLiteralType11 = StringLiteral<'M', 'a', 'r', 's'>;
using RowFormatType2 = RowFormat<SchemaType3>;
// MFCColumnValueType17: planet
using MFCColumnValueType17 = ColumnValue<RowFormatType2, 1>;
// MFCEqualsType16: (planet) MFCEquals (Mars)
using MFCEqualsType16 = Equals<MFCColumnValueType17, MFCLiteralType11>;
```

```
// MFCColumnValueType15: Planet
using MFCColumnValueType15 = ColumnValue<RowFormatType2, 1>;
// MFCIsNotNullType14: MFCIsNotNull(planet)
using MFCIsNotNullType14 = IsNotNull<MFCColumnValueType15>;
// MFCLogicalAndType13: (MFCIsNotNull(planet))
// MFCLogicalAnd ((Planet) MFCEquals (Mars))
using MFCLogicalAndType13 = LogicalAnd<MFCIsNotNullType14, MFCEqualsType16>;
using FilterType5 = Filter<RowFormatType2, MFCLogicalAndType13>;
using ResultTableBufferType1 = TileBufferOperator<RowFormatType2>;
```

```
using OutputFormat = RowFormatType2;
static const vector<std::string> OutputFormatNames{"i","planet"};

template<class NextProcessor>
using FilterRowProcessorType4 = FilterRowProcessor<FilterType5, NextProcessor>;

template<class NextProcessor>
using RowScanType12 = RowScan<RowFormatType19, NextProcessor>;

using InputFormats = std::tuple<RowFormatType19>;
```

```
// RowScan->FilterRowProcessor->RowSink
using CompositionType20 = ComposeProcessors<RowScanType12,</pre>
                                             FilterRowProcessorType4,
                                             RowSinkType0>;
// RowScan->FilterRowProcessor->RowSink
KERNEL DEFINE (kernel0, size t num rows, uint8 t* arg0,
uint8 t* arg1, uint8 t* arg2) {
  CompositionType20 kernel0 plan(arg0, arg1, arg2);
  auto thread id = git flow id();
  auto stride size = get flow block();
  for (size t row idx = thread id; row idx < num rows; row idx += stride size) {
    kernel0 plan.Process(row idx);
```

#### **PIDGIN**

- That was an example of a very simple kernel
- Pidgin can scale out to any Query



## PIDGIN: Complex Case

```
SELECT c.contactIDX
FROM [contacts] c
INNER JOIN [orders] o
ON c.contactIDX = o.contactIDX
WHERE o.orderdate >= date_add(current_date, -365)
AND c.country = 'Imaginary Country'
GROUP BY c.contactIDX;
```



## PIDGIN: Complex Case kernels

```
// RowScan->FilterRowProcessor->ProjectionRowProcessor->HashJoinSinkProcessor
KERNEL_DEFINE(kernel0, size_t num_rows, uint8_t* arg0, uint8_t* arg1, uint8_t* arg2, uint8_t* arg3) {
   CompositionType42 kernel0_plan(arg0, arg1, arg2, arg3);
   auto thread_id = (blockDim.x * threadIdx.y + threadIdx.x);
   auto stride_size = blockDim.x * blockDim.y;
   for (size_t row_idx = thread_id; row_idx < num_rows; row_idx += stride_size) {
      kernel0_plan.Process(row_idx);
   }
}</pre>
```



## PIDGIN: Complex Case kernels

```
// RowScan->FilterRowProcessor->ProjectionRowProcessor->
// HashJoinPipeProcessor->ProjectionRowProcessor->GroupByRowProcessor
KERNEL_DEFINE(kernel1, size_t num_rows, uint8_t* arg0, uint8_t* arg1, uint8_t* arg2,
uint8_t* arg3, uint8_t* arg4, uint8_t* arg5) {
   CompositionType99 kernel1_plan(arg0, arg1, arg2, arg3, arg4, arg5);
   auto thread_id = (blockDim.x * threadIdx.y + threadIdx.x);
   auto stride_size = blockDim.x * blockDim.y;
   for (size_t row_idx = thread_id; row_idx < num_rows; row_idx += stride_size) {
        kernel1_plan.Process(row_idx);
   }
}</pre>
```

## PIDGIN: Complex Case kernels

```
// GroupByRowScan->ProjectionRowProcessor->RowSink
KERNEL_DEFINE(kernel2, size_t num_rows, uint8_t* arg0, uint8_t* arg1, uint8_t* arg2) {
   CompositionType60 kernel2_plan(arg0, arg1, arg2);
   auto thread_id = (blockDim.x * threadIdx.y + threadIdx.x);
   auto stride_size = blockDim.x * blockDim.y;
   for (size_t row_idx = thread_id; row_idx < num_rows; row_idx += stride_size) {
     kernel2_plan.Process(row_idx);
   }
}</pre>
```



Questions?



THANK YOU!