### STM32 簡介

Jim Huang (黃敬群) <jserv@0xlab.org>

Developer, Oxlab

## Rights to Copy

© Copyright 2012 **0xlab** http://0xlab.org/

contact@0xlab.org

Latest update: July 5, 2012



#### Attribution - ShareAlike 3.0

#### You are free

- to copy, distribute, display, and perform the work
- to make derivative works
- to make commercial use of the work

#### **Under the following conditions**

(BY:) Attribution. You must give the original author credit.

Share Alike. If you alter, transform, or build upon this work, you may distribute the resulting work only under a license identical to this one.

 For any reuse or distribution, you must make clear to others the license terms of this work.

Any of these conditions can be waived if you get permission from the copyright holder.

Your fair use and other rights are in no way affected by the above.

License text: http://creativecommons.org/licenses/by-sa/3.0/legalcode

### 術語

- ART Accelerator ™ : ST's adaptive real-time memory accelerator
- CMSIS: Cortex™ microcontroller software interface standard
- MCU: microcontroller unit
- DSC: digital signal controller
- DSP: digital signal processor
- FPU: floating point unit
- RTC: real-time clock
- MPU: memory protection unit
- FSMC: flexible static memory controller



- Agenda (1) STM32 平台資訊
  - (2) ARM Cortex-M 概述
  - (3) STM32 **延伸**



## STM32 平台資訊



## STM32F4 系列:高效數位訊號控制

**FPU** 

#### Cortex-M4





Single precision

Ease of use

Better code efficiency

Faster time to market

Eliminate scaling and saturation

Easier support for meta-language to



#### **MCU**

Ease of use of C programming Interrupt handling Ultra-low power



#### **DSP**

Harvard architecture
Single-cycle MAC
Barrel shifter



















### 低功耗設計



- ART Accelerator<sup>™</sup> reducing the number of accesses to Flash
- Voltage scaling to optimize performance/power consumption
- VDD min down to 1.7 V
- Low-power modes with backup SRAM and RTC support

### STM32F 系列產品線



### STM32F 系列產品線

#### 4 product series

Common core peripherals and architecture:

Communication peripherals: USART, SPI, I<sup>2</sup>C Multiple general-purpose timers Integrated reset and brown-out warning Multiple DMA 2x watchdogs Real-time clock Integrated regulator PLL and clock circuit External memory interface (FSMC) Dual 12-bit DAC Up to 3x 12-bit ADC (up to 0.41 µs) Main oscillator and 32 kHz oscillator Low-speed and high-speed internal RC oscillators -40 to +85 °C and up to 105 °C operating temperature range Low voltage 2.0 to 3.6 V or 1.65/1.7 to 3.6 V (depending on series) 5.0 V tolerant I/Os Temperature sensor

STM32 F4 series - High performance with DSP (STM32F405/415/407/417)

| 168 MHz<br>Cortex-M4<br>with DSP<br>and FPU | Up to<br>192-Kbyte<br>SRAM | Up to<br>1-Mbyte<br>Flash   | 2x USB<br>2.0 OTG<br>FS/HS | 3-phase<br>MC timer | 2x CAN<br>2.0B | SDIO<br>2x I <sup>2</sup> S audio<br>Camera IF |                       | Crypto/hash<br>processor<br>and RNG |
|---------------------------------------------|----------------------------|-----------------------------|----------------------------|---------------------|----------------|------------------------------------------------|-----------------------|-------------------------------------|
| STM32 F2 s                                  | eries - High               | performance                 | (STM32F20                  | 5/215/207/217       | )              |                                                |                       |                                     |
| 120 MHz<br>Cortex-M3<br>CPU                 | Up to<br>128-Kbyte<br>SRAM | Up to<br>1-Mbyte<br>Flash   | 2x USB<br>2.0 OTG<br>FS/HS | 3-phase<br>MC timer | 2x CAN<br>2.0B | SDIO<br>2x I <sup>2</sup> S audio<br>Camera IF | Ethernet<br>IEEE 1588 | Crypto/hash<br>processor<br>and RNG |
| STM32 F1 s                                  | eries - Conn               | ectivity line (             | STM32F105                  | (107)               |                |                                                |                       |                                     |
| 72 MHz<br>Cortex-M3<br>CPU                  | Up to<br>64-Kbyte<br>SRAM  | Up to<br>256-Kbyte<br>Flash | USB 2.0<br>OTG FS          | 3-phase<br>MC timer | 2x CAN<br>2.0B | 2x I2S audio                                   | Ethernet<br>IEEE 1588 |                                     |
| STM32 F1 s                                  | eries - Perfo              | rmance line                 | (STM32F103                 | )                   |                |                                                |                       |                                     |

3-phase

MC timer

CAN

2.0B

SDIO

2x 12S

STM32 F1 series - USB Access line (STM32F102)

Up to

96-Kbyte

SRAM

STM32 F1 series - Access line (STM32F101)

| 36 MHz    | Up to    | Up to   |
|-----------|----------|---------|
| Cortex-M3 | 80-Kbyte | 1-Mbyte |
| CPU       | SRAM     | Flash   |

72 MHz

Cortex-M3

CPU

STM32 F1 series - Value line (STM32F100)

| 24 MHz<br>Cortex-M3<br>CPU | Up to<br>32-Kbyte<br>SRAM | Up to<br>512-Kbyte<br>Flash | 3-phase<br>MC timer | CEC |
|----------------------------|---------------------------|-----------------------------|---------------------|-----|
| 010                        | OI II II II I             | 1 POOT                      |                     |     |

Up to

1-Mbyte

Flash

USB FS

device

STM32 L1 series - Ultra-low-power (STM32F151/152)







## STM32F4 block diagram

#### **Feature highlight**

- 168 MHz Cortex-M4 CPU
  - Floating point unit (FPU)
  - ART Accelerator TM
  - Multi-level AHB bus matrix
- 1-Mbyte Flash, 192-Kbyte SRAM
- 1.7 to 3.6 V supply
- RTC: <1 µA typ, sub second accuracy</li>
- 2x full duplex I<sup>2</sup>S
- 3x 12-bit ADC0.41 µs/2.4 MSPS
- 168 MHz timers



Crypto/hash processor on STM32F417 and STM32F415

### STM32F4 應用領域





**Building** 



Industrial automation and solar panels

Security/fire/HVAC





Transportation

Test and measurem



Medical

Consumer



Communication

## ARM Cortex-M 概述



#### ARM Cortex-M3

- 哈佛架構
- 具有分支預測功能的三級 pipeline
- 指令集: Thumb-2
- 具備硬體除法與單週期乘法的 ALU
- Cortex-M3
  - NVIC
  - MPU (optional)
  - ETM (optional)





### ARM Cortex 系列

- 2004年推出 ARMv7 架构,应用在 Cortex™ 处理器家族
- Cortex 处理器分为三种
  - A 系列, 适用于复杂操作系统和应用程序
  - R 系列,适用于嵌入式实时系统
  - M 系列,适用于对成本敏感的深嵌入式领域



### ARM Cortex 系列

- ARMv7-A(应用程序)
  - 内存控制器 (MMU), 支持虚拟存储器
  - 满足多任务操作系统的需要
- ARMv7-R(实时系统)
  - 内存保护单元 (MPU)
  - 低延迟,可预测性实时需要
  - 支持原有嵌入式系统的升级
- ARMv7-M(微控制器)
  - 最少的门数目
  - "深"嵌入式 (Deeply embedded)
  - 可与 ARMv7-R 紧密协作



#### ARM Cortex-M3

- 哈佛结构
  - 指令总线和数据总线分离,允许并行地取指和数据存储
- 1.25DMIPS/MHz , 0.19mW/MHz
- Thumb-2 指令集拥有 32 位的性能和 16 位的代码 密度
- 单周期乘法和硬件除法
- · Cortex-M3 核内部集成了嵌入式高速中断控制器:
  - 低中断响应时间,最低可达 6 个 CPU 周期(内部中断)
  - 从低功耗模式被唤醒也只需 6 个 CPU 周期
- 相比于 ARM7TDMI , Cortex-M3 内核要快 35% 且 减少了 45% 的代码



#### Cortex-M3 interrupt versus ARM7TDMI





#### ARM Cortex-M3

- 三级流水线
  - 取指,解码和执行
- 单信号周期乘法

| Source    | Destination | Cycles |
|-----------|-------------|--------|
| 16b x 16b | 32b         | 1      |
| 32b x 16b | 32b         | 1      |
| 32b x 32b | 32b         | 1      |
| 32b x 32b | 64b         | 3-7*   |

- 硬件除法
  - UDIV & SDIV
  - 指令执行需要2到12周期,取决与被除数与除数
  - 两者越相近指令完成越快
  - 指令可以被中断(丢弃/重启)



#### ARM Cortex-M3 vs. ARM7

|           | ARM7TDMI-S                      | Cortex-M3                                                                                                |
|-----------|---------------------------------|----------------------------------------------------------------------------------------------------------|
| 体系结构      | v4T                             | v7M                                                                                                      |
| 指令集       | ARM (32-bit) & Thumb (16-bit)   | Thumb-2 (Merged 32/16-bit)                                                                               |
| DMIPS/MHz | 0.74 Thumb / 0.93 ARM           | 1.25 Thumb-2                                                                                             |
| 流水线       | 3-Stage                         | 3-Stage + Branch Speculation                                                                             |
| 中断        | FIQ / IRQ                       | NMI, SysTick and up to 240 interrupts.<br>Integrated NVIC Interrupt Controller up<br>to 1-255 Priorities |
| 中断响应时间    | 24-42 Cycles (Depending on LSM) | 12 Cycles (6 when Tail Chaining)                                                                         |
| 存储器印射     | Undefined                       | Architecture Defined                                                                                     |
| 系统状态      | PSR. 6 modes. 20 Banked regs    | xPSR. 2 modes. Stacked regs (1 bank)                                                                     |
| 睡眠模式      | No                              | Three                                                                                                    |

#### · Cortex-M3 附加的特性

- 简化了跟踪调试接口的管脚,从9脚减少到2或3脚
- 一 硬件中断处理不需要汇编代码
- 综合的原子位操作改进了数据存储
- 扩展的数据观测点 & Flash 保护技术
- 嵌入式的睡眠控制和掉电模式
- 可选择的小型的存储器保护单元 (MPU) 和 嵌入式跟踪宏单元 (ETM)



## Register

| R0 |  |
|----|--|
| R1 |  |
| R2 |  |
| R3 |  |
| R4 |  |
| R5 |  |
| R6 |  |
| R7 |  |
| •  |  |

| R8       |
|----------|
| R9       |
| R10      |
| R11      |
| R12      |
| R13 (SP) |
| R14 (LR) |
| R15 (PC) |

PSR

CONTROL

PRIMASK
FAULTMASK
BASEPRI

- R0 R12
- General Purpose
- R13
- Stack Pointer
- R14
- Link Register
- R15
- Program Counter



## Memory Map

- CM3 has a fixed memory map
- Easy to port software
- 4GB Address Space
- STM32





#### Reset

- SP from address 0x0
- PC from address 0x4
- Address is mapped to Flash





# STM32 延伸



## STM32 延伸

- ART
- 6502 sumulator
- Quake



- ART
- ART\_work 是 ART 板在 PC 上的配套软件,修改至 Arduino IDE (ART 是使用 STM32F407VG 芯片,兼容 Arduino 接口核心小板)
- ART\_work 携带 ARM embedded 版本的 GNU GCC,并采用 STM32 DFU 作为下载方式。
   从而能够使用一条 USB 线把程序下载和 RT-Thread 里的 shell 操作都搞定
- ART的创新有几点:
  - 一兼容 Arduino,不仅是 Arduino 硬件接口,也兼容 Arduino 软件语法,源文件。 ART\_work 的 examples 都未经修改,直接引用 Arduino 的例程
  - 使用实时多任务的 RT-Thread 操作系统,也相应的获得其中的功能特性:虚拟文件系统(默认加载只读文件系统、 FAT 文件系统),pthreads 库等

 Arduino 程序编译形成单独可执行的程序。这个是在 ARM Cortex-M3/M4 上未使用
 MMU 而实现的一种伪进程技术;依赖于这种方式,把多个 Arduino 程序进行并行化, 形成多任务目的

NINS LA DII

http://www.rt-thread.org/phpbbforum/viewtopic.php?f=27&t=1752



#### 6502 simulator!

- https://plus.google.com/106353937620710166166/ posts/eZ6AgpxHVug
- After a few optimizations, and actually compiling with -O3 instead of -Os, the simulator is effectively doing a 17.8 MHz 6502.
- more benchmarking in the meantime-- with the more intensive instructions, the sim slows down to about 3MHz. Boo. On the other hand, EhBasic has been added to the mix, and a bug with the BMI instruction was fixed.



#### Quake

- https://plus.google.com/106353937620710166166/ posts/eZ6AgpxHVug
- https://plus.google.com/photos/103257746843984 378946/albums/5714631288595384433/5714591 873201494850



### 參考資料

- STM32 F4 series, High-performance Cortex<sup>™</sup>-M4 MCU, STMicroelectronics
- Embedded Programming with the GNU Toolchain, Vijay Kumar B.



