# RALINK TECHNOLOGY, CORP.

RT5350

# Copyright © 2009 Ralink Technology, Corp. All Rights Reserved.

This document is property of Ralink Technology Corporation Transmittal, receipt, or possession of this document does not express, license, or imply any rights to use, sell, design, or manufacture from this information or the software documented herein. No reproduction, publication, or disclosure of this information, in whole or in part, shall be allowed, unless the prior written consent of Ralink Technology Corporation is obtained.

NOTE: THIS DOCUMENT CONTAINS SENSITIVE INFORMATION AND HAS RESTRICTED DISTRIBUTION.





## Contents

| 1  | GENERAL DESCRIPTION                                               | 4   |
|----|-------------------------------------------------------------------|-----|
|    | 1.1 RT5350 Information                                            | 8   |
| 2  | SYSTEM CONNECTOR                                                  | 9   |
|    | 2.1 PIN-OUT DEFINITION FOR USB PORT (5V)                          | 9   |
|    | 2.2 SIGNALS FUNCTIONAL DESCRIPTION                                |     |
| 3. | AP CONNECTION                                                     |     |
| 3. |                                                                   |     |
|    | 3.1 CRITICAL SIGNAL CONNECTIONS                                   | 12  |
|    | 3.2 RT5350 PLL LOOP FILTER CONNECTION                             |     |
|    | 3.3 RT5350 EPHY_REF_RES CONNECTION                                | 13  |
| 4. | CONSOLE PORT                                                      | 14  |
|    | 4.1 PIN-OUT DEFINITION                                            | 1/1 |
|    | 4.2 CONSOLE PORT CONNECTION                                       |     |
|    | 4.3 PC COM PORT SETTING                                           |     |
| _  |                                                                   |     |
| 5. | JTAG PORT                                                         | 15  |
|    | 5.1 PIN-OUT DEFINITION                                            |     |
|    | 5.2 JTAG PORT CONNECTION                                          |     |
| 6. | GPIO USAGE                                                        | 16  |
|    | BOOT STRAPPING                                                    |     |
| 7. |                                                                   |     |
|    | 7.1 BOOT STRAPPING DEFINITION FOR AP.                             |     |
| 8. | LAYOUT GUIDELINE DETAILS                                          | 18  |
| _  |                                                                   |     |
|    |                                                                   |     |
|    | 8.1.1 RT5350 power topology                                       |     |
|    |                                                                   |     |
|    | 8.1.3 Rt5350 PMU system SOC_1.8VD DC electrical characteristics   |     |
|    | 8.1.5 3.3V Connection                                             |     |
|    | 8.1.6 1.2V LDO Regulator Connection                               |     |
|    | 8.1.7 General Digital Power Connection                            |     |
|    | 8.1.8 RF LDO CONNECTIONS                                          |     |
|    | 8.2 USB Section of RT5350                                         |     |
|    | 8.3 USB PLANE FOR ESD                                             |     |
| 4  | 8.4 SDRAM INTERFACE CONNECTIVITY                                  | 30  |
|    | 8.5 SDRAM GROUND PLANE                                            | 30  |
|    | 8.6 SDRAM ROUTING CONSTRAINTS                                     | 31  |
|    | 8.7 ETHERNET MEDIUM DEPENDENT INTERFACE (MDI) ROUTING CONSTRAINTS |     |
|    | 8.8 ETHERNET POWER                                                | 33  |
|    | 8.9 ETHERNET EPHY_REF_RES                                         | 34  |
|    | 8.10 ETHERNET PLANE FOR ESD & HI-POT                              | 35  |
| 9. | ANTENNA LOCATION                                                  | 36  |
|    | UPDATE HISTORY                                                    |     |
| 10 | UPDATE HISTORY                                                    | 36  |



## **List of Figures**

| FIGURE 1: RT5350 AP TOP SIDE                                                | 4        |
|-----------------------------------------------------------------------------|----------|
| Figure 2: RT5350 AP Bottom Side                                             | 4        |
| FIGURE 3: RT5350 AP PLACEMENT TOP SIDE                                      | 5        |
| FIGURE 4: RT5350 AP PLACEMENT BOTTOM SIDE                                   | 5        |
| FIGURE 5: RT5350 FUNCTION BLOCK DIAGRAM                                     | 8        |
| FIGURE 6: USB UPHY_VBUS/UPHY_ID IN EACH PROJECT TABLE                       | <u>9</u> |
| Figure 7: Console port adapter circuit                                      | 12       |
| Figure 8: PLL external loop filter                                          | 13       |
| FIGURE 9: EPHY_REF_RES                                                      | 13       |
| Figure 10: Console Port Connection                                          | 14       |
| FIGURE 11: PC COM PORT SETTING                                              | 14       |
| Figure 12: WPS switch connection                                            | 16       |
| Figure 13: RT5350 Power block                                               | 21       |
| Figure 14: PMU Power Sequence                                               | 21       |
| FIGURE 15: RT5350 SYSTEM SOC_1.8VD DC ELECTRICAL CHARACTERISTICS            | 22       |
| FIGURE 16: RT5350 PMU BLOCK DIAGRAM                                         | 22       |
| FIGURE 17: RT5350 PMU SYSTEM CIRCUIT CONNECTION                             | 23       |
| FIGURE 18: RT5350 PMU LAYOUT                                                | 23       |
| Figure 19: 1.2V LDO REGULATOR CONNECTION                                    | 24       |
| Figure 20: RT5350 Digital Important Power Pins Circuit                      | 25       |
| FIGURE 21: RT5350 RF IMPORTANT POWER PINS CIRCUIT                           | 26       |
| FIGURE 22: RT5350 RF_V12A POWER PINS LAYOUT                                 | 27       |
| Figure 23: RT5350 RF PLL_V12A Power Pins Layout                             | 27       |
| Figure 24: RT5350 USB Port Connection                                       | 28       |
| Figure 25: RT5350 USB power circuit diagram                                 |          |
| Figure 26: USB Layout for ESD                                               | 29       |
| FIGURE 27: DATA BUS 16 BITS WIDE MEMORY DEVICES CONNECTED TO THE CONTROLLER | 30       |
| Figure 28: SDRAM Ground plane                                               | 30       |
| FIGURE 29: SDRAM 16 BIT WIDE MEMORY DIAGRAM                                 | 31       |
| Figure 30: MDI Interface Connectivity                                       | 32       |
| Figure 31: EPHY_V33A power trace                                            | 33       |
| Figure 32: EPHY_REF_RES Signals                                             | 34       |
| Figure 33: Ethernet Hi-Pot Layout                                           | 35       |
| Figure 34: Ethernet Isolation Layout                                        | 35       |



# 1 GENERAL DESCRIPTION

This document provides the detailed RT5350 AP mechanical & interface specifications for application. The subsequent photos are of the RT5350 AP.



Figure 1: RT5350 AP Top Side



Figure 2: RT5350 AP Bottom Side





Figure 3: RT5350 AP Placement Top Side



Figure 4: RT5350 AP Placement Bottom Side

| Item         | Description                     | Note              |
|--------------|---------------------------------|-------------------|
| Connector    |                                 |                   |
| 1            | RT5350 JTAG Port                | Header pin 2X7    |
| 2            | RT5350 Console Port             | Header pin 1X4    |
| 3            | Power Jack                      | 5V Input          |
| 4            | 4 Port RJ-45                    | LAN Ports         |
| 5            | 1 Port RJ-45                    | WAN Port          |
| Push Button  |                                 |                   |
| 6            | Reset Push Button               |                   |
| 7            | Factory Default Push Button     | + ()              |
| 8            | WPS Push Button                 | Temporary useless |
| DC-DC PWM Sw | itching Power                   |                   |
| 9            | Step-Down regulator, 2A, 380KHz | 5V to 3.3V        |
| MOSFET       |                                 | A                 |
| 10           | MOSFET, N and P-ch, N-Id=3A     | 1.85V for RT5350  |
| IC           |                                 |                   |
| 11           | 11n SoC, 1T1R, RT5350           |                   |
| 12           | SDRAM , 16M*16 120MHz, 3.3V     |                   |
| 13           | SPI Flash, 4Mbytes              |                   |
| LED          | 481                             | •                 |
| 14           | LED, green                      |                   |
| Transformer  |                                 |                   |
| 15           | X'MER, 1:1, 5 port+             | 4 LAN + 1WAN      |
| X'tal        |                                 |                   |
| 16           | XTAL, 20MHz, CL=15pF, 15ppm     | For RT5350        |
| USB          |                                 |                   |
| 17           | USB 2.0 port 0                  | Host              |
|              |                                 |                   |



These abbreviations are used in this document:

| Туре | Description                                       |  |
|------|---------------------------------------------------|--|
| I    | indicates signal is input                         |  |
| 0    | indicates signal is output                        |  |
| 1/0  | indicates signal is bidirectional                 |  |
| OD   | indicates signal is open drain                    |  |
| Р    | indicates signal is power                         |  |
| #    | All pin names with the _# suffix are asserted low |  |
| D+   | Differential pair positive                        |  |
| D-   | Differential pair negative                        |  |
| NC   | No Connect                                        |  |

intinalization is an interest contract the contract to the con



#### 1.1 RT5350 Information

| Chip      | RT5350                                                            |
|-----------|-------------------------------------------------------------------|
| Front-end | 1-TX/1-RX                                                         |
| Band      | 2.4 GHz                                                           |
| Package   | TFBGA-196 ball                                                    |
| Dimension | 12mmx12mm                                                         |
| СРИ       | 360/350/320/300 MHz                                               |
| SDRAM     | 16-bit SDRAM (up to 64 Mbytes)                                    |
| SPI Flash | Yes                                                               |
| NOR Flash | No                                                                |
| Ethernet  | Embedded a 5-port 10/100Mbps Ethernet switch and a 5-port UTP PHY |
| USB 2.0   | YES, USB 2.0 host/Device x1                                       |





## **2 SYSTEM CONNECTOR**

This section provides information about the RT5350 AP system connector pin-out definitions for different applications.

## 2.1 Pin-Out Definition for USB Port (5V)

The subsequent table provides the system connector pin definitions for USB AP interface with 5V supply.

| Pin # | Name         | Туре |  |
|-------|--------------|------|--|
|       | USB Port 0   |      |  |
| 1     | 5V           | Р    |  |
| 2     | USBPHY0_PADM | D-   |  |
| 3     | USBPHY0_PADP | D+   |  |
| 4     | GND          | Р    |  |

#### USB UPHY\_VBUS/UPHY\_ID in each project

| Project                     |                                                                   | RT3883/<br>RT3662 | RT3352      | RT5350      |
|-----------------------------|-------------------------------------------------------------------|-------------------|-------------|-------------|
| Type (OTG /<br>non-OTG)     | отс                                                               | non-OTG           | non-OTG     | non-OTG     |
| Need 5V power for UPHY_VBUS | Yes                                                               | No                | No          | No          |
| USB0<br>Host/Device         | by resistors for UPHY_ID<br>pull Low : Host<br>pull High : Device |                   | by software | by software |
| USB1<br>Host/Device         | No USB1                                                           | Host only         | Host only   | No USB1     |
| VBUS voltage<br>input spec  | 5.5V – 4.5 V (5V +/-10%)                                          | N/A               | N/A         | N/A         |

Figure 6: USB UPHY\_VBUS/UPHY\_ID in each project Table



# 2.2 Signals Functional Description

The subsequent table provides the system pin definitions for **USB Port interface** with 3.3V/1.2V supply.

| IC Ball Name    | Ball Number | Description                                                             |
|-----------------|-------------|-------------------------------------------------------------------------|
| UPHY0_VDDA_V33A | N11         | 3.3v USB PHY analog power supply                                        |
| UPHY0_VDDL_V12D | P13         | 1.2v USB PHY digital power supply                                       |
| UPHY0_VRES      | P11         | Connect to an external 8.2K Ohm resistor for band-gap reference circuit |
| UPHY0_PADM      | N12         | USB data pin Data-                                                      |
| UPHY0_PADP      | P12         | USB data pin Data+                                                      |

The subsequent table provides the system pin definitions for **5-Port PHY interface**.

| The subsequent table provides the system pin definitions for 3-1 of C1111 interface. |             |                                                |  |
|--------------------------------------------------------------------------------------|-------------|------------------------------------------------|--|
| Ball Name                                                                            | Ball Number | Description                                    |  |
| EPHY_RXN_P0                                                                          | L5          | 10/100 PHY Port #0 RXN                         |  |
| EPHY_RXP_P0                                                                          | M5          | 10/100 PHY Port #0 RXP                         |  |
| EPHY_TXN_P0                                                                          | N5          | 10/100 PHY Port #0 TXN                         |  |
| EPHY_TXP_P0                                                                          | P5          | 10/100 PHY Port #0 TXP                         |  |
| EPHY_RXN_P1                                                                          | L6          | 10/100 PHY Port #1 RXN                         |  |
| EPHY_RXP_P1                                                                          | M6          | 10/100 PHY Port #1 RXP                         |  |
| EPHY_TXN_P1                                                                          | N6          | 10/100 PHY Port #1 TXN                         |  |
| EPHY_TXP_P1                                                                          | P6          | 10/100 PHY Port #1 TXP                         |  |
| EPHY_RXN_P2                                                                          | N7          | 10/100 PHY Port #2 RXN                         |  |
| EPHY_RXP_P2                                                                          | P7          | 10/100 PHY PORT #2 RXN  10/100 PHY Port #2 RXP |  |
| EPHY_TXN_P2                                                                          | M7          | 10/100 PHY Port #2 TXN                         |  |

| Ball Name    | Ball Number | Description                                                        |
|--------------|-------------|--------------------------------------------------------------------|
| EPHY_TXP_P2  | L7          | 10/100 PHY Port #2 TXP                                             |
| EPHY_RXN_P3  | M8          | 10/100 PHY Port #3 RXN                                             |
| EPHY_RXP_P3  | L8          | 10/100 PHY Port #3 RXP                                             |
| EPHY_TXN_P3  | N8          | 10/100 PHY Port #3 TXN                                             |
| EPHY_TXP_P3  | P8          | 10/100 PHY Port #3 TXP                                             |
| EPHY_RXN_P4  | N9          | 10/100 PHY Port #4 RXN                                             |
| EPHY_RXP_P4  | P9          | 10/100 PHY Port #4 RXP                                             |
| EPHY_TXN_P4  | M9          | 10/100 PHY Port #4 TXN                                             |
| EPHY_TXP_P4  | L9          | 10/100 PHY Port #4 TXP                                             |
| EPHY_REF_RES | P4          | Connects to an external resistor to provide accurate bias current. |



# 3 AP CONNECTION

## 3.1 Critical Signal Connections

Following are suggestions for critical signal connections.

| RT5350 Pin # | RT5350 Pin Name | Description                                                                                                                                                                              |  |
|--------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| L1           | EPHY_LED1_N     |                                                                                                                                                                                          |  |
| L4           | EPHY_LED2_N     | If these pins are also for EPHY LED(low active) controls,                                                                                                                                |  |
| M1           | EPHY_LED3_N     | power on boot strapping must with 100-ohm resistor for pull-low setting                                                                                                                  |  |
| M4           | EPHY_LED4_N     |                                                                                                                                                                                          |  |
| K1           | WLAN_LED_N      | If this pin is also for activity LED(low active) indication, power on boot strapping must with 100-ohm resistor for pull-low setting                                                     |  |
| N2           | TVD2            | The TXD2 is also for power on boot strapping setting, improper connection will result system cannot boot issue. Follow below procedure in either can avoid the system cannot boot issue. |  |
| N2           | TXD2            | <ol> <li>Remove the Ralink console port adapter LED (D1) when the adapter<br/>is plugged into the system before system boot. Figure 13 is console<br/>adapter circuit.</li> </ol>        |  |
|              |                 | 2. After system is boot up, then plug the console adapter.                                                                                                                               |  |



Figure 7: Console port adapter circuit



## 3.2 RT5350 PLL Loop Filter Connection

| RT5350 Pin # | RT5350 Pin Name | Boot Strapping                                                                                                                                                        |
|--------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A6           | PLL_VC_CAP      | This is PLL external loop filter capacitor. Improper capacitor will result EVM degrade problem. Suggest referring the suggested vendor parts in the reference design. |



Figure 8: PLL external loop filter

# 3.3 RT5350 EPHY\_REF\_RES Connection

| RT5350 Pin # | RT5350 Pin Name | Boot Strapping                                                     |
|--------------|-----------------|--------------------------------------------------------------------|
| P4           | EPHY_REF_RES    | Connects to an external resistor to provide accurate bias current. |



RT5350\_AP\_design guide V11.doc



## 4 CONSOLE PORT

This section includes the subsequent information about the RT5350 AP console port:

- Pin-out definition
- Console port connection
- PC COM Port Setting

#### 4.1 Pin-Out Definition

| Pin # | Pin Name | Туре | Description          |
|-------|----------|------|----------------------|
| 1     | 3.3V     | Р    | 3.3-V supply input.  |
| 2     | RXD2     | O    | UART2 Receive Data.  |
| 3     | TXD2     | ı    | UART2 Transmit Data. |
| 4     | GND      | ı    | Ground pin.          |

#### 4.2 Console Port Connection



Figure 10: Console Port Connection

## 4.3 PC COM Port Setting



Figure 11: PC COM port setting



## **5 JTAG PORT**

This section includes the subsequent information about the RT5350 AP JTAG port:

- Pin-out definition
- JTAG Port Connection

## 5.1 Pin-Out Definition

| Pin # | Name        | Pin # | Name |
|-------|-------------|-------|------|
| 1     | EJTAG-TRSTN | 2     | GND  |
| 3     | EJTAG-TDI   | 4     | GND  |
| 5     | EJTAG-TDO   | 6     | GND  |
| 7     | EJTAG-TMS   | 8     | GND  |
| 9     | EJTAG-TCK   | 10    | GND  |
| 11    | RST         | 12    | Key  |
| 13    | DINT        | 14    | 3.3V |

| Pin #      | Pin Name    | Туре | Description             |
|------------|-------------|------|-------------------------|
| 1          | EJTAG-TRSTN | I    | EJTAG Test Reset.       |
| 2,4,6,8,10 | GND         | P .  | Ground pin.             |
| 3          | EJTAG-TDI   |      | EJTAG Test Data In.     |
| 5          | EJTAG-TDO   | 0    | EJTAG Test Data Out.    |
| 7          | EJTAG-TMS   | I    | EJTAG Test Mode Select. |
| 9          | EJTAG-TCK   |      | EJTAG Test Clock        |
| 11         | RST         |      | System reset signal.    |
| 13         | DINT        |      | EJTAG Debug Interrupt.  |
| 14         | VIO         | Р    | 3.3-V supply to ICE.    |

## 5.2 JTAG Port Connection



ICE-Connector



# 6 GPIO USAGE

| RT5350<br>Ball # | Ball name    | Ball name Function 1    |     | Description                              |
|------------------|--------------|-------------------------|-----|------------------------------------------|
| M3               | GPIO14/RIN   | WPS_LED/UARTF           | 0   | Use for WPS LED on Reference board.      |
| К2               | GPIO8/TXD    | Boot<br>Strapping/UARTF | ı   | Boot Strapping                           |
| L3               | GPIO13/DSR_N | SECU_LED/UARTF          | 0   | Use for security LED on Reference board. |
| B12              | GPIO0        | WPS_PB                  | I   | WPS Push Button.                         |
| N3               | GPIO10/RXD   | RST_PBC/UARTF           | 1   | Factory Default Push Button.             |
| K4               | GPIO9/CTS_N  | PWR_LED/UARTF           | 0   | Use for power LED on Reference board.    |
| P2               | GPIO7/RTS_N  | GPIO7/UARTF             | I/O | NC                                       |
| N4               | GPIO11/DTR_N | GPIO11/UARTF            | I/O | NC                                       |
| J4               | GPIO12/DCD_N | GPIO12/UARTF            | 1/0 | NC                                       |



Figure 12: WPS switch connection



## **7 BOOT STRAPPING**

This section provides information on the RT5350 boot strapping requirements for an AP application.

## 7.1 Boot Strapping Definition for AP

The subsequent table shows boot strapping information for RT5350 AP applications.

The settings are based on following configuration:

- RT5350 5-PORT 10/100 SWITCH
- SDRAM is 256Mbit (16M\*16bit) and configuration is from the boot strapping signals
- With SPI flash 4Mbytes.

| RT5350<br>Pin Name | Boot Strapping<br>Signal Name | Description                                     | RT5350<br>Setting |
|--------------------|-------------------------------|-------------------------------------------------|-------------------|
| SPI_CLK            | XTAL_FREQ_HI                  | 0: 20 MHz (default)                             | 0                 |
|                    |                               | 1: 40 MHz                                       | <b>•</b>          |
| WLAN_LED_N         | BIGENDIAN                     | 0: Little-endian(default)                       | 0                 |
|                    |                               | 1: Big-endian                                   |                   |
| EPHY_LED4_N        | DRAM_FROM_EE                  | 0: DRAM configuration from boot strapping.      | 0                 |
|                    |                               | 1: DRAM configuration(size/width) from          |                   |
|                    |                               | EEPROM                                          |                   |
| { EPHY_LED3_N      | DRAM_SIZE                     | INIC/AP(SDR)                                    | 10                |
| ,                  |                               | 0: 2 MB/8 MB                                    |                   |
| EPHY_LDE2_N}       |                               | 1: 8 MB/16 MB                                   |                   |
|                    |                               | 2: 16 MB/32 MB, 32 MB*2                         |                   |
|                    |                               | 3: 32 MB                                        |                   |
| {EPHY_LED1_N       | CPU_CLK_SEL                   | CPU Clock Select                                | 00                |
| ,                  |                               | 0: 360 MHz (default)                            |                   |
| EPHY_LEDO_N}       |                               | 1: Reserved                                     |                   |
|                    | . 4                           | 2: 320 MHz                                      |                   |
|                    |                               | 3: 300 MHz                                      |                   |
| { SPI_MOSI ,       | CHIP_MODE[2:0]                | A vector to set chip function/test/debug modes. | 000               |
| TXD2, TXD}         |                               | In non-test/debug operation,                    | 000               |
| 4                  |                               | 0: Normal mode (boot from SPI serial flash)     |                   |
| ,                  |                               | (default)                                       |                   |
|                    |                               | 1: i-NIC USB mode                               |                   |
|                    |                               | 2: Reserved                                     |                   |
|                    |                               | 3: Reserved                                     |                   |
|                    |                               | 4: Reserved                                     |                   |
|                    | _                             | 5: i-NIC PHY mode                               | 4                 |
|                    |                               | 6: Scan mode                                    |                   |
| *                  |                               | 7: Debug/test mode                              |                   |



# 8 LAYOUT GUIDELINE DETAILS

This application note shows a detailed design guide for the RT5350 chipset. The best location for specific components of the chipset (i.e. decoupling capacitors, power traces, RF section, SDRAM, Ethernet, etc.) are shown here. Obeying the guidelines makes performance better and prevents the negative effect of noise.

### 8.1 RT5350 Power Section

This table provides RT5350 AP Important Power Pins.

| Ball name     | 1/0                                                                                                                                       | Description                                                                                                                                                      |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| partial       |                                                                                                                                           |                                                                                                                                                                  |
| LDO_V18A      | Р                                                                                                                                         | 1.8 V power input for internal MOS                                                                                                                               |
| VOUT_1P2      | Р                                                                                                                                         | 1.2 V regulation output                                                                                                                                          |
| LDOSEL        | I                                                                                                                                         | Internal/External LDO select                                                                                                                                     |
|               |                                                                                                                                           | Default: floating, use internal                                                                                                                                  |
|               |                                                                                                                                           | Tied to 3.3: use externally.                                                                                                                                     |
| EXT_LDO_1P2   | Р                                                                                                                                         | Gate drive for external BJT                                                                                                                                      |
| DCDC_V33A     | Р                                                                                                                                         | 3.3 V analog power                                                                                                                                               |
| СОМР          | А                                                                                                                                         | This pin is the error amplifier output and combines                                                                                                              |
|               |                                                                                                                                           | with the FB pin to compensate the voltage control                                                                                                                |
| FB            | А                                                                                                                                         | Programmable feedback reference voltage for SW                                                                                                                   |
|               | 163                                                                                                                                       | regulator and compensation network of the error                                                                                                                  |
|               |                                                                                                                                           | amplifier                                                                                                                                                        |
| UGATE         | А                                                                                                                                         | Gate drive for external upper MOSFET                                                                                                                             |
| LGATE         | А                                                                                                                                         | Gate drive for external lower MOSFET                                                                                                                             |
| DCDC_V33D     | Р                                                                                                                                         | 3.3 V power supply only for gate driver of SW                                                                                                                    |
|               |                                                                                                                                           | (Ipeak<200 mA; lavg<20 mA)                                                                                                                                       |
| LDO_V18A      | Р                                                                                                                                         | 1.8 V power input for internal MOS                                                                                                                               |
| VOUT_1P2      | Р                                                                                                                                         | 1.2 V regulation output                                                                                                                                          |
| LDOSEL        | 1                                                                                                                                         | Internal/External LDO select Default: floating, use internal Tied to 3.3: use externally.                                                                        |
|               |                                                                                                                                           | Default: floating, use internal                                                                                                                                  |
|               |                                                                                                                                           | Tied to 3.3: use externally.                                                                                                                                     |
|               |                                                                                                                                           | for County                                                                                                                                                       |
| PLL_DVDD_V12D | Р                                                                                                                                         | 1.2 V digital power supply to PLL                                                                                                                                |
| PLL_AVDD_V12A | Р                                                                                                                                         | 1.2 V analog power supply to PLL                                                                                                                                 |
|               | Partial  LDO_V18A  VOUT_1P2  LDOSEL  EXT_LDO_1P2  DCDC_V33A  COMP  FB  UGATE  LGATE  DCDC_V33D  LDO_V18A  VOUT_1P2  LDOSEL  PLL_DVDD_V12D | Partial  LDO_V18A P VOUT_1P2 P LDOSEL I  EXT_LDO_1P2 P DCDC_V33A P  COMP A  FB A  LGATE A  LGATE A  DCDC_V33D P  LDO_V18A P VOUT_1P2 P LDOSEL I  PLL_DVDD_V12D P |

| RT5350 Ball #  | Ball name             | 1/0  | Description                                  |
|----------------|-----------------------|------|----------------------------------------------|
| RF Power Balls | RF Power Balls        |      |                                              |
| A2             | WL_RF0_2G_INP         | 1    | 2.4 GHz RX0 input (positive)                 |
| А3             | WL_RF0_2G_INN         | 1    | 2.4 GHz RX0 input (negative)                 |
| B1             | WL_RF0_PA_V33P        | Р    | 3.3 V supply for RF channel 0                |
| C1             | WL_RF0_PA_OUTP        | 0    | 2.4 GHz TX PA output (negative)              |
| D1             | WL_RF0_PA_OUTN        | 0    | 2.4 GHz TX0 output (negative)                |
| E1             | WL_RF0_PA_V33N        | Р    | 3.3 V supply for RF channel 0                |
| E3             | WL_RF0_PA1_V33<br>A   | Р    | 3.3 V supply for RF0 PA1                     |
| B5             | WL_RF0_IF_V12A        | Р    | 1.2 V supply for IFO                         |
| В3             | WL_RF0_RF_V12A        | Р    | 1.2 V supply for RFO                         |
| В9             | WL_ADC_V12            | Р    | 1.2 V supply for ADC analog blocks           |
| A5             | WL_RF_BB1_V12A        | Р    | 1.2 V supply for analog baseband             |
| C9             | WL_RF_BB2_V12A        | Р    | 1.2 V supply for analog baseband             |
| В8             | WL_BG_RES_12K         | 1/0  | External reference resistor (12K ohm)        |
| А9             | WL_BG_V33A            | P    | 3.3 V supply for band gap reference          |
| C8             | WL_LDORF_OUT_V<br>12  | 0    | LDO 1.2V 200 mA output for RF core           |
| C7             | WL_LDOPLL_OUT_<br>V12 | (3)0 | LDO 1.2V 200 mA output for PLL core          |
| A8             | WL_LDORF_IN_VX        | ı    | LDO 1.5~2 V 300 mA input for RF core and PLL |
| A7             | WL_PLL_X1             | I    | Crystal oscillator input                     |
| В7             | WL_PLL_X2             | 0    | Crystal oscillator output                    |
| B6             | WL_PLL_V12A           | Р    | 1.2V Supply for PL                           |
| A6             | WL_PLL_VC_CAP         | 1/0  | PLL external loop filter                     |
| C6             | WL_VCO_VCO_V12        | Р    | 1.2 V Supply for VCO output buffer           |
| Power Balls    | ^                     |      | T I Bulliani Da                              |
| F5,G5,D10      | SOC_IO_V33D           | Р    | 3.3 V digital I/O power supply               |
| F10,G10,H10    | SDRAM_IO_V33D         | Р    | 3.3 V/1.8 V SDRAM I/O power supply           |
| H5,J5,F9,G9,H9 | SOC_CO_V12D           | Р    | 1.2 V digital core power supply              |

| RT5350 Ball # | Ball name | 1/0 | Description                |
|---------------|-----------|-----|----------------------------|
| K5,K6,K7      | EPHY_V33A | Р   | 3.3 V I/O power supply for |





### 8.1.1 RT5350 power topology

Following is RT5350 Power topology.



Figure 13: RT5350 Power block

## 8.1.2 PMU Power Sequence

Following is RT5350 PMU power sequence.



| Symbol       | Description                       | Min | Max           | Unit | Remark   |
|--------------|-----------------------------------|-----|---------------|------|----------|
| t_CO_IO      | Time between core power on to I/O | 0   | -             | ms   |          |
|              | power on                          |     | $\mathcal{X}$ |      |          |
| t_IO_PORST_N | Time between I/O power on to      | 10  | -/-           | ms   |          |
|              | PORST_N de-assertion              |     |               |      | 1810 113 |

Figure 14: PMU Power Sequence



# 8.1.3 Rt5350 PMU system SOC\_1.8VD DC electrical characteristics

| Parameters                                       | Sym   | Conditions | Min  | Тур  | Max  | Unit |
|--------------------------------------------------|-------|------------|------|------|------|------|
| PMU DC/DC Controller Design Spec                 | Vcc15 |            | 1.45 |      | 3.6  | V    |
| PMU DC/DC Controller shares with Low Power SDRAM | Vcc15 |            | 1.7  | 1.8  | 1.95 | V    |
| PMU DC/DC Controller shares with<br>Ethernet     | Vcc15 |            | 1.8  | 1.85 | 2.0  | ٧    |

Figure 15: RT5350 system SOC\_1.8VD DC electrical characteristics

# 8.1.4 Rt5350 PMU system Layout Consideration



Figure 16: RT5350 PMU Block Diagram



Following is RT5350 PMU system circuit.



Figure 17: RT5350 PMU system circuit Connection

Following are RT5350 layout suggestions.

- a) The wiring traces from the IC UGATE and LGATE pins to the MOSFET gate should be kept short and wide enough to handle the 0.5A of drive current.
- b) Minimize the length of the connections between the CIN C112 and the power MOSFET (U8) by placing them nearby.
- c) The external power MOSFET should be placed close to the UGATE/LGATE.
- d) Tight layout of the external components and short, wide traces minimizes the magnitude of voltage spikes.
- e) Place the external compensation components close to the FB and COMP pins.
- f) The output path should be kept wide enough to handle the 1.5A of drive current and minimizes the parasitic resistance.



Figure 18: RT5350 PMU Layout



#### 8.1.5 3.3V Connection

The 3.3V power trace will influence the RF performance, so the power trace routing is very important; on the other word 3.3V power trace will influence the EMI, sensitivity, EVM and so on.

- a. The 3.3V power trace routing of connect to internal PA pleases fellow RFB design.
- b. The capacitor position please fellow please fellow RFB design.
- c. The capacitor value pleases fellow RFB design.
- d. The detail capacitor values, please sees the RFB schematic.
- e. Please put the ground VIA around the power trace path.
- f. When the power trace change layer such us layer1 to layer tw2, the reference ground VIA near the power trace.
- g. The 3.3V power trace doesn't close to single trace or other power trace, if the layout limited please put some ground VIA between us.
- h. The SDRAM 3.3V power trace pleases fellow RFB design and to avoid the SDRAM CLK couple to power trace.

### 8.1.6 1.2V LDO Regulator Connection



Figure 19: 1.2V LDO Regulator Connection

- a) Convert 1.85V to 1.2V output and 500mA output current driving for default requirement.
- b) The bond wire and substrate trace of VDA15 and VOUT\_1P2 should be as short as possible.
- c) The LDO\_V18A and VOUT\_1P2 path should be kept wide enough to handle the 0.5A of drive current and minimizes the parasitic resistance.



## 8.1.7 General Digital Power Connection

- a) Put capacitors near the power input/output above and use a wide trace to maintain the low impedance for its loading.
- b) Use two via as traces change to the bottom layer and the main trace must be wide enough to increase the isolation for different sub-stages.
- c) There are independent capacitors for different stages to ensure the performance of each of the sub-stages.
- d) The sub-stage capacitors must be put near their pins.



Figure 20: RT5350 Digital Important Power Pins Circuit

intigation syntamical



#### 8.1.8 RF LDO CONNECTIONS

The healthy capacitor range is from 1uF to 10uF for all internal LDO regulators. This is total capacitance on the LDO regulator outputs, the cap larger than 20uF will pull LDO regulator to unstable region. The suggested value is 4.7uF for digital LDO regulator, 1uF for RF part LDO regulators.

Following are the suggested values for the RF LDOs.

- i.  $4.7\mu F$  for WL\_LDORF\_IN\_VX
- ii.  $1\mu F$  for LDOPLL\_OUT\_V12, VCO\_V12A and PLL\_V12A.





- a). Place C8 near the LDO output pin C8 on the bottom layer and use a wide trace to maintain the low impedance for its loading.
- b). C8 and C6 at bottom layer, C7 at top layer and the position as show below.
- c). The mapping capacitor value please sees the schematic, and don't remove anyone.



Figure 22: RT5350 RF\_V12A Power Pins Layout

PLL\_V12A supplies for PLL parts. Using decoupling capacitors to minimize the LDO noise for better PLL performance. Use the following guidelines.

- a). Place C14 near the LDO output pin C7.
- b). The mapping capacitor value please sees the schematic.



Figure 23: RT5350 RF PLL\_V12A Power Pins Layout



#### 8.2 USB Section of RT5350



Figure 24: RT5350 USB Port Connection



- b) L[x] impedance (L1, L2) is 90 ohm.



### 8.3 USB Plane for ESD

- a) The System ground and Frame ground must have a Minimum Conductor Width of 50 mils (ESD Only).
- b) The USB traces must be as short as possible.
- c) The USB differential trace impedance is 90 ohm.
- d) Do not route USB traces near any noise sources (i.e. crystals and switching regulators).



Figure 26: USB Layout for ESD



## 8.4 SDRAM Interface Connectivity



Figure 27: Data Bus 16 bits wide memory devices connected to the controller

### 8.5 SDRAM Ground Plane

- A. Keep a continuous reference plane for each signal over its entire path.
- B. SDRAM signals trace on PCB layer 1.
- C. Reference Plane fills with PCB layer 2.



Figure 28: SDRAM Ground plane



## 8.6 SDRAM Routing Constraints



Figure 29: SDRAM 16 bit wide memory diagram

- a). Clock cross-signal separation (L2) needs 3 signal widths.
- b). Data to Clock skew (L1, L2) is as short as possible.
- c). Address/Command/Control to Clock skew (L3, L2) is as short as possible.
- d). L[x] impedance (all traces) is 50 ohm.





## 8.7 Ethernet Medium Dependent Interface (MDI) Routing Constraints



Figure 30: MDI Interface Connectivity

- a). Internal-differential separation (S3) needs 1 signal width
- b). Differential pair skew (L1, L2 & L3, L4) is as short as possible.
- c). Differential pair impedance (L1,L2 & L3,L4) is 100ohm





### 8.8 Ethernet Power

EPHY\_V33A must be adding 0.1u bypass cap before the trace into EPHY power pins, and trace shouldn't share with other 3.3v powers devices after the bypass cap.





# 8.9 Ethernet EPHY\_REF\_RES

R50 needs to close to RT5350 pin "EPHY\_REF\_RES" pin as short as possible, and should separate from other signal pins with ground shield.





### 8.10 Ethernet Plane for ESD & Hi-Pot

System ground and Chassis ground need to isolate 80 mil at least.



Figure 33: Ethernet Hi-Pot Layou

#### **Ethernet Isolation Layout**



Figure 34: Ethernet Isolation Layout



## 9 ANTENNA LOCATION

- a) The antenna body must be put far away from any noise source (i.e. Power Circuit, Crystal, SDRAM, etc)
- b) The Antenna's GND (equal to Antenna Body size) must not be near any other parts. No traces can go through the ground.

## **10 UPDATE HISTORY**

| Version | Date       | Description                                        | Modified by |
|---------|------------|----------------------------------------------------|-------------|
| 1.0     | 2010/11/24 | • 1st release.                                     | Kim         |
| 1.1     | 2011/01/18 | Add system SOC_1.8VD DC electrical characteristics | Kim         |
|         |            | •                                                  |             |

intigation syntantial