# A CMOS 210-GHz Fundamental Transceiver With OOK Modulation

Zheng Wang, Student Member, IEEE, Pei-Yuan Chiang, Student Member, IEEE, Peyman Nazari, Student Member, IEEE, Chun-Cheng Wang, Member, IEEE, Zhiming Chen, Member, IEEE, and Payam Heydari, Senior Member, IEEE

Abstract—This paper presents a 210-GHz transceiver with OOK modulation in a 32-nm SOI CMOS process  $(f_T/f_{\rm max}~=~250/320~{\rm GHz})$ . The transmitter (TX) employs a 2 × 2 spatial combining array consisting of a double-stacked cross-coupled voltage controlled oscillator (VCO) at 210 GHz with an on-off-keying (OOK) modulator, a power amplifier (PA) driver, a novel balun-based differential power distribution network, four PAs, and an on-chip  $2 \times 2$  dipole antenna array. The noncoherent receiver (RX) utilizes a direct detection architecture consisting of an on-chip antenna, a low-noise amplifier (LNA), and a power detector. The VCO generates measured -13.5-dBm output power, and the PA shows a measured 15-dB gain and 4.6-dBm  $P_{\rm sat}$ . The LNA exhibits a measured in-band gain of 18 dB and minimum in-band noise figure (NF) of 11 dB. The TX achieves an EIRP of 5.13 dBm at 10 dB back-off from saturated power. It achieves an estimated EIRP of 15.2 dBm when the PAs are fully driven. This is the first demonstration of a fundamental frequency CMOS transceiver at the 200-GHz frequency range.

Index Terms—CMOS, fundamental transceiver (TRX), G-band, low-noise amplifier (LNA), millimeter-wave, on-chip antenna, power amplifier (PA), terahertz, 200 GHz, voltage-controlled oscillator (VCO).

### I. INTRODUCTION

THE vastly under-utilized spectrum in the millimeter-wave/THz frequency range enables disruptive applications including 10-gigabit chip-to-chip wireless communications and imaging/spectroscopy. On the imaging applications front, THz imaging is considered to be one of the emerging technologies [1]. Electromagnetic wave at these frequencies can pass through nonconducting materials. Meanwhile, many materials have a fingerprint spectrum at millimeter-wave/THz frequency range, making it possible to be used in nonionized imaging and material spectroscopy [1]–[3]. On the sensing and communications front, the availability of broad unlicensed frequency spectrum across the millimeter-wave/THz frequency range unfolds new ideas on super-precise sensing at micrometer-level and multi-10-gigabit

Manuscript received July 20, 2013; revised November 22, 2013 and December 13, 2013; accepted December 13, 2013. Date of publication January 21, 2014; date of current version March 05, 2014. This paper was approved by Associate Editor Brian A. Floyd.

The authors are with the Nanoscale Communication IC (NCIC) Labs, University of California, Irvine, CA 92697 USA.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2013.2297415



Fig. 1. ITRS 2008.

instant wireless access at the centimeter-level spacing between transmitter (TX) and receiver (RX) [4], [5].

Today, THz front-ends are mainly implemented using Schottky diodes [6], nonlinear optical [7], [8], or III-V devices [9]. A complete transceiver (TRX) in a 50-nm mHEMT technology has been developed for wireless links with up to 25-Gbit/s data rate at 220 GHz [10]. Owing to aggressive scaling in feature size and device  $f_T/f_{\rm max}$  (Fig. 1), nanoscale CMOS technology potentially enables integration of sophisticated systems at THz frequency range, once only able to be implemented in compound semiconductor technologies. Recently, CMOS THz signal sources and TRXs have been reported [11]–[14], employing techniques such as distributed active radiator (DAR) and super-harmonic signal generator.

This paper demonstrates a 210-GHz TRX with OOK modulation in a 32-nm SOI CMOS process ( $f_T/f_{\rm max} = 250/320~{\rm GHz}$ ). This fundamental frequency TRX incorporates a 2 × 2 TX antenna array, a 2 × 2 spatial combining power amplifier (PA), a fundamental frequency voltage-controlled oscillator (VCO), and a low-noise amplifier (LNA). A short-range wireless test was carried out, showing the possibility of wireless data rate of 10 Gbps for chip-to-chip communications.

# II. SYSTEM ARCHITECTURE

Harmonic-based TRXs reported to date in (Bi-)CMOS processes [13], [14] all suffer from high power consumption and noise figure (NF) due to the lack of front-end amplification. On the TX side, the frequency multiplier—placed usually as the last stage prior to antenna—exhibits negative power gain (e.g., -10 dB). Therefore, to generate adequate output power, a



Fig. 2. Fully integrated 210-GHz differential TRX architecture



Fig. 3. Novel balun-based differential power distribution network.

stronger signal (e.g., 10 dB or higher) than the TX power needs to be generated by a lower frequency pre-PA, thus resulting in low efficiency and high power consumption. On the RX side, due to a lack of LNA in the chain, the noise contribution from the subsequent stages cannot be suppressed, thereby leading to poor NF and poor RX sensitivity.

This work addresses the above issues by implementing a TRX architecture that operates at TRX's fundamental frequency. The TRX system architecture is shown in Fig. 2 [15] and is integrated in a nanoscale CMOS process alongside on-chip antenna array. It employs fully differential topology, as it is inherently robust to common-mode substrate and power/ground induced noise and exhibits better linearity than single ended topology.

The TX incorporates a  $2 \times 2$  spatial power-combining array architecture, consisting of a new double-stacked cross-coupled VCO at 210 GHz with an OOK modulator, a PA driver, a novel balun-based differential power distribution network, four PAs, and on-chip  $2 \times 2$  dipole antenna array. The noncoherent RX employs a direct detection architecture comprising an on-chip antenna, an LNA, and a power detector.

Fig. 3 shows the balun-based differential power distribution network, which is amenable to high frequencies. In the conventional distribution network (Fig. 3), the undesired crossovers in the layout result in routing-related problems and signal integrity issues, such as delay/amplitude imbalance, crosstalk, and EM Authorized licensed use limited to: Southern University of Science and Technology. Downloaded on May 29,2024 at 03:12:22 UTC from IEEE Xplore. Restrictions apply.

coupling. In the proposed structure, these unwanted crossovers are avoided by using a pattern of alternate power splitter and balun instead of using two-stage power splitters.

#### III. ON-CHIP ANTENNA ARRAY AND BALUN DESIGN

# A. $2 \times 2$ Antenna Array

Fig. 4(a) shows an on-chip dipole antenna with surrounding ground shield, which is integrated in a 32-nm SOI CMOS process with a substrate resistivity of 13.5  $\Omega$ -cm. The high conductivity of the low-resistivity substrate of a CMOS process compared with off-chip substrate is one of the most crucial contributors to the poor radiation efficiency of on-chip antenna. The substrate thickness of 300  $\mu$ m (i.e., the default post fabrication thickness) at 210 GHz is close to  $3/4\lambda$  in the substrate, and the constructive reflection from the ground underneath the silicon substrate will help boost the radiation efficiency to as high as 24%, as shown in Fig. 4(b).

The dipole antenna, shown in Fig. 4(a), is implemented in the topmost metal layer. The length of the dipole is chosen to be 360  $\mu$ m to maximize the radiation efficiency. The width of this antenna is chosen to be 40  $\mu$ m to broaden the bandwidth, while achieving 50- $\Omega$  impedance matching. Moreover, a ground plane is placed underneath the silicon substrate to help improve the radiation efficiency, as mentioned above. Furthermore, in order to



Fig. 4. On-chip shielded dipole antenna. (a) Structure. (b) Radiation efficiency with respect to frequency.



Fig. 5. Antenna parameters. (a) Gain and return loss. (b) Pattern at 210 GHz.

shield neighboring circuits from coupling from the antenna, an extra ground ring from the bottom to top metal surrounds each antenna. Since the on-chip antenna pattern is strongly subject to the excitation of strong substrate waves, four dipole antennas with surrounding ground shields are simultaneously simulated in HFSS on the diced prototype chip with an area of 1.4 mm  $\times$  2.5 mm to capture substrate waves as well as the mutual EM coupling between antennas elements. The simulated antenna gain and return loss versus frequency is shown in Fig. 5(a). The antenna gain at 210 GHz is -2.5 dBi, and the antenna bandwidth is 40 GHz centered at 200 GHz. Fig. 5(b) shows the simulated radiation pattern of the shielded dipole antenna. The constructive reflection from bottom ground contributes to another peak in the H-plane at  $\theta=70^{\circ}$ , where  $\theta$  denotes the inclination angle in the spherical coordinate system.

A  $2 \times 2$  antenna array with  $0.57\lambda$  spacing between elements (i.e., 820  $\mu$ m) at 210 GHz is designed to achieve a high directivity [16]. Fig. 6(a) demonstrates the radiation pattern of this  $2 \times 2$  antenna array, where the overall antenna array gain is 4.5 dBi. The existing mutual coupling between antennas was simulated as a function of frequency [see Fig. 6(b)]. For frequencies from 200 to 220 GHz, the simulated antenna coupling in the E- and H-planes stays less than -20 and -30 dB, respectively. This low mutual coupling guarantees a negligible uthorized licensed use limited to: Southern University of Science and Technology.

effect on the array's attributes, such as array factor and input impedance.

#### B. Marchand Balun

Owing to its wideband characteristics and ease of implementation, Marchand balun is chosen as an integral part of the proposed power distribution network [17]–[19]. Fig. 7 shows the balun structure, incorporating a cascade of two quarter-wavelength couplers. To achieve 50- $\Omega$  input matching  $(S_{11} = 0)$ , the odd and even impedances  $Z_{oo}$  and  $Z_{oe}$  of the quarter-wavelength coupler in the balun should be 26 and 96  $\Omega$ , respectively [17]. Although both  $Z_{oo}$  and  $Z_{oe}$  are varied with the interlayer dielectric thickness, the width of the signal line, and the spacing between signal and ground lines, strict constraints exist on these geometrical parameters in a CMOS process. This makes it difficult to design the coupler to achieve the desired  $Z_{oo}$  and  $Z_{oe}$ values. A vertical coupler structure with overlapping offset is thus employed to realize the Marchand balun. This offset is introduced to provide additional degree of freedom in adjusting  $Z_{oo}$  and  $Z_{oe}$ .

quencies from 200 to 220 GHz, the simulated antenna coupling in the E- and H-planes stays less than -20 and -30 dB, respectively. This low mutual coupling guarantees a negligible Authorized licensed use limited to: Southern University of Science and Technology. Downloaded on May 29,2024 at 03:12:22 UTC from IEEE Xplore. Restrictions apply.





Fig. 6. 2 × 2 antenna array parameters. (a) 3-D pattern. (b) Antenna coupling.



Fig. 7. Marchand balun.



Fig. 8. Marchand balun performance. S-parameters and phase difference.

0.2 dB, while phase imbalance is less than  $\pm 2^{\circ}$  around 180° over the 100-GHz bandwidth.

#### IV. OVER-NEUTRALIZATION TECHNIQUE AND PA DESIGN

#### A. Neutralization Technique for Differential Pair

The neutralization technique, shown in Fig. 9(a), using a pair of cross-connected capacitors in a differential pair amplifier has been widely exercised to stabilize the amplifier. The neutralization capacitors  $C_n$  introduce an equivalent capacitance  $-C_n$  that compensates for the effect of intrinsic  $C_{gd}$  of the transistor, thereby unilateralizing the device. In addition, neutralization technique is also utilized to achieve higher maximum available Authorized licensed use limited to: Southern University of Science and Technology.

power gain (MAG, also called  $G_{\text{max}}$ ) [20]–[22]. The MAG for a fully unilaterized device is actually Mason's U, defined as [23]

$$U = \frac{|Y_{12} - Y_{21}|^2}{4\left(\text{Re}[Y_{11}]\text{Re}[Y_{22}] - \text{Re}[Y_{21}]\text{Re}[Y_{12}]\right)}.$$
 (1)

 $C_{gd}$  is commonly considered to be the only contributor to  $Y_{12}$ , hence,  $Re[Y_{12}]$  is zero. In this case, (1) is often expressed as [20]

$$U = \frac{|\text{Re}[Y_{21}]|^2}{4\text{Re}[Y_{11}]\text{Re}[Y_{22}]} = \frac{g_m^2}{4g_q g_{\text{ds}}}$$
(2)

that compensates for the effect of intrinsic  $C_{gd}$  of the transistor, thereby unilateralizing the device. In addition, neutralization technique is also utilized to achieve higher maximum available Authorized licensed use limited to: Southern University of Science and Technology. Downloaded on May 29,2024 at 03:12:22 UTC from IEEE Xplore. Restrictions apply.



Fig. 9. Neutralization technique for differential pair. (a) Schematic. (b) MAG.



Fig. 10. RF small-signal model for SOI MOSFET

existed in the MAG curve of the device without neutralization corresponds to stability factor  $K_f$  of one, and locates around  $1/3 \sim 2/3$  of  $f_{\rm max}$ . For frequencies below the knee point, neutralization technique helps boost the gain while stabilizing the device. After the knee point, defined as "near- $f_{\rm max}$  region," only a slight difference exists between the MAG of device without neutralization and the Mason's invariant U.

# B. Revisiting the Neutralization Technique

To boost the power gain in the near- $f_{\rm max}$  region, the neutralization technique is revisited. First, Y-parameters of the MOS common source configuration, shown in Fig. 10, are derived, i.e.,

$$Y_{11} = \omega^{2} (C_{gs} + C_{gd})^{2} r_{g} + j\omega (C_{gs} + C_{gd})$$

$$Y_{12} = -\omega^{2} (C_{gs} + C_{gd}) C_{gd} r_{g} - j\omega C_{gd}$$

$$Y_{21} = g_{m} [1 - j\omega (C_{gs} + C_{gd}) r_{g}]$$

$$-\omega^{2} (C_{gs} + C_{gd}) C_{gd} r_{g} - j\omega C_{gd}$$

$$\approx g_{m} - j\omega [g_{m} r_{g} (C_{gs} + C_{gd}) + C_{gd}]$$

$$Y_{22} = g_{ds} + \omega^{2} C_{gd} r_{g} [g_{m} r_{g} (C_{gs} + C_{gd}) + C_{gd}]$$

$$+ j\omega [C_{ds} + C_{gd} (1 + g_{m} r_{g})]$$

$$\approx g_{ds} + j\omega [C_{ds} + C_{gd} (1 + g_{m} r_{g})] .$$
(6)

The above approximations are obtained under the condition that  $f < 2f_{\rm max}$  where  $f_{\rm max}$  is the maximum oscillation frequency of the transistor,  $f_{\rm max} = (1/4\pi)(g_m/[r_gC_{\rm gd}(C_{\rm gd} + C_{\rm gs})])^{0.5}$ .

Substituting (3)–(6) into (1), the Mason's U for MOSFET is derived as

$$U \approx \frac{|g_m|^2}{4 \left[\omega^2 (C_{\rm gs} + C_{\rm gd})^2 r_g g_{\rm ds} + \omega^2 (C_{\rm gs} + C_{\rm gd}) C_{\rm gd} r_g g_m\right]}. \label{eq:U_sigma}$$



 $Y'_{11} = Y_{11} - j\omega C_n$ 

Noticing that  ${\rm Re}[Y_{12}]$  is nonzero due to gate resistance  $r_g$ , the contribution of  $Y_{12}$  to Mason's U is nonzero, thereby invalidating (2). In a capacitance-based neutralization topology, an extra equivalent capacitance  $-C_n$  is effectively placed in parallel with the input and output ports of the original two port network. The new Y-parameters thus become

$$= \omega^{2} (C_{gs} + C_{gd})^{2} r_{g} + j \omega C_{gs} + j \omega (C_{gd} - C_{n})$$
(8)  

$$Y'_{12} = Y_{12} + j \omega C_{n}$$

$$= -\omega^{2} (C_{gs} + C_{gd}) C_{gd} r_{g} - j \omega (C_{gd} - C_{n})$$
(9)  

$$Y'_{21} = Y_{21} + j \omega C_{n}$$

$$\approx g_{m} - j \omega \left[ g_{m} r_{q} (C_{gs} + C_{gd}) + C_{gd} - C_{n} \right]$$
(10)

$$Y'_{22} = Y_{22} - j\omega C_n \approx g_{ds} + j\omega C_{ds} + j\omega \left[ C_{gd} (1 + g_m r_g) - C_n \right].$$
 (11)

If  $C_n=C_{\mathrm{gd}}$ , the imaginary part of  $Y_{12}$ ,  $\mathrm{Im}[Y_{12}]$ , will be neutralized, while  $\mathrm{Re}[Y_{12}]$  will be intact. This means that the device is not fully unilateralized by an external equivalent capacitance  $-C_n$ . This rather different conclusion from what is conventionally known about capacitance-based neutralization technique stems from the nonzero contribution of gate resistance  $r_g$  at high frequencies.

 $K_f$  and  $G_{\text{max}}$  are derived using new Y-parameters in (8)–(11) [24] as follows:

$$K_f = \frac{2\text{Re}[Y_{11}]\text{Re}[Y_{22}] - \text{Re}[Y_{12}Y_{21}]}{|Y_{12}Y_{21}|}.$$
 (12)

$$G_{\text{max}} = \left| \frac{Y_{21}}{Y_{12}} \right| \left( K_f - \sqrt{K_f^2 - 1} \right). \tag{13}$$

Fig. 11(a) shows  $G_{\max}$ , Mason's U, and  $K_f$  with respect to  $C_n$  at 100 GHz, which is close to knee frequency in Fig. 9(b). Due to its invariance in the presence of any embedded linear lossless reciprocal network [23], the Mason's U remains constant with  $C_n$ . The bell-shaped  $K_f$  curve reaches its peak value at  $C_n = C_{\rm gd}$ . On the other hand,  $G_{\rm max}$  reaches its peak value for two values of  $C_n$  when  $K_f = 1$ - and reaches a local minimum at  $C_n = C_{\rm gd}$  [20]. Interestingly, at 100 GHz,  $G_{\rm max}$  after neutralization ( $C_n = C_{\rm gd}$ ) is higher than the unilateral power gain U, justifying this important notion that the differential pair with neutralization capacitance cannot be treated as a fully unilateralized device because  ${\rm Re}[Y_{12}]$  is not compensated.



Fig. 11. Maximum power gain with respect to neutralization capacitance at (a) 100 GHz and (b) 200 GHz.

When the device is operating in its near- $f_{\text{max}}$  region (e.g. 200 GHz), the K-factor of the original device itself is greater than unity, as shown in Fig. 9(b). The effects of the neutralization capacitance are shown in Fig. 11(b). Since now  $K_f > 1$ even without any neutralization capacitance, the original device itself is unconditionally stable and the power gain is almost the same as that of the neutralized device. When  $C_n$  keeps increasing into the *over-neutralization* region, gain is boosted by pushing the device to the edge of the stability region. From Fig. 11(b), significant gain boosting is achieved by employing an over-neutralization technique, indicating that it is much more effective in gain boosting compared with a neutralization technique in the near- $f_{\rm max}$  region. The maximum boosted gain achieved using over-neutralization is close to the upper limit of  $2U - 1 + 2\sqrt{U(U - 1)}$  obtained in [25].

Based on our observation, the achievable power gain of the device is both upper and lower bounded when the device is located in the region  $K_f > 1$ , i.e.,

$$U \le G_{\text{max}} \le (2U - 1) + 2\sqrt{U(U - 1)}.$$
 (14)

Another interesting observation is that at  $f_{\text{max}}$ , both lower and upper limits of  $G_{\max}$  converge to one. Thus,  $f_{\max}$  is fixed regardless of what kind of lossless reciprocal network is placed around the device. Fig. 12 shows  $G_{\rm max}$  of devices with respect to frequency for different neutralization capacitances. All of these  $G_{\text{max}}$  curves intercept at  $f_{\text{max}}$ .

## C. 200-GHz Transistor Layout for PA

For millimeter-wave/THz circuit design, the effect of parasitics in the layout is considered to be one of the critical issues [26]–[28]. As the frequency approaches half- $f_{\rm max}$  of a 32-nm CMOS transistor, the parasitics associated with transistor layout (e.g.,  $C_{\rm gs,e}$ ,  $C_{\rm gd,e}$ ,  $r_{g,e}$ ) are directly absorbed to the transistor's RF model and thus degrade its performance, i.e., a poor layout may lead to a negative  $G_{\text{max}}$  at such high frequencies. Prior researchers have conducted investigations on ways of mitigating the parasitics [29], [30]. From (14), although Mason's U is smaller than  $G_{\max}$ , its invariance to any externally added lossless network makes it a good candidate to study the layout parasitics. Fig. 13(a) shows the effects of layout-induced parasitic capacitors  $C_{\mathrm{gs,e}}$  and  $C_{\mathrm{gd,e}}$  on the device's U. From this chosen to get the maximum  $f_{\mathrm{max}}$ . Authorized licensed use limited to: Southern University of Science and Technology. Downloaded on May 29,2024 at 03:12:22 UTC from IEEE Xplore. Restrictions apply.



Fig. 12.  $G_{\text{max}}$  curves with different  $C_n$  cross over at the frequency point

figure, the U degradation due to  $C_{\mathrm{gd,e}}$  is around two times that due to extrinsic  $C_{gs,e}$ . Therefore, the interconnect routings of source and drain terminals are done in such a way as to minimize  $C_{\rm gd,e}$ . For instance, external access to the drain terminal is made through the top metal layer so as to separate gate and drain metal lines.

Fig. 14 shows the transistor layout in IBM 32-nm SOI CMOS process, used in a 210-GHz PA. Multifinger configuration is used to reduce the finger width and, thus, parasitic gate resistance, which is crucial in the U degradation. However, the smaller finger width leads to more finger numbers. As the design of a PA requires extra wide transistor's width, two double-sided-gate configurations in parallel are employed to avoid having the layout get stretched in one dimension [Fig. 14(a)]. Two metal layers M1 and M2 are stacked for the gate interconnection, and the width of the gate line is intentionally widened to reduce its resistance. To minimize  $C_{\rm gd,e}$ , external access to the drain is made through top layers E1, MA to further separate the gate and drain lines [Fig. 14(b)]. Middle layers B1, B2 and B3 are used as source interconnection [Fig. 14(b)]. This layout configuration can also support large current density as drain and source connections use thick metal to account for electromigration. Three MOSFETs (width of 32  $\mu$ m) with different finger widths are laid out and their  $f_{\rm max}$ are shown in Fig. 13(b). The finger width of 640 nm is finally



Fig. 13. Layout issues of 200-GHz transistor. (a) U's sensitivity to  $C_{gs}$  and  $C_{gd}$ . (b) Post-layout  $f_{max}$  with different finger width.



Fig. 14. Floorplan for transistor layout. (a) Top view. (b) Side view.



Fig. 15. 210-GHz CMOS PA schematic.

## D. 210-GHz CMOS PA

Fig. 15 shows the schematic of the 210-GHz CMOS PA, which is comprised of a three-stage differential amplifier using an over-neutralization technique. Differential topology eliminates the parasitics' source-degenerative effects by providing shorter physical interconnection from its transistors' source terminals to ground compared with a single-ended counterpart and is also insensitive to the modeling inaccuracy of decoupling capacitors at 210 GHz. In addition,  $C_{\mathrm{gd}}$ -neutralization capacitor Authorized licensed use limited to: Southern University of Science and Technology. Downloaded on May 29,2024 at 03:12:22 UTC from IEEE Xplore. Restrictions apply.

is simply realized by  $C_{\mathrm{gd}}$  of a similar MOSFET to mitigate the mismatch between neutralization capacitor and main transistor's  $C_{\rm gd}$ , as shown in Fig. 16(a).

The transistor's intrinsic  $G_{\text{max}}$  after layout is only 4.5 dB, and, after deducting the loss of matching network (roughly 2.5 dB per stage), the achievable power gain per stage is only 2 dB. The 2-dB gain per stage raises two concerns: 1) it yields poor power-added efficiency (PAE), i.e., only around one third of drain efficiency, and 2) it leads to a large number of cascaded stages for high amplification (e.g., 10 dB), which will further



Fig. 16. Over-neutralization technique. (a)  $C_{\rm gd}$  of similar MOSFET as  $C_n$ . (b) Gain boosting.



Fig. 17. Measurement result for PA. (a)  $P_{\text{out}}$ , gain, and PAE with respect to  $P_{\text{in}}$ . (b) Power gain with respect to frequency.



Fig. 18. Source degeneration for cross-coupled pair. (a) Schematic. (b) Equivalent circuit.

lead to higher power consumption and smaller bandwidth. In order to overcome this problem, an over-neutralization technique has been employed. The PA's main transistors are intentionally pushed to the edge of stability region, resulting in higher gain shown in Fig. 16(b). By choosing proper neutralization capacitance  $C_n$ , the  $G_{\rm max}$  can be boosted by as much as 4 dB. To leave a margin for stability, a 3-dB gain boost, corresponding to  $K_f$  of 1.1, is chosen.

Considering that the quarter-wavelength is only around 180  $\mu m$  at 210 GHz, the ground-shielded CPW line is utilized for impedance matching. All PA stages are interstage-matched to 50  $\Omega$  to make the design more robust to process-dependent uncertainties in passive components at this frequency, which, authorized licensed use limited to: Southern University of Science and Technology.



Fig. 19. Negative resistive source degeneration. (a) Resistance only. (b) With parasitic capacitance.

in turn, leads to more flexibility in layout. The PA's output matching network is designed for maximum  $P_{\rm sat}$ . The extra loss added by the matching network makes the amplifier more stable, and the stability factor of the overall PA is greater than unity at all frequencies, which means it is unconditionally stable.

The PA core occupies  $150\times400~\mu\text{m}^2$  of die area (excluding pad). The PA breakout was tested by using a G-band (140–220 GHz) RF probe and power meters. To this end, on-chip baluns were used to convert the input and output differential signals to single-ended. The loss of the on-chip balun was calibrated using back-to-back configuration and was de-embedded from the PA output power. The PA circuit exhibits a measured peak gain of 15 dB, OP1 dB of 2.7 dBm,  $P_{\text{sat}}$  of 4.6 dBm, and a peak PAE of 6%, as shown in Fig. 17(a).

uncertainties in passive components at this frequency, which,  $P_{\rm sat}$  of 4.6 dBm, and a peak PAE of 6%, as shown in Fig. 1/(a). Authorized licensed use limited to: Southern University of Science and Technology. Downloaded on May 29,2024 at 03:12:22 UTC from IEEE Xplore. Restrictions apply.



Fig. 20. Simulation effective parallel resistance  $R_p$  and effective parallel resistance  $C_p$  for cross-coupled pair with source degeneration. (a) Sweep  $R_s$ , when  $C_s=0$ . (b) Sweep  $C_s$ , when  $-R_s=-90~\Omega$ .



Fig. 21. Schematic of 210-GHz CMOS VCO.

Fig. 17(b) exhibits a 3-dB bandwidth of more than 14 GHz. The measured PA bandwidth is limited by the highest measurable frequency (220 GHz) of the test equipment. The system measurement in Section VI demonstrates a wireless link with 10-GHz baseband bandwidth, indirectly implying the PA bandwidth to be actually around 20 GHz. The PA draws 40 mA from a 1-V supply.

## V. VCO, LNA, AND POWER DETECTOR DESIGN

## A. VCO

As was discussed in the previous section, the transconductance  $g_m$  degrades significantly as the operation frequency increases towards half- $f_{\rm max}$  of the device. Moreover, varactor loss becomes the dominant contributor to the Q-factor degradation of the oscillator. As a consequence, new circuit techniques need to be examined in the design of a fundamental VCO at 200 GHz to overcome these limitations. Inductive tuning was demonstrated to be amenable to high frequencies compared with varactor tuning [31]. Capacitive source degeneration at the buffer stage was proposed to increase equivalent negative resistance for millimeter-wave design [32]–[34]. Also, capacitive source degeneration below the cross-coupled pair can decrease undesired parasitic capacitance [35], [36]. In this paper, the use of source degeneration in a cross-coupled pair has been

extended to complex impedance  $Z_s$ . By injecting a test voltage source  $V_t$  to the cross-coupled pair with source degeneration impedance  $Z_s$  shown in Fig. 18(a), the equivalent admittance is obtained as

$$Y_{\rm in} = \frac{-g_m + sC_{\rm gs}}{2(1 + g_m Z_s + sC_{\rm gs} Z_s)}$$

$$= \frac{1}{-\frac{2}{g_m} - 2Z_s - \frac{2sC_{\rm gs} Z_s}{g_m}} + \frac{1}{\frac{2}{sC_{\rm gs}} + \frac{2g_m Z_s}{sC_{\rm gs}} + 2Z_s}.$$
(15)

Therefore, the equivalent circuit of the cross-coupled pair with source degeneration is composed of a parallel combination of branch A and branch B in Fig. 18(b), corresponding to two terms in (15).

Assuming  $Z_s$  is purely negative resistance (i.e.,  $Z_s = -R_s$ ), the resistance  $-2/g_m$  in Branch A is partially neutralized by  $2R_s$ . The Q-factors of branch A (defined as  $Q_A$ ) and branch B (defined as  $Q_B$ ) are obtained as

$$|Q_A| = \left| \frac{\operatorname{Im}[Z_A]}{\operatorname{Re}[Z_A]} \right| = \left| \frac{2\omega C_{\operatorname{gs}} R_s / g_m}{-2/g_m + 2R_s} \right| = \left| \frac{\omega C_{\operatorname{gs}} R_s}{1 - g_m R_s} \right|$$

$$|Q_B| = \left| \frac{\operatorname{Im}[Z_B]}{\operatorname{Re}[Z_B]} \right| = \left| \frac{-2/\omega C_{\operatorname{gs}} + 2g_m R_s / \omega C_{\operatorname{gs}}}{-2R_s} \right|$$

$$= \left| \frac{1 - g_m R_s}{\omega C_{\operatorname{gs}} R_s} \right|. \tag{16}$$

Authorized licensed use limited to: Southern University of Science and Technology. Downloaded on May 29,2024 at 03:12:22 UTC from IEEE Xplore. Restrictions apply.



Fig. 22. Measurement results for VCO. (a) Tuning range and output power. (b) Phase noise.



Fig. 23. LNA design. (a) NF<sub>min</sub> with respect to current density. (b) Simultaneous noise and power match. (c) Tradeoff between reflection and  $G_{\max}$ . (d) NF<sub>min</sub> and Kf with respect  $L_{\text{deg}}$ .

Also, under the condition  $R_s < (1/g_m)$ .  $1/(1 + \omega/\omega_T)$ ,  $|Q_B| > 1$  and  $|Q_A| < 1$ . Re $[Y_{in}]$  is thus dominated by branch A, i.e.,

$$Re[Y_{in}] = Re[Y_A] + Re[Y_B]$$

$$= \frac{1}{1 + Q_A^2} \cdot \frac{1}{Re[Z_A]} + \frac{1}{1 + Q_B^2} \cdot \frac{1}{Re[Z_B]}$$

$$\approx \frac{1}{Re[Z_A]} = -\frac{g_m}{2(1 - g_m R_s)} < -\frac{g_m}{2}. \quad (17)$$

Therefore, the real part of overall admittance of the equivalent circuit representing cross-coupled pair with negative resistance

in the source terminal is enhanced compared to the conventional cross coupled pair. This negative resistance can readily be realized using an additional cross-coupled pair, as will be explained later in this section.

In order to verify the above first order analysis, two cross-coupled pairs with two different source degenerations, shown in Fig. 19, are simulated. Fig. 20(a) shows effective parallel resistance  $R_p$  defined as  $R_p=1/{\rm Re}[Y_{\rm in}]$  and effective parallel capacitance  $C_p$  defined as  $C_p={\rm Im}[Y_{\rm in}]/\omega$  at 200 GHz for circuit with source degeneration of only negative resistance  $R_s$  in Fig. 19(a). Simulation shows that there is an optimum value for  $R_p$  when  $R_s$  is around 90  $\Omega$ . A proper choice of negative resistance at the source of the cross-coupled pair will increase  $R_p$  by Authorized licensed use limited to: Southern University of Science and Technology. Downloaded on May 29,2024 at 03:12:22 UTC from IEEE Xplore. Restrictions apply.



Fig. 24. Schematic of a 210-GHz CMOS LNA.

three times, leading to higher loop gain. Moreover, a decrease in effective capacitance  $C_p$  also helps improve tuning range and relax the choice of tank inductance value.

One effective way of realizing the negative resistance is by another cross-coupled pair. However, the corresponding parasitic capacitance cannot be neglected. Fig. 20(b) shows its effective parallel resistance  $R_p$  and parallel capacitance  $C_p$  at 200 GHz for circuit with source degeneration of both negative resistance  $\mathcal{R}_s$  and parasitic capacitance  $\mathcal{C}_s$  in Fig. 19(b). It indicates that both  $R_p$  and  $X_p (= 1/(j\omega C_p))$  are lowered as the source parasitic capacitance  $C_s$  increases. Therefore, an extra inductor  $L_s$  is added between the source terminals of the cross coupled pair to resonate out this undesired parasitic capacitance [Fig. 19(b)].

Fig. 21 shows the fundamental double-stacked cross-coupled VCO and the OOK modulator. The overall negative resistance of this oscillator is increased due to an additional negative source degeneration resistance provided by  $M_1 - M_2$ . This negative resistance compensates for the excessive varactor loss at very high frequencies, thereby improving overall loop gain. As mentioned above, the 30-pH inductor  $L_S$  in Fig. 21 mitigates the detrimental effect of parasitic capacitance of the bottom cross-coupled pair  $M_1 - M_2$ . The interstage matching network between the VCO buffer and the OOK modulator has been realized by transformers, thereby leading to compact layout. The OOK modulator utilizes a cascode topology  $M_7(M_8) - M_9(M_{10})$ , where the modulated signal is applied to the gate of transistor  $M_9(M_{10})$ . The output of the OOK modulator is matched 50  $\Omega$  using transformers.

The VCO core and modulator occupies  $100 \times 400 \ \mu \text{m}^2$ of die area. The circuit was characterized using a G-band (140-220 GHz) RF probe, power meters, and subharmonic mixer. The VCO exhibits a measured output power of -13.5 dBm, a tuning range of 8 GHz (204.7-212.7 GHz), and a phase noise of -81 dBc/Hz at 1 MHz offset at 209 GHz (Fig. 22). The VCO plus the buffer and OOK modulator consumes a total of 42 mA from a 1-V supply.

## B. 210-GHz LNA

Common source (CS) and cascode topologies are the most popular topologies for LNA design [37]. However, at frequencies close to  $f_T/f_{\rm max}$ , not only the gain of cascode amplifiers drops to almost that of a CS (due to the parasitic



Fig. 25. Measurement results for LNA.



Fig. 26. Schematic of the 210-GHz CMPS OOK envelop detector (M1and M2) followed by a baseband amplifier.

capacitance seen at the intermediate node of the cascode amplifier), but also the noise contribution of the common gate (CG) device to the cascode's NF becomes significant ( $\sim 0.5-1$  dB higher NF compared to a CS amplifier). Nevertheless, a shunt or series inductance [38] can be placed between the CS and the CG devices, as an inter-stage matching network, to increase the impedance seen by CG device, thereby alleviating gain and NF degradation issues. However, CS topology was chosen for this design, since, for the given technology, after accounting for the loss of required inter-stage matching network, the CS topology outperforms the cascode topology in terms of gain and NF and therefore is chosen for the design.

Since the very first stage of an LNA mostly determines its NF, the design goal for the first stage of the LNA was to find the Authorized licensed use limited to: Southern University of Science and Technology. Downloaded on May 29,2024 at 03:12:22 UTC from IEEE Xplore. Restrictions apply.



Fig. 27. Simulation results for detector. (a) Input return loss. (b) Output swing of  $V_D$  versus  $V_{\rm in}$  for input signal of 200 GHz. (c) Responsivity versus  $P_{\rm in}$  with input carrier frequency of 200 GHz and baseband signal with BW of 5 GHz.



Fig. 28. Die photograph of the TRX

optimum current density  $(J_{\text{opt}})$  and finger width for NF<sub>min</sub>. However, the maximum achievable gain of the device was too low when biased at  $J_{\rm opt}$  (~2-3 dB including the loss of input/output matching networks). Consequently, the first stage was unable to suppress the noise contribution of the subsequent stages; hence, the overall NF was drastically degraded. Therefore, a higher current density of 0.22 mA/ $\mu$ m as opposed to  $J_{\rm opt} = 0.16 \, {\rm mA}/\mu {\rm m}$  was chosen to minimize the overall NF for a given finger width of 400 nm.  $NF_{\min}$  of the first stage was only degraded by 0.05 dB for this current density shown in Fig. 23(a).

Inductive degeneration in the LNA design is commonly used to transfer the input impedance  $Z_{\mathrm{in}}$  of the device to a value close to  $Z_{\mathrm{opt}}^*$  to achieve simultaneous noise and power match [37]. In this approach,  $R_{\rm opt} = \text{Re}[Z_{\rm opt}]$  is assumed to be independent of the degeneration inductance  $L_{\mathrm{deg}}$ . However, as the CMOS technology further scales down to nanoscale regime,  $R_{\rm opt}$  becomes a stronger function of  $L_{deg}$ . Thus, the effect of  $L_{\text{deg}}$  on both  $R_{\text{opt}}$  and  $B_{\text{opt}} = \text{Im}[Z_{\text{opt}}]$  should be taken into account. The goal is, therefore, to minimize the Euclidean distance between  $Z_{opt}$  and  $Z_{in}^*$ , rather than only focusing on real part of the input impedance. Fig. 23(b) shows  $Z_{\rm opt}$  and  $Z_{\rm in}^*$ on the Smith chart as  $L_{deg}$  varies, clearly indicating variation in  $R_{\rm opt}$ . The distance between  $Z_{\rm opt}$  and  $Z_{\rm in}^*$  ( $\Delta \Gamma$ ) is calculated and plotted in Fig. 23(c). During the design, existing tradeoff between  $\Delta \Gamma$  and  $G_{\rm max}$  was accounted for so as to avoid too much gain degradation. At the same time,  $K_f$  is ensured to be greater than unity (i.e., unconditional stability) shown in Authorized licensed use limited to: Southern University of Science and Technology. Downloaded on May 29,2024 at 03:12:22 UTC from IEEE Xplore. Restrictions apply.

Fig. 23(d). The NF<sub>min</sub> variation vs.  $L_{\text{deg}}$  is also depicted on the same plot. As expected, the inductive degeneration slightly reduces NF<sub>min</sub> [39].

Fig. 24 shows the schematic of the seven-stage differential LNA. It turns out that the gain of the first stage is still insufficient to suppress the noise contribution of the second stage. Therefore, the current density of the second stage is also chosen to be identical to that of the first stage to minimize its noise contribution to the overall NF. The succeeding stage has been biased at current density of 0.56 mA/ $\mu$ m corresponding to maximum  $f_{\text{max}}$ . Thus, highest gain per stage is achieved. For the first two stages, simple second-order matching networks is used to minimize the noise contribution of lossy on-chip passives. As for the succeeding five stages, fourth-order matching networks have been incorporated to achieve a wide 3-dB gain bandwidth (>15 GHz).

The LNA core occupies only  $400\times650~\mu\text{m}^2$ . It has been tested by a set up composing of G-band (140-220 GHz) RF probe and vector network analyzer (VNA). The LNA exhibits a measured peak gain of 18 dB with a BW of at least 15 GHz, as shown in Fig. 25. The measured bandwidth in this design is limited by the highest measurable frequency (220 GHz) of the test equipment. Input/output return losses are better than 8 dB. The LNA's in-band NF has been estimated from the RX's output SNR measurement. Accounting for measured 18-dB gain for the LNA, the receiver's NF is mostly dominated by the LNA's NF. Therefore, the LNA's NF is upper-bounded by the receiver's NF, which approximately varies between 11 and



Fig. 29. Transmitter spectrum measurement. (a) Test setup. (b) Measured IF spectrum after down-conversion.



Fig. 30. Transmitter power measurement. (a) Test setup. (b) Measurement radiation pattern.



Fig. 31. CW wireless link over 3.5 cm. (a) Test setup. (b) Measured baseband spectrum after receiver

12 dB, as shown in Fig. 25. The LNA draws 44.5 mA from a 1-V supply.

#### C. Power Detector

Fig. 26 shows the schematic of OOK envelope detector followed by a baseband amplifier. The series-shunt CPW transmission lines are used for input matching. As shown in Fig. 27(a), the input return loss is less than -10 dB at the center frequency Authorized licensed use limited to: Southern University of Science and Technology. Downloaded on May 29,2024 at 03:12:22 UTC from IEEE Xplore. Restrictions apply.



Fig. 32. Measured output SNR with respect to baseband signal frequency.

of 200 GHz over a bandwidth of 20 GHz. For the envelop detector, the transistors M1 and M2 are biased in class-AB operation region so as to provide square-law relationship between  $V_{
m in}$  and  $V_D$ . When differential voltage  $V_{
m in} (= V_{
m in+} - V_{
m in-})$  is larger than zero, M2 turns off and M1 turns on, drawing a current which is proportional to  $V_{
m in}^2$ . This square-law characteristic has been verified by simulation of the detector, which is shown in Fig. 27(b).  $V_D$  is expressed as [32], [40]

$$V_D \cong \frac{1}{4}\mu_n C_{\text{ox}} \left(\frac{W}{L}\right)_{1.2} R_L V_{\text{in}}^2. \tag{18}$$

Operation in the square-law region increases the  $V_D$ 's swing and improves the detector's responsivity. Shown in Fig. 27(c) is the simulation result of the detector responsivity vs. input power at the input carrier frequency of 200 GHz and baseband

| VCO                  |                            | LNA                     |         |  |
|----------------------|----------------------------|-------------------------|---------|--|
| Output Power         | -13.5dBm                   | S21                     | 18dB    |  |
| Tuning Range         | 204.7-212.7 GHz            | Bandwidth               | >15GHz* |  |
| Phase noise          | -81dBc/Hz @ 1MHz<br>offset | Return Loss             | >8dB    |  |
| Power<br>Consumption | 42mW                       |                         |         |  |
| PA                   |                            | TRX                     |         |  |
|                      |                            | EIRP                    | 5.13dBm |  |
| Power Gain           | 15dB                       | RX's minimum NF         | 11 dB   |  |
| OP1dB                | 2.7dBm                     | Bandwidth               | >14GHz* |  |
| Psat                 | 4.6dBm                     | Beamwidth               | 57deg   |  |
| PAE                  | 6%                         | TX Power<br>Consumption | 240mW   |  |
| Power<br>Consumption | 40mW                       | RX Power<br>Consumption | 68mW    |  |

TABLE I
PERFORMANCE SUMMARY OF THE 210-GHZ CMOS TRANSCEIVER

signal with bandwidth of 5 GHz. As can be seen, the responsivity varies within 10% around the nominal value of 2.5 KV/W as input power  $P_{in}$  varies from -30 to -15 dBm. This result is consistent with square-law operation. The responsivity can be further improved with additional baseband amplifier at the expense of lower dynamic range. Note that the load resistor  $R_L$  with the parasitic capacitance of the baseband amplifier forms a low-pass filter which filters out undesired harmonics generated by M1 and M2 and the 200-GHz ripples from input signal.

#### VI. MEASUREMENTS

#### A. Chip Fabrication

The 210-GHz TRX chip has been fabricated in a 32-nm SOI CMOS with  $f_{\rm T}/f_{\rm max}=250/320$  GHz. Fig. 28 shows the die photograph of the TRX chip. The TX and RX occupy 1.4 × 2.5 mm² and 0.8 × 1.4 mm² of chip areas, respectively (including pads). The on-chip antennas are fabricated on the substrate with resistivity of 13.5  $\Omega$ -cm without any post process. The array elements are separated by 820  $\mu$ m, which corresponds to approximately  $0.57 \times \lambda$  at 210 GHz. A chip-on-board assembly is used to characterize the performance of the 210-GHz TRX chip. Owing to the on-chip antenna integration, a low-cost assembly was achieved without any millimeter-wave bonding.

#### B. System Measurements

The TX spectral measurement was carried out by utilizing the setup shown in Fig. 29(a). The transmitted signal from the TX chip is captured by a VDI WR5.1 horn antenna and then down-converted by a VDI WR5.1 subharmonic mixer. The W-band LO generation chain is composed of a signal generator and a W-band tripler. The down-converted IF signal is monitored by a spectrum analyzer. The IF spectrum exhibits modulated signal with the center tone located at 3.97 GHz shown in Fig. 30(b). The harmonic number for the WR5.1 subharmonic mixer is two, and the actual RF frequency from the TX is 210.97 GHz. Two sidebands in Fig. 29(b) represent the OOK modulated signals, which are 1 GHz apart from the carrier tone. Since conversion gain of the subharmonic mixer was not calibrated, accurate power measurement needs to be done by employing another method, as explained below.

Considering that the path loss from the TX antenna to the RX antenna for the 210-GHz signal is quite high (i.e., about 61.8 dB for a TX-RX distance of 14 cm), the power captured by power sensor is less than 1  $\mu$ W. This makes it quite difficult to measure the TX power directly using power sensor. Placing the RX antenna closer to the TX can potentially yield higher power. However, the path loss estimated by Friis formula is not accurate when the RX antenna is not located in the far-field region. The measurement setup of Fig. 30(a) can measure the TX power for this OOK-modulation-based TX. A 1-kHz signal is used to modulate the 210-GHz carrier signal. After being captured by the WR5.1 horn antenna, the signal is detected by a G-band detector. A lock-in amplifier senses the voltage difference between on-state and off-state signals. The responsivity of the external G-band detector has been well calibrated using an external G-band source with different input power. Accounting for a responsivity of 440 V/W for the detector and 21 dBi of gain for VDI WR5.1 horn antenna in Fig. 30(a), the captured power translates to a broadside EIRP of 5.13 dBm. This 5.13-dBm EIRP exhibits 10-dB back-off from a saturated power of 15.2 dBm (4.6-dBm Psat of one PA + 6-dB combining gain + 4.5-dBi antenna gain), which is due to insufficient power from on-chip LO and routing loss. By rotating the horn antenna, the TX radiation pattern is also measured, as shown in Fig. 30(b). The measured beamwidth remains almost constant across the band, and it is 57° and 54° at 208 and 212 GHz, respectively.

A modulated continuous-wave (CW) wireless testing between TX and RX chip has been performed over a distance of 3.5 cm, as shown in Fig. 31(a). A baseband signal is sent to TX chip and then modulated to a 210-GHz carrier and radiated out. The RX chip captures the 210-GHz signal and detects the baseband signal and then monitors using a spectrum analyzer. The output-noise spectral density was also measured from spectrum analyzer. Accounting for RX bandwidth of 20 GHz, the output signal-to-noise ratio (SNR) was thus calculated. An external low-noise baseband amplifier is used to help increase the strength of the received signal. The amplifier's noise has negligible contribution to the output SNR, as it is attenuated by the LNA gain. By sweeping the frequency of baseband signal,

<sup>\*</sup> Measurement limited to 220 GHz.

|                         | [11]             | [12]             | [13]                     | [14]                            | This work                             |
|-------------------------|------------------|------------------|--------------------------|---------------------------------|---------------------------------------|
| Technology              | 45nm SOI<br>CMOS | 45nm SOI<br>CMOS | 0.13µm<br>BiCMOS         | 65nm<br>CMOS                    | 32nm SOI CMOS                         |
| Frequency               | 291GHz           | 280GHz           | 380GHz                   | 260GHz                          | 210GHz                                |
| Architecture            | 2×2 DAR          | 4×4 DAR          | Quadrupler-<br>based TRX | 2×2<br>Quadrupler-<br>based TRX | 2×2 Fundamental<br>Frequency TRX      |
| Modulation              | None             | None             | FMCW                     | OOK                             | OOK                                   |
| EIRP [dBm]              | -1               | 9                | -13                      | 5                               | 5.13<br>(15.2 @ P <sub>sat</sub> ) *  |
| P <sub>DCTX</sub> [mW]  | 74.8             | 430              | 182                      | 688                             | 240                                   |
| EIRP/P <sub>DCTX</sub>  | 1.1%             | 2%               | 0.028%                   | 0.46%                           | 1.4%<br>(>6.9% @ P <sub>sat</sub> ) * |
| Area [mm <sup>2</sup> ] | 0.64             | 7.29             | 4.18                     | 6                               | 3.5 (TX) + 1.12 (RX)                  |

TABLE II COMPARISON TABLE

the output SNR for different CW frequencies has been obtained, as shown in Fig. 32. Considering that the TRX system operates in the linear region (TX is 8 dB back-off from OP1 dB), the thermal noise limits the performance of the wireless links rather than nonlinearity. In this case, with the requirement of SNR of 13 dB (corresponding to BER of  $10^{-5}$  for noncoherent OOK modulation), the maximum baseband frequency is 10 GHz, which corresponds to a potential data rate of between 10 Gbps for no root-raised-cosine (RRC) filtering and 20 Gbps for ideal filtering. The RX sensitivity of -47 dBm corresponds to an RX NF of around 12 dB. The measured performance of the 210-GHz TRX is summarized in Table I. Table II compares this work with other state-of-the-art silicon-based signal sources or TRXs.

#### VII. CONCLUSION

A fully integrated 210-GHz fundamental TRX with on-chip antenna is demonstrated in 32-nm SOI CMOS technology. To the best of the authors' knowledge, this was the first known demonstration on a 210-GHz fundamental CMOS TRX. The neutralization technique was revisited and an over-neutralization technique is proposed to boost the power gain effectively for transistors in the near- $f_{\text{max}}$  region. A first CMOS PA is demonstrated at 210 GHz with measured 15-dB gain (5 dB gain per stage) and 4.6-dBm output saturation power. A CMOS LNA with 18-dB gain was achieved at 210 GHz with more than 15-GHz bandwidth. The  $2 \times 2$  spatial combining TX achieves an EIRP of 5.13 dBm at 10-dB back-off from saturated power. It achieves an estimated EIRP of 15.2 dBm when the PAs are fully driven. This work demonstrates the feasibility of using CMOS technology for chip-to-chip wireless communication with potential data rate of between 10 Gbps for no RRC filtering and 20 Gbps for ideal filtering.

## ACKNOWLEDGMENT

The authors would like to acknowledge Leading Edge Access Program (LEAP) for chip fabrication. They would also like to thank Prof. Rebeiz's Lab, JPL, Rohde & Schwarz and Anritsu, for their kind help with the measurements. Finally, they

would like to thank NCIC members, especially L. Gilreath and F. Caster, for their contributions.

#### REFERENCES

- [1] P. Siegel, "Terahertz technology," *IEEE Trans. Microw. Theory Techn.*, vol. 50, no. 3, pp. 910–928, Mar. 2002.
- [2] D. Woolard *et al.*, "Terahertz frequency sensing and imaging: A time of reckoning future applications?," *Proc. IEEE*, vol. 93, no. 10, pp. 1722–1743, Oct. 2005.
- [3] W. Withayachumnankul et al., "T-ray sensing and imaging," Proc. IEEE, vol. 95, no. 8, pp. 1528–1558, Aug. 2007.
- [4] K. Huang *et al.*, "Terahertz terabit wireless communication," *IEEE Microw. Mag.*, vol. 12, no. 4, pp. 108–116, Jun. 2011.
- [5] I. Hosako et al., "At the dawn of a new era in terahertz technology," Proc. IEEE, vol. 95, no. 8, pp. 1611–1623, Aug. 2007.
- [6] C. Jastrow et al., "Wireless digital data transmission at 300 GHz," Electron. Lett., vol. 46, no. 9, pp. 661–663, Apr. 2010.
- [7] A. Hirata et al., "120-GHz wireless link using photonic techniques for generation, modulation, and emission of millimeter-wave signals," J. Lightw Technol., vol. 21, no. 10, pp. 2145–2153, Oct. 2003.
- [8] H. Song et al., "Multi-gigabit wireless data transmission at over 200-GHz," in Proc. 34th Int. Conf. Infrared, Millim., Terahertz Waves, 2009, pp. 1–2.
- [9] T. Nagatsuma et al., "Millimeter-wave photonic integrated circuit technologies for high-speed wireless communications applications," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2004, pp. 448–449.
- [10] I. Kallfass et al., "All active MMIC-based wireless communication at 220 GHz," *IEEE Trans. THZ Sci. Technol.*, vol. 1, no. 2, pp. 477–487, Nov. 2011.
- [11] K. Sengupta *et al.*, "Distributed active radiation for THz signal generation," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2011, pp. 288–289.
- [12] K. Sengupta et al., "A 0.28 THz 4 × 4 power-generation and beam-steering array," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2012, pp. 256–258.
- [13] J. Park et al., "A 0.38 THz fully integrated transceiver utilizing quadrature push-push circuitry," in Proc. IEEE Symp. VLSI Circuits, June 2011, pp. 22–23.
- [14] J. Park et al., "A 260 GHz fully integrated CMOS transceiver for wireless chip-to-chip communication," in *Proc. IEEE Symp. VLSI Circuits*, June 2012, pp. 48–49.
- [15] Z. Wang et al., "A 210 GHz fully integrated differential transceiver with fundamental-frequency VCO in 32 nm SOI CMOS," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2013, pp. 136–137.
- [16] C. Balanis, Antenna Theory: Analysis and Design, 2nd ed. New York, NY, USA: Wiley, 1997.
- [17] K. Ang et al., "Analysis and design of impedance-transforming planar Marchand baluns," *IEEE Trans. Microw. Theory Techn.*, vol. 49, no. 2, pp. 402–406, Feb. 2001.
- [18] M. Chongcheawchamnan et al., "On miniaturization isolation network of an all-ports matched impedance-transforming Marchand Balun," *IEEE Microw. Wireless Compon. Lett.*, vol. 13, no. 7, pp. 281–283, Jul 2003

Authorized licensed use limited to: Southern University of Science and Technology. Downloaded on May 29,2024 at 03:12:22 UTC from IEEE Xplore. Restrictions apply.

<sup>\*</sup>The EIRP if the PAs are fully driven is 15.2 dBm (4.6 dBm Psat of one PA + 6-dB combining gain + 4.5-dBi antenna gain). With a stronger PA driver, the power consumption is assumed to double (a conservative estimation) to be 480 mW, and the expected EIRP/P<sub>DGTX</sub> is 6.9%.

- [19] A. Chen et al., "A novel broadband even-mode matching network for Marchand baluns," *IEEE Trans. Microw. Theory Techn.*, vol. 57, no. 12, pp. 2973–2980, Dec. 2009.
- [20] Z. Deng et al., "A layout-based optimal neutralization technique for mm-wave differential amplifiers," in *IEEE RFIC Symp. Dig.*, Jun. 2010, pp. 355–358.
- [21] W. Chan et al., "A 58–65 GHz neutralized CMOS power amplifier with PAE above 10% at 1-V supply," *IEEE J. Solid-State Circuits*, vol. 45, no. 3, pp. 554–564, Mar. 2010.
- [22] D. Chowdhury et al., "Design considerations for 60 GHz transformer-coupled CMOS power amplifiers," *IEEE J. Solid-State Circuits*, vol. 44, no. 10, pp. 2733–2744, Oct. 2009.
- [23] S. Mason, "Power gain in feedback amplifier," *IEEE Trans. Circuit Theory*, vol. CT-1, no. 2, pp. 20–25, 1954.
- [24] D. Pozar, Microwave Engineering, 4th ed. Hoboken, NJ, USA: Wiley, 2012.
- [25] M. Gupta, "Power gain in feedback amplifiers, a classic revisited," IEEE Trans. Microw. Theory Techn., vol. 40, no. 5, pp. 864–879, May 1992.
- [26] C. Liang et al., "Systematic transistor and inductor modeling for millimeter-wave design," *IEEE J. Solid-State Circuits*, vol. 44, no. 2, pp. 450–457, Feb. 2009.
- [27] C. Chan et al., "Wiring effect optimization in 65-nm low-power NMOS," IEEE Electron Device Lett., vol. 29, no. 11, pp. 1245–1248, Nov. 2008.
- [28] C. Liang et al., "A layout technique for millimeter-wave PA transistors," in *IEEE RFIC Symp. Dig.*, Jun. 2011, pp. 1–4.
- [29] H. Jhon et al., "f<sub>max</sub> improvement by controlling extrinsic parasitics in circuit-level MOS transistor," *IEEE Electron Device Lett.*, vol. 30, no. 12, pp. 1323–1325, Dec. 2009.
- [30] C. Chan et al., "Wiring effect optimization in 65-nm low-power NMOS," *IEEE Electron Device Lett.*, vol. 29, no. 11, pp. 1245–1248, Nov. 2008.
- [31] P. Chiang et al., "A highly efficient 0.2 THz varactor-less VCO with -7 dBm output power in 130 nm SiGe," in Proc. IEEE CSICS Symp., Oct. 2012, pp. 1–4.
- [32] Z. Chen et al., "A BiCMOS W-band 2 × 2 focal-plane array with on-chip antenna," *IEEE J. Solid-State Circuits*, vol. 47, no. 10, pp. 2355–2371, Oct. 2012.
- [33] Z. Chen et al., "W-band frequency synthesis using a Ka-band PLL and two different frequency triplers," in *IEEE RFIC Symp. Dig.*, Jun. 2011, np. 1–4
- [34] C. Wang et al., "W-band silicon-based frequency synthesizers using injection-locked and harmonic triplers," *IEEE Trans. Microw. Theory Techn.*, vol. 60, no. 5, pp. 1307–1320, May 2012.
- [35] B. Jung et al., "High-frequency LC VCO design using capacitive degeneration," *IEEE J. Solid-State Circuits*, vol. 39, no. 12, pp. 2359–2370, Dec. 2004.
- [36] J. Hong et al., "Low phase noise Gm-boosted differential gate-to-source feedback Colpitts CMOS VCO," IEEE J. Solid-State Circuits, vol. 44, no. 11, pp. 3079–3091, Nov. 2009.
- [37] S. Voinigescu, High Frequency Integrated Circuits. Cambridge, U.K.: Cambridge Univ., 2013.
- [38] P. Heydari, "Design and analysis of a performance-optimized CMOS UWB distributed LNA," *IEEE J. Solid-State Circuits*, vol. 42, no. 9, pp. 1892–1905, Sep. 2007.
- [39] J. Goo et al., "A noise optimization technique for integrated low-noise amplifiers," *IEEE J. Solid-State Circuits*, vol. 37, no. 8, pp. 994–1002, Aug. 2002.
- [40] J. Lee et al., "A low-power low-cost fully-integrated 60-GHz transceiver system with OOK modulation and on-board antenna assembly," IEEE J. Solid-State Circuits, vol. 45, no. 2, pp. 264–275, Feb. 2010.



Zheng Wang (S'07) received the B.S. and M.S. degree from Tsinghua University, Beijing, China, in 2007 and 2010, respectively. He is currently working toward Ph.D. degree in electrical engineering and computer science at the University of California, Irvine, CA, USA.

His research interests include RF, millimeter-wave/THz integrated circuits design for wireless communication systems, and imaging applications. He was with Broadcom Corporation in 2011 and 2012, where he was involved in the design

of 60-GHz CMOS radio and E-band PtP communication.



**Pei-Yuan Chiang** (S'12) received the B.S. and M.S. degrees in communication engineering from National Chiao Tung University, Hsinchu, Taiwan, in 2006 and 2008, respectively. He is currently working toward the Ph.D. degree in electrical engineering and computer science at the University of California, Irvine, CA, USA.

His research interests include millimeter-wave (mm-wave) and terahertz integrated circuit design for wireless and high-speed data communication. From June 2012 to December 2012, he was with the

Wireless/Bluetooth Group, Broadcom Corporation, Irvine, CA, USA, where he was involved with the development of a 60-GHz CMOS radio chip.



design.

**Peyman Nazari** (S'11) received the B.S. degree in electrical engineering from Sharif University of Technology, Tehran, Iran, in 2010. He is currently working toward the Ph.D. degree at the University of California, Irvine, CA, USA.

He was an Engineering Intern with Qualcomm during the summers of 2012 and 2013, where he worked on the design of power amplifiers (PAs) and power detectors in advanced CMOS technology. His research interests include analog/RF circuit design, millimeter-wave, and sub-THz receiver and PA IC



Chun-Cheng Wang (S'07–M'12) received the B.S. and M.Eng. degrees in electrical and computer engineering from Cornell University, Ithaca, NY, USA, in 2003 and 2004, respectively, and the Ph.D. degree in electrical engineering from the University of California, Irvine, CA, USA, in 2012.

From 2004 to 2007, he was with Realtek Semiconductor Corporation as an Analog/RF Design Engineer, where he was involved with the design of 802.11 a/b/g/n CMOS radio. From 2012 to 2013, he was with Peregrine Semiconductor, San Diego,

CA, USA. He is now a Principal Engineer working on RF/millimeter-wave (mm-wave) IC design with Anokiwave Inc., San Diego, CA, USA. His research interests are in RF and mm-wave IC design for wireless communications, automotive radars, and imaging applications. During his Ph.D., he interned at Fujitsu Laboratories of America, Sunnyvale, CA, USA, and Broadcom Corporation, Irvine, CA, USA, where he was involved with the design of 60-GHz CMOS radio at both companies.

Dr. Wang is a member of Golden Key Honor Society and Eta Kappa Nu. He was the recipient of the Mindspeed Fellowship in 2011, the Center of Pervasive Communications and Computing (CPCC) Fellowship Award in 2010, the School of Engineering Research and Travel Grant Award in 2009, and the EECS Department Fellowship in 2007 at the University of California, Irvine.



Zhiming Chen (M'12) received the B.Eng. degree in electronic engineering from Tsinghua University, Beijing, China, in 2007, and the M.S. and Ph.D. degrees in electrical engineering from the University of California, Irvine, CA, USA, in 2009 and 2012, respectively.

He was with Broadcom Corporation from June 2010 to November 2011, where he was engaged in 60-GHz phased-array radio development. In spring 2012, he joined the faculty of the Beijing Institute of Technology, Beijing, China, where he is now

an Associate Professor with the School of Information and Electronics. His research interests include analog, radio-frequency, and millimeter-wave IC design.



Payam Heydari (S'98–M'00–SM'07) received the B.S. and M.S. degrees (with honors) from the Sharif University of Technology, Tehran, Iran, in 1992 and 1995, respectively, and the Ph.D. degree from the University of Southern California, Los Angeles, CA, USA, in 2001, all in electrical engineering.

In August 2001, he joined the University of California, Irvine, CA, USA, where he is currently a Professor of electrical engineering. His research covers the design of terahertz/millimeter-wave/RF and analog integrated circuits. He is the (co)-author

of two books, one book chapter, and more than 100 journal and conference papers.

Dr. Heydari currently serves on the Executive and Technical Program Committees of Compound Semiconductor IC Symposium (CSICS). He was a guest editor of the IEEE JOURNAL OF SOLID-STATE CIRCUITS and served as an associate editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—I: REGULAR PAPERS from 2006 to 2008. He was a Technical Program Committee member of the IEEE Custom Integrated Circuits Conference (CICC). He has given Keynote Speech to IEEE GlobalSIP 2013 Symposium on Millimeter Wave Imaging and Communications and served as Invited Distinguished

Speaker to the 2014 IEEE Midwest Symposium on Circuits and Systems. The Office of Technology Alliances at UCI has named him one of ten outstanding innovators at the university. He was the corecipient of the 2009 Business Plan Competition First Place Prize Award and Best Concept Paper Award both from Paul Merage School of Business at UC-Irvine. He was the recipient of the 2010 Faculty of the Year Award from UC-Irvine's Engineering Student Council (ECS), the 2009 School of Engineering Fariborz Maseeh Best Faculty Research Award, the 2007 IEEE Circuits and Systems Society Guillemin-Cauer Award, the 2005 National Science Foundation CAREER Award, the 2005 IEEE Circuits and Systems Society Darlington Award, the 2005 UCI's School of Engineering Teaching Excellence Award, the Best Paper Award at the 2000 IEEE International Conference on Computer Design (ICCD), the 2000 Honorable Award from the Department of EE-Systems at the University of Southern California, and the 2001 Technical Excellence Award in the area of Electrical Engineering from the Association of Professors and Scholars of Iranian Heritage (APSIH). He was recognized as the 2004 Outstanding Faculty at the UCI's EECS Department. His research on novel low-power multi-purpose multi-antenna RF front-ends received the Low-Power Design Contest Award at the 2008 IEEE International Symposium on Low-Power Electronics and Design.