

# **BufferBandwidth**

## 1 Overview

1.1 Location \$(AMDAPPSDKSAMPLESROOT)\samples\opencl\cl\app

#### 1.2 How to Run

See the Getting Started guide for how to build samples. You first must compile the sample.

Use the command line to change to the directory where the executable is located. The precompiled sample executable is at  $(AMDAPPSDKSAMPLESROOT) \simeq \$  opencl\bin\x86\ for 32-bit builds, and  $(AMDAPPSDKSAMPLESROOT) \simeq \$  for 64-bit builds.

Type the following command(s).

BufferBandwidth

This runs the program with the default options: -t 0 -d 0 -nwk 1 -nl 20 -nr 1 -nk 20 -nb 33554432 (32MB) -nw 7 -s 2 -if 0 -of 1 -cf 5 -cf 2.

BufferBandwidth -h
 This prints the help file.

# 1.3 Command Line Options

Table 1 lists, and briefly describes, the command line options.

Table 1 Command Line Options

| Short Form       | Description                                                                                                  |
|------------------|--------------------------------------------------------------------------------------------------------------|
| -t <n></n>       | Test type: 0 clEnqueue[Map,Unmap] 1 clEnqueue[Read,Write] 2 clEnqueueCopy 3 clEnqueue[Read,Write], prepinned |
| -d <n></n>       | Number of GPU devices.                                                                                       |
| -pcie or<br>-dma | Measure PCIe/interconnect bandwidth.                                                                         |
| -nwk <n></n>     | Number of CPU threads (max: 32; for Linux: 1).                                                               |
| -nl <n></n>      | Number of timing loops.                                                                                      |
| -nr <n></n>      | Repeat each timing <n> times.</n>                                                                            |
| -nk <n></n>      | Number of loops in the kernel.                                                                               |
| -nb <n></n>      | Buffer size in bytes (min: 2048 * CPUthreads).                                                               |
| -nw <n></n>      | Number of wave fronts per SIMD (default: 7).                                                                 |
| -1               | Print complete timing log.                                                                                   |
| -s <n></n>       | Skip first <n> timings for average (default: 2).</n>                                                         |

BufferBandwidth 1 of 3

| Short Form  | Description                                             |
|-------------|---------------------------------------------------------|
| -[if,of,cf] | <n> Input, output, copy flags (ok to use multiple):</n> |
|             | O CL_MEM_READ_ONLY                                      |
|             | 1 CL_MEM_WRITE_ONLY                                     |
|             | 2 CL_MEM_READ_WRITE                                     |
|             | 3 CL_MEM_USE_HOST_PTR                                   |
|             | 4 CL_MEM_COPY_HOST_PTR                                  |
|             | 5 CL_MEM_ALLOC_HOST_PTR                                 |
|             | 6 CL_MEM_USE_PERSISTENT_MEM_AMD                         |
| -m          | Always map as MAP_READ   MAP_WRITE.                     |
| -db         | Disable host memory bandwidth baseline.                 |
| -h          | Print all options and their meanings.                   |

### 2 Introduction

This sample measures a complete round trip loop of data transfer steps to, and from, an OpenCL device. It also assesses the bandwidth characteristics of a given system, including GPU memory and interconnect (for example: PCle) bandwidth, achievable in OpenCL.

This sample can run the following tests:

- Create a simple baseline for host memory read and write performance. This can be used to ensure sanity of device buffer access performance numbers created by the other tests.
- Benchmark a round-trip chain of synchronous, serialized transfer steps between the host and the device.
- The sample can create a log over many iterations to locate one-time effects or variations over time.

The following transfer paths can be tested via command line option:

```
clEnqueueMap/UnmapBuffer
clEnqueueRead/WriteBuffer
clEnqueueCopyBuffer
clEnqueueRead/WriteBuffer, prepinned
```

This sample allows selection of any of the various CL buffer creation attributes for the source and destination buffers of the transfer chain.

## 3 Implementation Details

The bandwidth reported by -pcie or -dma is obtained by measuring the clEnqueueRead/Write performance on a prepinned buffer. This typically corresponds to the maximum interconnect rate achievable at application level for the explicit copy path (usually by DMA engine).

Details on the various buffer types and recommended transfer paths are provided in Chapter 4 of the AMD APP OpenCL Programming Guide.

All transfer steps are executed synchronously to ensure accurate bandwidth measurement. The application code should not follow this model, but submit as many commands to a CL queue as possible before forcing the queue to drain.

The -1 option can be used to identify some of the one-time costs that exist for a given transfer chain. For instance, during the first one or two iterations, the GPU and CPU achieve maximum clock rates. Also, buffers are allocated and transported to their final location. These costs show up as increased execution times for the first few OpenCL calls.

#### 4 Notes and Caveats

- Do not run graphics applications while benchmarking compute or transfer operations.
- The read and write GPU kernels are written for clarity, and should achieve around 85% of HW peak with the right number of threads.
- The data verification used is basic.
- The smallest supported buffer size in this sample is 2048 bytes, corresponding to a single work-group of 128 work-items. Buffer sizes supplied by -nb are adjusted to a multiple of a block size that is know to perform well across all measurement stages.

Contact

Advanced Micro Devices, Inc. One AMD Place P.O. Box 3453 Sunnyvale, CA, 94088-3453 Phone: +1.408.749.4000 For AMD Accelerated Parallel Processing:

URL: developer.amd.com/appsdk
Developing: developer.amd.com/

Support: developer.amd.com/appsdksupport developer.amd.com/openclforum



The contents of this document are provided in connection with Advanced Micro Devices, Inc. ("AMD") products. AMD makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. The information contained herein may be of a preliminary or advance nature and is subject to change without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this publication. Except as set forth in AMD's Standard Terms and Conditions of Sale, AMD assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right.

AMD's products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of AMD's product could create a situation where personal injury, death, or severe property or environmental damage may occur. AMD reserves the right to discontinue or make changes to its products at any time without notice.

#### Copyright and Trademarks

© 2011 Advanced Micro Devices, Inc. All rights reserved. AMD, the AMD Arrow logo, ATI, the ATI logo, Radeon, FireStream, and combinations thereof are trademarks of Advanced Micro Devices, Inc. OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission by Khronos. Other names are for informational purposes only and may be trademarks of their respective owners.