# ICEPOLE v2: High-speed, Hardware-oriented Authenticated Encryption Scheme

Paweł Morawiecki <sup>1</sup> Kris Gaj<sup>3</sup> Ekawat Homsirikamol<sup>3</sup> Krystian Matusiewicz<sup>6</sup> **Josef Pieprzyk**<sup>1,2</sup> Marcin Rogawski<sup>5</sup> Marian Srebrny<sup>1</sup> Marcin Wójcik<sup>4</sup>

Institute of Computer Science, Polish Academy of Sciences, Poland <sup>1</sup>
Queensland University of Technology, Brisbane, Australia <sup>2</sup>
Cryptographic Engineering Research Group, George Mason University, USA <sup>3</sup>
Cryptography and Information Security Group, University of Bristol, United Kingdom <sup>4</sup>
Cadence Design Systems, San Jose, USA <sup>5</sup>
Intel, Gdańsk, Poland <sup>6</sup>

DIAC 2015, Singapore

#### Outline

- Brief description of ICEPOLE
- Tweak for 2nd round
- Third-party cryptanalysis
- Hardware performance

#### **ICEPOLE General Overview**

- based on the variant of duplex framework introduced by Bertoni et al. "Duplexing the sponge: (...)" Cryptology ePrint archive 2011/499
- high-speed hardware-oriented ICEPOLE permutation is the heart of our design
- family of authenticated encryption schemes with three parameters: key, nonce and secret message number
- primary recommendation: ICEPOLE-128: 128-bit key and 128-bit nonce

## Encryption and Tag Generation - Overview



## Decryption and Tag Verification



• The same permutations used for encryption and decryption

## ICEPOLE Internal State Organization

- 1280-bit internal state *S*
- ullet can be viewed as two-dimensional array S[4][5], where each element of array is a 64-bit word



#### ICEPOLE Round and $P_6$ , $P_{12}$ Permutations

$$R = \kappa \circ \psi \circ \pi \circ \rho \circ \mu$$

#### **ICEPOLE** Permutations

- $P_6$ : 6-round permutation, used in Processing Phase
- ullet  $P_{12}$ : 12-round permutation, used in Initialization and Tag Generation

#### $\mu$ Step



$$\begin{pmatrix} 2 & 1 & 1 & 1 \\ 1 & 1 & 18 & 2 \\ 1 & 2 & 1 & 18 \\ 1 & 18 & 2 & 1 \end{pmatrix} \begin{pmatrix} Z_0 \\ Z_1 \\ Z_2 \\ Z_3 \end{pmatrix} = \begin{pmatrix} 2Z_0 + Z_1 + Z_2 + Z_3 \\ Z_0 + Z_1 + 18Z_2 + 2Z_3 \\ Z_0 + 2Z_1 + Z_2 + 18Z_3 \\ Z_0 + 18Z_1 + 2Z_2 + Z_3 \end{pmatrix}$$

- GF(2<sup>5</sup>) multiplication modulo  $x^5 + x^2 + 1$
- easy to implement (just XOR operations)
- main source of diffusion in the algorithm

#### $\rho$ Step



$$S[x][y] := S[x][y] \iff \text{offsets}[x][y]$$

for all 
$$(0 \le x \le 3), (0 \le y \le 4)$$

- each word has a distinct offset value
- ullet  $\rho$  introduced to mix information between 'slices' of the state

#### $\pi$ Step



$$x' := (x + y) \mod 4$$
  
 $y' := (((x + y) \mod 4) + y + 1) \mod 5$ 

- $S[x'][y'] \leftarrow \pi(S[x][y])$
- $\pi$  reorders the words in the state S
- introduced to provide more mixing between words

#### $\psi$ Step



for all 
$$(0 \le k \le 4)$$
  $Z_k = M_k \oplus (\neg M_{k+1} M_{k+2}) \oplus (M_0 M_1 M_2 M_3 M_4) \oplus (\neg M_0 \neg M_1 \neg M_2 \neg M_3 \neg M_4)$ 

#### **ICEPOLE S-box**

- The S-box maps a 5-bit input vector  $(M_0, ... M_4)$  to a 5-bit output vector  $(Z_0, ... Z_4)$
- inspired by the Keccak S-box
- the only non-linear step in ICEPOLE

#### $\kappa$ Step

$$S[0][0] := S[0][0] \oplus \text{constant}[\text{numberOfRound}]$$

#### Round Constants

- each round with a distinct constant
- introduced to break similarities between rounds
- The constants are calculated as the output of a simple 64-bit maximum-cycle Linear Feedback Shift Register (LFSR).

#### Tweak for 2nd Round

- In Tag Generation, now we use 12-round permutation rather than 6-round
- This change introduces a solid security margin against the ciphertext forgery. It was shown the forgery can be mounted for 4 rounds [Dobraunig, Eichlseder, Mendel; FSE 2015].
- As ICEPOLE aims at high data processing rates, a few more rounds in the very last call of the permutation basically does not affect performance of the algorithm.

### Nonce Requirement

- ICEPOLE requires a nonce
- In case of nonce reuse, some level of intermediate robustness provided by secret message number and associated data (if distinct)
- In case of violating all nonce-like mechanisms (nonce reused, secret message number reused, the same associated data), security claims do not hold [Huang, Wu, Tjuawinata, FSE 2015]

## Third-party Cryptanalysis

 Huang, Tjuawinata, Wu: Differential-Linear Cryptanalysis of ICEPOLE. FSE 2015

(When nonce, secret message number and associated data are reused, ICEPOLE can be broken with differential-linear cryptanalysis. If nonce requirement is respected, ICEPOLE is secure)

 Dobraunig, Eichlseder, Mendel: Forgery Attacks on round-reduced ICEPOLE-128. FSE 2015

(When Tag Generation is reduced to 4 rounds, ciphertext forgery can be mounted by means of differential cryptanalysis)

## Third-party Cryptanalysis

 Huang, Tjuawinata, Wu: Differential-Linear Cryptanalysis of ICEPOLE. FSE 2015

(When nonce, secret message number and associated data are reused, ICEPOLE can be broken with differential-linear cryptanalysis. If nonce requirement is respected, ICEPOLE is secure)

 Dobraunig, Eichlseder, Mendel: Forgery Attacks on round-reduced ICEPOLE-128. FSE 2015

(When Tag Generation is reduced to 4 rounds, ciphertext forgery can be mounted by means of differential cryptanalysis)

## Third-party Cryptanalysis

 Dobraunig, Eichlseder, Mendel: Heuristic Tool for Linear Cryptanalysis with Applications to CAESAR Candidates AsiaCrypt 2015 (Linear trails were provided for 5-round ICEPOLE-256a with bias 2<sup>-90</sup>, and for 4-round ICEPOLE-128 with bias 2<sup>-44</sup>)

### FPGA Implementation Results

#### Xilinx Virtex-6

- Throughput: 37432 Mbps
- Area: 6052 LUTs
- Throughput/Area: 6.185 Mbps/LUT

#### Xilinx Virtex-7

- Throughput: 39665 Mbps
- Area: 5746 LUTs
- Throughput/Area: 6.90 Mbps/LUT

#### Xilinx Zynq-7000

- Throughput: 34020 Mbps
- Area: 5753 LUTs
- Throughput/Area: 5.91 Mbps/LUT

 $Source: \ George \ Mason \ University, \ CAESAR \ Benchmarking \\ https://cryptography.gmu.edu/athenadb/fpga_auth_cipher/rankings\_view$ 

## FPGA Implementation - Throughput



## FPGA Implementation - Throughput/Area



### Third-party ASIC Implementation

- Cyril Arnould: Towards Developing ASIC and FPGA Architectures of High-Throughput CAESAR Candidates, Master's Thesis, ETHZ, Zurich supervised by Michael Mühlberghuber and Frank K. Gürkaynak
- ASIC implementations (tape-out included!) of a few CAESAR algorithms (AEZ, Prost, AES-GCM, ICEPOLE, Tiaoxin-346, Silver). The authors aimed at 100 Gbit/s architectures.

## Third-party ASIC Implementation

- ICEPOLE is roughly 3 times as small and area efficient as comparable implementation of AES-GCM.
- ICEPOLE is the only candidate (out of those 5) to achieve over 50 GBit/s when processing maximum sized Ethernet packets.
- Author concluded that ICEPOLE is the best algorithm in terms of "high throughput suitability".

#### Conclusion

- monkeyDuplex construction + very efficient permutation = ICEPOLE
- highly efficient in modern FPGAs
- excellent choice for high performance platforms, backbone networks
- secure algorithm, already with a decent amount of cryptanalysis

## Thank you!

Questions?



Questions?