# Chapter 7 Flip-Flops and Related Devices

触发器以及相关设备

- Logic circuits
  - Combinational Circuits(组合电路)
  - Sequential Circuits(时序电路)



#### Objectives

- o Latches (锁存器)
- o Edge-triggered Flip-Flops(边沿触发器)
  - S-R FF
  - DFF
  - J-K FF
  - TFF

## 7.1 Latches(锁存器)

- The *latch* is a type of temporary device that has two stable states (*bistable*) and is normally placed in a category separate from that of *flip-flops*.
- The difference between latches and flip-flops is the method used for changing their states.

#### Latches

- S-R (Set-Reset) Latch (SR锁存器)
- Gated S-R Latch (门控锁存器)
- Gated D (Data) Latch

### 7.1.1 S-R (Set-Reset) Latch



(a) Active-HIGH input S-R latch



(b) Active-LOW input S-R latch

# **Active-LOW input S-R latch**



(b) Active-LOW input S-R latch





Latch starts out RESET (Q = 0).

Latch starts out SET (Q = 1).

(a) Two possibilities for the SET operation



Latch starts out SET (Q = 1).

Latch starts out RESET (Q = 0).

(b) Two possibilities for the RESET operation



(c) No-change condition



# Truth Table(真值表)

| Inputs |                | Outputs |                      |                                           |  |
|--------|----------------|---------|----------------------|-------------------------------------------|--|
| S      | $\overline{R}$ | Q       | $\overline{\varrho}$ | Comments                                  |  |
| 1      | 1              | NC      | NC                   | No change. Latch remains in present state |  |
| 0      | 1              | 1       | 0                    | Latch SET.                                |  |
| 1      | 0              | 0       | 1                    | Latch RESET.                              |  |
| 0      | 0              | 1*      | 1*                   | Invalid condition                         |  |

# **Timing diagram**



## **Memory Function**

$$S=1; \ R=0; \begin{cases} Q=0 \\ \hline Q=1 \end{cases} \text{ "0", remember "0"}$$
 
$$S=0; \ R=1; \begin{cases} Q=1 \\ \hline Q=0 \end{cases} \text{ "1", remember "1"}$$

**Bi-stable** 



Used to store 1 bit binary number

# **Active-HIGH input S-R latch**



| R | S | Q                         |
|---|---|---------------------------|
| 0 | 0 | $Q_0 \;\; \overline{Q_0}$ |
| 0 | 1 | 1 0                       |
| 1 | 0 | 0 1                       |
| 1 | 1 | 0* 0*                     |

# **Logic Symbol**



(a) Active-HIGH input S-R latch

(b) Active-LOW input S-R latch

# **Application Example**







(b) Contact-bounce eliminator circuit

### 74LS279



(a) Logic diagram

### 7.1.2 The Gated S-R Latch (门控S-R锁存器)

**EN**: control the time when the inputs S and R can control the output. (Level-triggered)



# Comparison







| (0) | Logic | diagran |
|-----|-------|---------|
| (a) | LUZIC | uiagian |

(b) Logic symbol

| R | S | Q $\overline{Q}$     |
|---|---|----------------------|
| 0 | 0 | $Q_0 \overline{Q_0}$ |
| 0 | 1 | 1 0                  |
| 1 | 0 | 0 1                  |
| 1 | 1 | 1*71*                |

| Е | R | S | Q $\overline{Q}$       |
|---|---|---|------------------------|
| 0 | X | X | $Q_0$ $\overline{Q_0}$ |
| 1 | 0 | 0 | $Q_0$ $\overline{Q_0}$ |
| 1 | 0 | 1 | 1 0                    |
| 1 | 1 | 0 | 0 1                    |
| 1 | 1 | 1 | 1* 1*                  |

## **Gated S-R Latch Waveform**



## 7.1.3 The Gated D Latch



## **Gated D Latch Waveform**



### 74LS75



| 1   |       | -110711000 |        |
|-----|-------|------------|--------|
| (2) | 0010  | cum        | hal    |
| (a) | Logic | SYIII      | $oo_1$ |
| 1   | 0     | -          |        |

| INPUTS            | OUTPUTS                                                                 |                           |
|-------------------|-------------------------------------------------------------------------|---------------------------|
| D EN              | $Q = \overline{Q}$                                                      | COMMENTS                  |
| 0 1<br>1 1<br>X 0 | $\begin{array}{c c} 0 & 1 \\ 1 & 0 \\ Q_0 & \overline{Q}_0 \end{array}$ | RESET<br>SET<br>No change |

Note:  $Q_0$  is the prior output level before the indicated input conditions were established.

(b) Truth table (each latch)

# Application example: Latches for temporary data storage



# 7.2 Edge-triggered Flip-Flops 边沿触发的触发器

- Flip-flops are *synchronous bi-stable* devices. The term *synchronous* means that the output changes state only at a specified point on a triggering input called the clock (CLK) is designated as a control input C. i.e., changes in the output occur in synchronous with the clock.
- An edge-triggered flip-flop changes state either at the *positive edge* (rising edge) or at the *negative edge* (falling edge) of the clock pulse and is sensitive to its input only at this transition of the clock.

- Edge-triggered flip-flops (FF)
  - S-R flip-flop
  - J-K flip-flop
  - o D flip-flop

### 7.2.1 The edge-triggered S-R FF

- The S and R inputs of the S-R flip-flop are called synchronous inputs because data on these inputs are transferred to the flip-flop's output only on the *triggering edge of the clock pulse*.
- When S is HIGH and R is LOW on the triggering edge of the clock pulse, Q is HIGH and the flip-flop is *SET*. When S is LOW, R is HIGH, Q is LOW and flip-flop is *RESET*. When S and R are both LOW, the output does not change from its prior state. When S and R are both HIGH, it is an invalid condition.

# The edge-triggered S-R FF



## **Truth Table of S-R FF**

| Inputs |   | Outputs |       |                  |           |
|--------|---|---------|-------|------------------|-----------|
| S      | R | CLK     | Q     | $\overline{Q}$   | Comments  |
| 0      | 0 | X       | $Q_0$ | $\overline{Q}_0$ | No change |
| 0      | 1 | 1       | 0     | 1                | RESET     |
| 1      | 0 | 1       | 1     | 0                | SET       |
| 1      | 1 | 1       | ?     | ?                | Invalid   |



(a) S = 1, R = 0 flip-flop SETS on positive clock edge. (If already SET, it remains SET.)



(b) S = 0, R = 1 flip-flop RESETS on positive clock edge. (If already RESET, it remains RESET.)



(c) S = 0, R = 0 flip-flop does not change. (If SET, it remains SET; if RESET, it remains RESET.)

# **Example**



# A method of Edge-triggering



(a) A simplified logic diagram for a positive edge-triggered S-R flip-flop

# Pulse transition detector 脉冲变换检测器







## 7.2.2 The Edge-Triggered D FF



Positive edge-triggered D flip-flop
The Q output of a D assumes the state of the D input on the triggering edge of the clock

## **Timing diagram**



### **Truth Table**

| СР         | D | Q | $\overline{Q}$ |
|------------|---|---|----------------|
| $\uparrow$ | D | D | $\overline{D}$ |

# Comparison of edge-triggered and level-triggered



## 7.2.3 The Edge-Triggered J-K FF

### \*\*No invalid states.

The two Set/Reset signals are labeled as J and K in honor of Jack Kilby.



- ①IF J=1,K=0,Q<sub>0</sub>=0;THEN  $G_1$  enabled, Q=1 (SET)
- ②IF  $J=0,K=1,Q_0=1;THEN G_2$  enabled, Q=0 (RESET)
- ③IF J=0,K=0; THEN no change
- **4IF J=1,K=1; THEN change to opposite state**(*Toggle*)



## The Edge-Triggered Toggle FF

### **Toggle operation when J=K=1**



# **Timing diagram**



## **Truth Table**

| Inputs |   | Outputs |                  |                  |           |
|--------|---|---------|------------------|------------------|-----------|
| J      | K | CLK     | Q                | $\overline{Q}$   | Comments  |
| 0      | 0 | 1       | Q <sub>0</sub>   | $\overline{Q}_0$ | No change |
| 0      | 1 | 1       | 0                | 1                | RESET     |
| 1      | 0 | 1       | 1                | 0                | SET       |
| 1      | 1 | 1       | $\overline{Q}_0$ | $Q_0$            | Toggle    |

# 7.2.4.Asynchronous Preset and Clear Inputs (异步置位和复位)

- Asynchronous inputs are independent of the clock. Usually labeled *preset* (*PRE*) and *clear* (*CLR*), or *direct set* (*SD*) and *direct reset* (*RD*).
- An active level on the preset input will set the flip-flop, and an active level on the clear input will reset the flip-flop.

# J-K FF with active-LOW preset and clear inputs



### J-K FF with active-LOW preset and clear inputs



# 74AHC74 (dual D FF)



## **74HC112 (dual JK FF)**



(a) Individual logic symbols

(b) Single block logic symbol

## 7.3 Flip-Flop Applications

- Parallel Data Storage (数据存储器)
- Frequency Division (分频器)
- Counter (计数器)

Application example:
Basic register for parallel data storage



## J-k FF as a devide-by-2 or 4 device



### **Exercise:**





### J-k FF as a counter



# 7.4 Flip-Flop Operating Characteristics

- Propagation delay time (传播时延)
- Set-up time (建立时间)
- Hold time (保持时间)
- Maximum of frequency (最大频率)
- Pulse width (脉冲宽度)
- Power dissipation (功耗)

### **Propagation Delay Time**

The propagation delay time is the interval of time required after an input signal has been applied for the resulting output change to occur.

### Propagation Delay Time for a flip-flop(I)

- 1.  $t_{PLH}$ : Measured from the triggering edge of the clock pulse to the LOW-to-HIGH transition of the output
- 2.  $t_{PHL}$ : Measured from the triggering edge of the clock pulse to the HIGH-to-LOW transition of the output.



### **Propagation Delay Time for a flip-flop(II)**

- 3.  $t_{PLH}$ : Measured from the leading edge of the preset input to the LOW-to-HIGH transition of the output
- 4.  $t_{PHL}$ : Measured from the leading edge of the clear input to the HIGH-to-LOW transition of the output.



### **Set-up Time**

The set-up time  $(t_s)$  is the minimum interval of time required for the logic levels to be maintained constantly on the inputs(J and K, or S and R, or D) prior to the triggering edge of the clock pulse in order for the levels to be reliably clocked into the flip-flop.



#### **Hold Time**

The Hold time  $(t_h)$  is the minimum interval of time required for the logic levels to remain constantly on the inputs after the triggering edge of the clock pulse in order for the levels to be reliably clocked into the flip-flop.



### **Maximum Clock Frequency**

The maximum clock frequency ( $f_{\rm max}$ ) is the highest rate at which a flip-flop can be reliably triggered. At clock frequencies above the maximum, the flip-flop would be unable to respond quickly enough and its operation would be impaired.

#### **Pulse Widths**

The minimum pulse widths ( $t_w$ ) for reliable operation are usually specified by the manufacturer for the clock, preset, and clear inputs. Typically the clock is specified by its minimum HIGH time and its minimum LOW time.

### **Power Dissipation**

The power dissipation is the total power consumption of the device.

$$P = V_{cc} \times I_{cc} = 5V \times 5mA = 25mW$$

## 脉冲波形的产生和整形

- 整形电路:
  - 施密特触发器
  - 单稳态
- 脉冲波形的产生
  - 多谐振荡器
- 555定时器

### 7.5 Schimitt Trigger(施密特触发器)

A Schmitt trigger is a special type of bi-stable device that has two threshold voltages (i.e. stable states).

#### Characteristics:

- using two voltage thresholds: a high threshold to switch the circuit during low-to-high transitions and a lower threshold to switch the circuit during high-to-low transitions.
- Generating pulse with sharp edges

### Advantages:

- conditioning slow or noisy signals
- increasing the noise immunity

# **Symbol**

The *hysteresis symbol* indicates a Schmitt trigger input





## **Applications of Schimitt Trigger**

- Pulse conditioning
- Noise immunity
- Amplitude Checking





# **Noise immunity**



## **Amplitude Checking**



## 7.6 One-Shots (单稳态触发器)

- *One shot* (monostable multivibrator) only has one stable state and one unstable state.
- When triggered, the device changes from its stable state to its unstable state and remains there for a fixed period of time, known as the *pulse width*, before returning to its stable state.
- The duration time of the unstable state determined by the circuit parameters, no related with the triggered pulse.
- The duration time of the unstable state determines the pulse width of the output pulse.



When triggered:

$$\overline{Q} = 0 \longrightarrow V_C \approx \overline{Q} \longrightarrow V_{I2} \approx 0 \longrightarrow Q = 1 \longrightarrow$$

$$\overline{Q} = 0 \longrightarrow V_C \longrightarrow V_{I2} \longrightarrow Q \longrightarrow Q = 0 \longrightarrow V_{I1} \longrightarrow V_{I1} = 0$$

$$\overline{Q} = 1$$

A single narrow trigger pulse produces a single output pulse whose time duration is controlled by the RC time Constant



$$v_c(t) = v_c(\infty) + [v_c(0_+) - v_c(\infty)]e^{-\frac{t}{\tau}}$$

$$\mathbf{v}_{c}(\infty) = \mathbf{V}_{DD} \quad \mathbf{v}_{c}(0_{+}) = 0 \quad \boldsymbol{\tau} = \mathbf{R}\mathbf{C}$$

$$v_c(t_w) = V_{TH} \qquad t_W = RC \ln \frac{V_{DD}}{V_{DD} - V_{TH}}$$

- Stable state: Q=0
- Unstable state: Q=1
- The time duration determined by the charge time of C and R, i.e. the RC time constant.

$$t_W = RC \ln \frac{V_{DD}}{V_{DD} - V_{TH}} = RC \ln 2 \approx 0.69RC$$
$$\approx 0.7RC$$

#### Two basic types of IC one-shot

- Nonretriggerable one-shot
- Retriggerable one-shot

### Non-retriggerable one-shot

Not respond to any additional trigger pulse from the time it is triggered until it returns to stable state.



### 74LS121: non-retriggered one-shot

#### trigger





(a) Traditional logic symbol

(b) ANSI/IEEE std. 91–1984 logic symbol (X = nonlogic connection). "1 ☐ " is the qualifying symbol for a nonretriggerable one-shot.

$$R_{\text{INT}} = 2K\Omega$$





#### **Homework: Exercise**

To achieve a one-shot with a pulse width of approximately 10ms, using a 74121.

If select  $R_{EXT}$ =20K $\Omega$ , calculate the capacitance:

$$C_{EXT}=?$$

# Retriggerable One-shots



### 74LS122



(a) Traditional logic symbol

(b) ANSI/IEEE std. 91–1984 logic symbol
 (X = nonlogic connection). 
 ☐ is the qualifying symbol for a retriggerable one-shot.

$$R_{\text{INT}} = 10 \text{K}\Omega$$

#### **Calculation**

#### With no external resistor and capacitor:

With external resistor and capacitor:

$$t_W = 0.32RC_{EXT}(1 + \frac{0.7}{R})$$

#### **Exercise:**

$$t_{W} = 0.32RC_{EXT}(1 + \frac{0.7}{R})$$

$$= 0.32 \times 47K\Omega \times 68\mu F \times (1 + \frac{0.7}{47K\Omega})$$

$$= 1.0227(s)$$

$$\approx 1(s)$$

#### 7.7 555 Timer

- Basic Operation
- One-shot Operation
- Schimitt Trigger Operation
- Astable Operation



### Comparator



If 
$$V_{I+} < V_{I-}$$
, then  $V_O = LOW$ 









If 
$$V_{BE} > V_{bias}$$
,  $V_{c} = LOW$ 
If  $V_{BE} < V_{bias}$ ,  $V_{c} = HIGH$ 

### **One-shot Operation**













$$t_W = R_1 C_1 \ln \frac{V_{CC} - 0}{V_{CC} - \frac{2}{3} V_{CC}}$$
$$= R_1 C_1 \ln 3 \approx 1.1 R_1 C_1$$

### **Example**

For  $C_1$ =0.01 $\mu$ F, determine the value of  $R_1$  for a pulse width of 1ms.

$$R_1 = \frac{t_W}{1.1C_1} = \frac{1 \times 10^{-3}}{1.1 \times 0.01 \times 10^{-6}} \approx 91 K\Omega$$











Note: if control voltage  $V_{CO}$  (PIN 5) is given, then

$$U_{\text{T+}} = V_{\text{CO}}$$
  $U_{\text{T-}} = 1/2V_{\text{CO}}$   $\Delta U_{\text{T-}} = 1/2V_{\text{CO}}$ 

## 7.8 Astable Multivibrators 多谐振荡器

Astable multivibrator devices have no stable states, instead they continually switch between two unstable states. Consequently, they are used as oscillators to provide clock signals for timing purposes.

# **555 Astable Operation**









## **Calculation**

$$T = 0.7(R_1 + 2R_2)C_1$$
 $t_H = 0.7(R_1 + R_2)C_1$ 
 $f = \frac{1.44}{(R_1 + 2R_2)C_1}$ 

Duty cycle = 
$$\frac{R_1 + R_2}{R_1 + 2R_2} \times 100\%$$







## **Calculation**

$$t_{H} = 0.7 R_{1} C_{1}$$

$$t_L = 0.7 R_2 C_1$$

$$\boldsymbol{T} = 0.7(\boldsymbol{R}_1 + \boldsymbol{R}_2)\boldsymbol{C}_1$$

$$f = \frac{1.44}{(R_1 + R_2)C_1}$$

Duty cycle = 
$$\frac{R_1}{R_1 + R_2} \times 100\%$$

# Homework: Exercise (需要画出电路 图和设计公式)

A circuit need a 1Hz clock signal with a duty cycle of 2/3. R1=40k $\Omega$ , C=10 $\mu$ F. Determine the value of R2.

- (1) Using the first connection of 555 timer.
- (2) Using the second connection of 555 timer.

- 1. The output of a D latch will not change if
  - a. the output is LOW
  - b. Enable is not active
  - c. D is LOW
  - d. all of the above

- 2. The D flip-flop shown will
  - a. set on the next clock pulse
  - b. reset on the next clock pulse
  - c. latch on the next clock pulse
  - d. toggle on the next clock pulse



3. For the J-K flip-flop shown, the number of inputs that are asynchronous is \_\_\_\_

- a. 1
- b. 2
- c. 3
- d. 4



4. Assume the output is initially HIGH on a leading edge triggered J-K flip flop. For the inputs shown, the output will go from HIGH to LOW on which clock pulse?



- b. 2
- c. 3
- d. 4



- 5. The time interval illustrated is called
  - a.  $t_{\rm PHL}$
  - b.  $t_{PLH}$
  - c. set-up time
  - d. hold time



- 6. The time interval illustrated is called
  - a.  $t_{\rm PHL}$
  - b.  $t_{PLH}$
  - c. set-up time
  - d. hold time



- 7. The application illustrated is a
  - a. astable multivibrator
  - b. data storage device
  - c. frequency multiplier
  - d. frequency divider



- 8. The application illustrated is a
  - a. astable multivibrator
  - b. data storage device
  - c. frequency multiplier
  - d. frequency divider



- 9. A retriggerable one-shot with an active HIGH output has a pulse width of 20 ms and is triggered from a 60 Hz line. The output will be a
  - a. series of 16.7 ms pulses
  - b. series of 20 ms pulses
  - c. constant LOW
  - d. constant HIGH

- 10. The circuit illustrated is a
  - a. astable multivibrator
  - b. monostable multivibrator
  - c. frequency multiplier
  - d. frequency divider



#### **Homework**

- Problems: 1, 2, 6, 7, 12, 16, 25, 29, 31
- Exc1. To achieve a one-shot with a pulse width of approximately 10ms, using a 74121. If select REXT=20K $\Omega$ , calculate the capacitance: CEXT=?
- Exc2. A circuit need a 1Hz clock signal with a duty cycle of 2/3. R1= $40k\Omega$ , C= $10\mu$ F. Determine the value of R2.
  - (1) Using the first connection of 555 timer.
  - (2) Using the second connection of 555 timer.

(需要画出电路图和设计公式)





#### **Answers**

- 1. b 6. d
- 2. d 7. d
- 3. b 8. b
- 4. c 9. d
- 5. b 10. a

## **RC Integrator One-Shot**

