## **COMP1411 (Spring 2023)** Introduction to Computer Systems

Individual Assignment 3 Duration: <u>00:00, 13-Apr-2024</u> ~ <u>23:59, 14-Apr-2024</u>

| Name           | WANG Yuqi |
|----------------|-----------|
| Student number |           |

#### **Question 1**. [4 marks]

Consider the execution of the following function (written in the C language).

```
// all the needed headers are included
int main()
{
    int pid;
    if ((pid = fork()) == 0) {
       printf("A");
        exit(0);
     }
   printf("B");
    if (fork() == 0){
       printf("C");
        exit(0);
    }
   printf("D");
   waitpid(pid, NULL, 0);
   printf("E");
    exit(0);
```

#### **1(a) Draw** the process graph for the concurrent program.

In a process graph, each function, including main(), fork(), printf(), waitpid(), and exit(), is represented by a vertex. For each vertex, please write the function name below the vertex, and for printf() write the output character above the vertex. Assume calling printf() will immediately display the content on the screen. Each edge must be directed, with the direction representing the happen-before relationship.

#### Answer:



#### **1(b)** List all the feasible outputs of the program.

For example, if there are two feasible outputs, please give the answer as follows (listing only one feasible output in each line and number them):

- (1) A B C D
- (2) E D C B

Note that the above two outputs are only used to demonstrate the format to give your answers for question 1(b), they do not have any indication of the correct answers.

#### Answer:

- (1) A B C D E
- (2) A B D C E
- (3) A B D E C
- (4) B A C D E
- (5) B A D C E
- (6) B A D E C
- (7) B C A D E
- (8) B C D A E
- (O) D D A C E

(11)

- (9) B D A C E
- (10) B D A E C

BDCAE

### **Question 2** [3 marks]

Assume the system has a cache between the CPU and the main memory. Each **cache block** has the size of **8B** (B = bytes), and **the cache has 3 blocks**, which means the **total size** of the cache is **24B**. If one main memory address is accessed, the whole block containing the accessed address will be loaded into the cache.

We assume that the mapping from an address to a block number is given below:

| Address range | Block number |
|---------------|--------------|
| 0x10 - 0x17   | 0            |
| 0x18 - 0x1F   | 1            |
| 0x20 - 0x27   | 2            |
| 0x28 - 0x2F   | 3            |
| 0x30 - 0x37   | 4            |
| 0x38 - 0x3F   | 5            |
| 0x40 - 0x47   | 6            |
| 0x48 - 0x4F   | 7            |

The cache is managed with the **LRU** replacement policy that always keeps the most recently accessed blocks in the cache. We assume that at the very beginning, the cache is **empty**.

**12 main memory addresses** are accessed sequentially, listed in Figure 2.

**Please fill in Figure 2**: input the corresponding **data block number** for each accessed address into the cache states represented by vertical boxes and input whether the access to the address is a cache hit or miss by filling the brackets below the address, with "M" for cache miss and "H" for cache hit. Always write the "youngest" block on the top block of the cache.

An example was given below:



Answer:

Figure 2

Answer:



#### **Question 3**. [3 marks]

Considering a virtual memory system with paging:

Assume that the **page size** is **4KB** (**B** = **bytes**), and each **physical and virtual address** is represented by a **16-bit binary** or equivalently a **4-digit hexadecimal** number. So, the relationship between virtual memory address and virtual page number should be as follows:

| Address Range   | Virtual Page Number |
|-----------------|---------------------|
| 0x0000 - 0x0FFF | 0                   |
| 0x1000 - 0x1FFF | 1                   |
| 0x2000 - 0x2FFF | 2                   |
| 0x3000 - 0x3FFF | 3                   |
| 0x4000 - 0x4FFF | 4                   |
| 0x5000 – 0x5FFF | 5                   |
|                 |                     |

A process was assigned **3 physical frames** with frame numbers 5, 8, and 10 by the system. This means that no matter how many virtual pages the process has, all its virtual pages must be mapped into only the three frames assigned above.

Now it is **time spot 100** (a larger time value indicates a later point in time). The current content of the page table is shown below with Table 1, in which the "Access time" column shows the **time of the most recent visit to the virtual page** in the corresponding row (e.g, 80 indicates that virtual page 2 is visited most recently at time spot 80).

Page numbers are given in **decimal format**. The "-" symbol in the virtual page column indicates that no virtual page has been mapped to the frame that is listed in the same row as the virtual page. The "-" symbol in the "Access time" column indicates that this physical page is not visited yet.

Assume that **LRU replacement** is used for page replacement. This means if all the 3 physical pages have been mapped with 3 virtual pages, and a 4<sup>th</sup> different virtual page is accessed, among the 3 mapped virtual pages, the one with the **oldest (smallest) "access time"** will be replaced by the 4<sup>th</sup> new virtual page.

From now on, the following virtual addresses will be accessed sequentially:

0x2198, 0x33F6, 0x4769, 0x5AB6, 0x084D at time 120, 150, 200, 220 and 300 respectively.

**Please complete the page table** after the above four accesses, by filling in the blanks in Table 2. Note that you are required to input the page numbers in decimal format.

Table 1: The original page table

| Virtual page number | Physical page number | Access time |
|---------------------|----------------------|-------------|
| 2                   | 5                    | 80          |
| 5                   | 8                    | 60          |
| -                   | 10                   | -           |

# Answer:

Table 2: The page table after the five accesses

| Virtual page number | Physical page number | Access time |
|---------------------|----------------------|-------------|
| 5                   | 5                    | 220         |
| 4                   | 8                    | 200         |
| 0                   | 10                   | 300         |