

# **MSYS**

Microcontroller Systems

Lektion 6: Status register og delays



Version: 7-9-2017, Henning Hargaard

### Ubetinget "langt" Jump (JMP)



Figure 3-4. JMP Instruction

JMP IGEN



### Ubetinget "kort" Jump (RJMP)



Figure 3-5. RJMP (Relative Jump) Instruction Address Range

RJMP IGEN



#### Indirekte Jump (IJMP)



Figure 3-6. IJMP (Indirect Jump) Instruction Target Address

#### Anvendes sjældent!

LDI R30,0xA5 ;Z register er fysisk det samme LDI R31,0x07 ;som R31 og R30 kombineret IJMP ;Hopper til 0x07A5 (= PC)



#### **ALU**



ALU'en er mikrocontrollerens "regnemaskine".

Hver gang vi udfører en instruktion, der involverer ALU'en, påvirkes nogen meget vigtige bits i status registeret (SREG)!

Hver bit i SREG kaldes "et flag".



#### Status register SREG



- I-flag: Global interrupt enable (CLI og SEI).
- T-flag: Bit copy mellemlager (BLD og BST).
- H-flag: "Half carry" sættes ved "mente" fra bit 3 til bit 4 i en beregning. Bruges sjældent.
- S-flag: "Sign" kan anvendes ved beregning på negative tal. Afhænger af N- og V-flaget.
- V-flag: "2-komplement overflow" kan anvendes ved beregning på negative tal.
- N-flag: "Negative" indikerer et negativt resultat.
- Z-flag: "Zero" sættes, hvis resultatet bliver 0.
- C-flag: "Carry" sættes, hvis resultatet giver "mente".

#### Hvilke instruktioner bruger ALU'en?

- Det er ikke alle instruktioner, der bruger regnemaskinen (ALU'en).
- Eksempelvis vil MOV R12,R16 og LDI R20,7 ikke påvirke statusregisteret (SREG).
- Eksempler på instruktioner, der påvirker SREGflagene er :

INC R17
ADD R16,R17
DEC R4



## Her påvirkes status-flagene

| Table 2-4: | Instructions | That Af | fect | Flag | Bits |
|------------|--------------|---------|------|------|------|
|------------|--------------|---------|------|------|------|

| Instruction | C | Z | N | V | S | H |
|-------------|---|---|---|---|---|---|
| ADD         | X | X | X | X | X | X |
| ADC         | X | X | X | X | X | X |
| ADIW        | X | X | X | X | X |   |
| AND         |   | X | X | X | X |   |
| ANDI        |   | X | X | X | X |   |
| CBR         |   | X | X | X | X |   |
| CLR         |   | X | X | X | X |   |
| COM         | X | X | X | X | X |   |
| DEC         |   | X | X | X | X |   |
| EOR         |   | X | X | X | X |   |
| FMUL        | X | X |   |   |   |   |
| INC         |   | X | X | X | X |   |
| LSL         | X | X | X | X |   | X |
| LSR         | X | X | X | X |   |   |
| OR          |   | X | X | X | X |   |
| ORI         |   | X | X | X | X |   |
| ROL         | X | X | X | X |   | X |
| ROR         | X | X | X | X |   |   |
| SEN         |   |   | 1 |   |   |   |
| SEZ         |   | 1 |   |   |   |   |
| SUB         | X | X | X | X | X | X |
| SUBI        | X | X | X | X | X | X |
| TST         |   | X | X | X | X |   |

Note: X can be 0 or 1. (See Chapter 5 for how to use these instructions.)



### Status Register (SREG)



## Betingede Jumps (bruger flagene)

| Table 2-5: A | VR Brand  | ch (Jump) |
|--------------|-----------|-----------|
| Instructions | Using Fla | ag Bits   |

| Instruction | Action            |
|-------------|-------------------|
| BRLO        | Branch if $C = 1$ |
| BRSH        | Branch if $C = 0$ |
| BREQ        | Branch if $Z = 1$ |
| BRNE        | Branch if $Z = 0$ |
| BRMI        | Branch if $N = 1$ |
| BRPL        | Branch if $N = 0$ |
| BRVS        | Branch if $V = 1$ |
| BRVC        | Branch if $V = 0$ |



#### Aritmetiske og logiske instruktioner(1)

| Mnemonic    | Operands  | Description                    | Operation             | Flags       | Cycles |
|-------------|-----------|--------------------------------|-----------------------|-------------|--------|
| <u>ADD</u>  | Rd,Rr     | Add without Carry              | Rd = Rd + Rr          | Z,C,N,V,H,S | 1      |
| <u>ADC</u>  | Rd,Rr     | Add with Carry                 | Rd = Rd + Rr + C      | Z,C,N,V,H,S | 1      |
| ADIW        | Rd, K     | Add Immediate To Word          | Rd+1:Rd,K             | Z,C,N,V,S   | 2      |
| <u>SUB</u>  | Rd,Rr     | Subtract without Carry         | Rd = Rd - Rr          | Z,C,N,V,H,S | 1      |
| <u>SUBI</u> | Rd,K8     | Subtract Immediate             | Rd = Rd - K8          | Z,C,N,V,H,S | 1      |
| <u>SBC</u>  | Rd,Rr     | Subtract with Carry            | Rd = Rd - Rr - C      | Z,C,N,V,H,S | 1      |
| <u>SBCI</u> | Rd,K8     | Subtract with Carry Immedtiate | Rd = Rd - K8 - C      | Z,C,N,V,H,S | 1      |
| <u>AND</u>  | Rd,Rr     | Logical AND                    | Rd = Rd · Rr          | Z,N,V,S     | 1      |
| <u>ANDI</u> | Rd,K8     | Logical AND with Immediate     | Rd = Rd · K8          | Z,N,V,S     | 1      |
| <u>OR</u>   | Rd,Rr     | Logical OR                     | Rd = Rd V Rr          | Z,N,V,S     | 1      |
| <u>ORI</u>  | Rd,K8     | Logical OR with Immediate      | Rd = Rd V K8          | Z,N,V,S     | 1      |
| <u>EOR</u>  | Rd,Rr     | Logical Exclusive OR           | Rd = Rd EOR Rr        | Z,N,V,S     | 1      |
| COM         | Rd        | One's Complement               | Rd = \$FF - Rd        | Z,C,N,V,S   | 1      |
| <u>NEG</u>  | <u>Rd</u> | Two's Complement               | Rd = \$00 - Rd        | Z,C,N,V,H,S | 1      |
| SBR         | Rd,K8     | Set Bit(s) in Register         | Rd = Rd V K8          | Z,C,N,V,S   | 1      |
| CBR         | Rd,K8     | Clear Bit(s) in Register       | Rd = Rd · (\$FF - K8) | Z,C,N,V,S   | 1      |
| INC         | <u>Rd</u> | Increment Register             | Rd = Rd + 1           | Z,N,V,S     | 1      |
| DEC         | <u>Rd</u> | Decrement Register             | Rd = Rd -1            | Z,N,V,S     | 1      |
| TST         | Rd        | Test for Zero or Negative      | Rd = Rd · Rd          | Z,C,N,V,S   | 1      |
| CLR         | <u>Rd</u> | Clear Register                 | Rd = 0                | Z,C,N,V,S   | 1      |
| SER         | <u>Rd</u> | Set Register                   | Rd = \$FF             | None        | 1      |

SCHOOL OF ENGINEERING

#### Aritmetiske og logiske instruktioner(2)

| Mnemonic      | Operands | Description                                 | Operation                  | Flags     | Cycles |
|---------------|----------|---------------------------------------------|----------------------------|-----------|--------|
| SBIW          | Rdl,K6   | Subtract Immediate from Word                | Rdh:Rdl = Rdh:Rdl - K<br>6 | Z,C,N,V,S | 2      |
| MUL           | Rd,Rr    | Multiply Unsigned                           | R1:R0 = Rd * Rr            | Z,C       | 2      |
| MULS          | Rd,Rr    | Multiply Signed                             | R1:R0 = Rd * Rr            | Z,C       | 2      |
| <u>MULSU</u>  | Rd,Rr    | Multiply Signed with Unsigned               | R1:R0 = Rd * Rr            | Z,C       | 2      |
| <u>FMUL</u>   | Rd,Rr    | Fractional Multiply Unsigned                | R1:R0 = (Rd * Rr) << 1     | Z,C       | 2      |
| <u>FMULS</u>  | Rd,Rr    | Fractional Multiply Signed                  | R1:R0 = (Rd *Rr) << 1      | Z,C       | 2      |
| <u>FMULSU</u> | Rd,Rr    | Fractional Multiply Signed with<br>Unsigned | R1:R0 = (Rd * Rr) << 1     | Z,C       | 2      |

#### Branch instruktioner (1)

| Mnemonic     | Operands    | Description                         | Operation                           | Flags      | Cycles |
|--------------|-------------|-------------------------------------|-------------------------------------|------------|--------|
| RJMP         | <u>k</u>    | Relative Jump                       | PC = PC + k +1                      | None       | 2      |
| <u>IJMP</u>  | None        | Indirect Jump to ( <u>Z</u> )       | PC = Z                              | None       | 2      |
| <u>JMP</u>   | <u>k</u>    | Jump                                | PC = k                              | None       | 3      |
| RCALL        | <u>k</u>    | Relative Call Subroutine            | STACK = PC+1, PC = PC + k + 1       | None       | 3/4*   |
| <u>ICALL</u> | None        | Indirect Call to ( <u>Z</u> )       | STACK = PC+1, PC = Z                | None       | 3/4*   |
| <u>CALL</u>  | <u>k</u>    | Call Subroutine                     | STACK = PC+2, PC = k                | None       | 4/5*   |
| <u>RET</u>   | None        | Subroutine Return                   | PC = STACK                          | None       | 4/5*   |
| RETI         | None        | Interrupt Return                    | PC = STACK                          | l          | 4/5*   |
| <u>CPSE</u>  | Rd,Rr       | Compare, Skip if equal              | if (Rd ==Rr) PC = PC 2 or 3         | None       | 1/2/3  |
| <u>CP</u>    | Rd,Rr       | Compare                             | Rd -Rr                              | Z,C,N,V,H, | 1      |
| CPC          | Rd,Rr       | Compare with Carry                  | Rd - Rr - C                         | Z,C,N,V,H, | 1      |
| <u>CPI</u>   | Rd,K8       | Compare with Immediate              | Rd - K                              | Z,C,N,V,H, | 1      |
| SBRC         | <u>Rr,b</u> | Skip if bit in register cleared     | if(Rr(b)==0) PC = PC + 2 or<br>3    | Inone      | 1/2/3  |
| <u>SBRS</u>  | <u>Rr,b</u> | Skip if bit in register set         | if(Rr(b)==1) PC = PC + 2 or<br>3    |            | 1/2/3  |
| SBIC         | <u>P,b</u>  | Skip if bit in I/O register cleared | if(I/O(P,b)==0) PC = PC + 2<br>or 3 | None       | 1/2/3  |
| <u>SBIS</u>  | <u>P,b</u>  | Skip if bit in I/O register set     | if(I/O(P,b)==1) PC = PC + 2<br>or 3 | None       | 1/2/3  |
| BRBC         | <u>s,k</u>  | Branch if Status flag cleared       | if(SREG(s)==0) PC = PC + k + 1      | None       | 1/2    |
| BRBS         | <u>s,k</u>  | Branch if Status flag set           | if(SREG(s)==1) PC = PC + k + 1      | None       | 1/2    |

SCHOOL OF ENGINEERING

#### Branch instruktioner (2)

| Mnemonic    | Operands | Description                              | Operation                           | Flags | Cycles |
|-------------|----------|------------------------------------------|-------------------------------------|-------|--------|
| BREQ        | <u>k</u> | Branch if equal                          | if(Z==1) <del>PC = PC + k + 1</del> | None  | 1/2    |
| BRNE        | <u>k</u> | Branch if not equal                      | if(Z==0) PC = PC + k + 1            | None  | 1/2    |
| BRCS        | <u>k</u> | Branch if carry set                      | if(C==1) PC = PC + k + 1            | None  | 1/2    |
| <u>BRCC</u> | <u>k</u> | Branch if carry cleared                  | if(C==0) PC = PC + k + 1            | None  | 1/2    |
| <u>BRSH</u> | <u>k</u> | Branch if same or higher                 | if(C==0) PC = PC + k + 1            | None  | 1/2    |
| BRLO_       | <u>k</u> | Branch if lower                          | if(C==1) PC = PC + k + 1            | None  | 1/2    |
| BRMI_       | <u>k</u> | Branch if minus                          | if(N==1) PC = PC + k + 1            | None  | 1/2    |
| BRPL        | <u>k</u> | Branch if plus                           | if(N==0) PC = PC + k + 1            | None  | 1/2    |
| <u>BRGE</u> | <u>k</u> | Branch if greater than or equal (signed) | if(S==0) PC = PC + k + 1            | None  | 1/2    |
| <u>BRLT</u> | <u>k</u> | Branch if less than (signed)             | if(S==1) PC = PC + k + 1            | None  | 1/2    |
| BRHS        | <u>k</u> | Branch if half carry flag set            | if(H==1) PC = PC + k + 1            | None  | 1/2    |
| <u>BRHC</u> | <u>k</u> | Branch if half carry flag cleared        | if(H==0) PC = PC + k + 1            | None  | 1/2    |
| <u>BRTS</u> | <u>k</u> | Branch if T flag set                     | if(T==1) PC = PC + k + 1            | None  | 1/2    |
| <u>BRTC</u> | <u>k</u> | Branch if T flag cleared                 | if(T==0) PC = PC + k + 1            | None  | 1/2    |
| <u>BRVS</u> | <u>k</u> | Branch if overflow flag set              | if(V==1) PC = PC + k + 1            | None  | 1/2    |
| <u>BRVC</u> | <u>k</u> | Branch if overflow flag cleared          | if(V==0) PC = PC + k + 1            | None  | 1/2    |
| <u>BRIE</u> | <u>k</u> | Branch if interrupt enabled              | if(I==1) PC = PC + k + 1            | None  | 1/2    |
| BRID        | <u>k</u> | Branch if interrupt disabled             | if(I==0) PC = PC + k + 1            | None  | 1/2    |



#### Data transfer instruktioner (1)

| Mnemonic   | Operands | Description                      | Operation                      | Flags | Cycles |
|------------|----------|----------------------------------|--------------------------------|-------|--------|
| MOV        | Rd,Rr    | Copy register                    | Rd = Rr                        | None  | 1      |
| MOVW       | Rd,Rr    | Copy register pair               | Rd+1:Rd = Rr+1:Rr, r,d<br>even | None  | 1      |
| <u>LDI</u> | Rd,K8    | Load Immediate                   | Rd = K                         | None  | 1      |
| <u>LDS</u> | Rd,k     | Load Direct                      | Rd = (k)                       | None  | 2*     |
| <u>LD</u>  | Rd,X     | Load Indirect                    | Rd = (X)                       | None  | 2*     |
| <u>LD</u>  | Rd,X+    | Load Indirect and Post-Increment | Rd = (X), X=X+1                | None  | 2*     |
| <u>LD</u>  | Rd,-X    | Load Indirect and Pre-Decrement  | X=X-1, Rd = (X)                | None  | 2*     |
| <u>LD</u>  | Rd,Y     | Load Indirect                    | Rd = (Y)                       | None  | 2*     |
| <u>LD</u>  | Rd,Y+    | Load Indirect and Post-Increment | Rd = (Y), Y=Y+1                | None  | 2*     |
| <u>LD</u>  | Rd,-Y    | Load Indirect and Pre-Decrement  | Y=Y-1, Rd = (Y)                | None  | 2*     |
| <u>LDD</u> | Rd,Y+q   | Load Indirect with displacement  | Rd = (Y+q)                     | None  | 2*     |
| <u>LD</u>  | Rd,Z     | Load Indirect                    | Rd = (Z)                       | None  | 2*     |
| <u>LD</u>  | Rd,Z+    | Load Indirect and Post-Increment | Rd = (Z), Z=Z+1                | None  | 2*     |
| <u>LD</u>  | Rd,-Z    | Load Indirect and Pre-Decrement  | Z=Z-1, Rd = (Z)                | None  | 2*     |
| <u>LDD</u> | Rd,Z+q   | Load Indirect with displacement  | Rd = (Z+q)                     | None  | 2*     |



#### Data transfer instruktioner (2)

| Mnemonio    | Operanda      | Description                                | peration                 | Flags | Cycles |
|-------------|---------------|--------------------------------------------|--------------------------|-------|--------|
|             | Operanus      |                                            |                          |       |        |
| <u>STS</u>  | k, <u>Rr</u>  | Store Direct                               | (k) = Rr                 | None  | 2*     |
| <u>ST</u>   | X,Rr          | Store Indirect                             | (X) = Rr                 | None  | 2*     |
| ST          | X+,Rr         | Store Indirect and Post-Increment          | (X) = Rr, X=X+1          | None  | 2*     |
| ST          | <u>-X,Rr</u>  | Store Indirect and Pre-Decrement           | X=X-1, (X)=Rr            | None  | 2*     |
| <u>ST</u>   | Y, <u>Rr</u>  | Store Indirect                             | (Y) = Rr                 | None  | 2*     |
| <u>ST</u>   | <u>Y+,Rr</u>  | Store Indirect and Post-Increment          | (Y) = Rr, Y=Y+1          | None  | 2      |
| <u>ST</u>   | <u>-Y,Rr</u>  | Store Indirect and Pre-Decrement           | Y=Y-1, (Y) = Rr          | None  | 2      |
| ST          | Y+q,Rr        | Store Indirect with displacement           | (Y+q) = Rr               | None  | 2      |
| <u>ST</u>   | <u>Z,Rr</u>   | Store Indirect                             | (Z) = Rr                 | None  | 2      |
| <u>ST</u>   | <u>Z+,Rr</u>  | Store Indirect and Post-Increment          | (Z) = Rr, Z=Z+1          | None  | 2      |
| ST          | <u>-Z,Rr</u>  | Store Indirect and Pre-Decrement           | Z=Z-1, (Z) = Rr          | None  | 2      |
| <u>ST</u>   | <u>Z+q,Rr</u> | Store Indirect with displacement           | (Z+q) = Rr               | None  | 2      |
| <u>LPM</u>  | None          | Load Program Memory                        | R0 = ( <u>Z</u> )        | None  | 3      |
| <u>LPM</u>  | Rd,Z          | Load Program Memory                        | Rd = ( <u>Z</u> )        | None  | 3      |
| <u>LPM</u>  | <u>Rd,Z+</u>  | Load Program Memory and Post-<br>Increment | Rd = ( <u>Z</u> ), Z=Z+1 | None  | 3      |
| <u>SPM</u>  | None          | Store Program Memory                       | ( <u>Z</u> ) = R1:R0     | None  | -      |
| <u>IN</u>   | Rd,P          | In Port                                    | Rd = P                   | None  | 1      |
| OUT         | P,Rr          | Out Port                                   | P = Rr                   | None  | 1      |
| <u>PUSH</u> | <u>Rr</u>     | Push register on Stack                     | STACK = Rr               | None  | 2      |
| POP         | Rd            | Pop register from Stack                    | Rd = STACK               | None  | 2      |



SCHOOL OF ENGINEERING

#### Bit- og Bit Test instruktioner (1)

| Mnemonic    | Operands    | Description                  | Operation                            | Flags       | Cycles |
|-------------|-------------|------------------------------|--------------------------------------|-------------|--------|
| LSL         | Rd          | Logical shift left           | Rd(n+1)=Rd(n), Rd(0)=0, C=Rd(7)      | Z,C,N,V,H,S | =      |
| LSR         | Rd          | Logical shift right          | Rd(n)=Rd(n+1), Rd(7)=0, C=Rd(0)      | Z,C,N,V,S   | 1      |
|             | Rd          | Rotate left through carry    | Rd(0)=C, Rd(n+1)=Rd(n), C=Rd(7)      | Z,C,N,V,H,S | 1      |
|             | Rd          | Rotate right through carry   | Rd(7)=C, Rd(n)=Rd(n+1), C=Rd(0)      | Z,C,N,V,S   | 1      |
| <u>ASR</u>  | <u>Rd</u>   | Arithmetic shift right       | Rd(n)=Rd(n+1), n=0,,6                | Z,C,N,V,S   | 1      |
| SWAP        | Rd          | Swap nibbles                 | Rd(30) = Rd(74), Rd(74) = Rd<br>(30) | None        | 1      |
| BSET        | <u>s</u>    | Set flag                     | SREG(s) = 1                          | SREG(s)     | 1      |
| <u>BCLR</u> | <u>s</u>    | Clear flag                   | SREG(s) = 0                          | SREG(s)     | 1      |
| <u>SBI</u>  | <u>P,b</u>  | Set bit in I/O register      | I/O(P,b) = 1                         | None        | 2      |
| <u>CBI</u>  | <u>P,b</u>  | Clear bit in I/O register    | I/O(P,b) = 0                         | None        | 2      |
| <u>BST</u>  | <u>Rr,b</u> | Bit store from register to T | T = Rr(b)                            | Т           | 1      |
| <u>BLD</u>  | Rd,b        | Bit load from register to T  | Rd(b) = T                            | None        | 1      |



#### Bit- og Bit Test instruktioner (2)

| Mnomoria   | ic Operands Description Operation Flags |                       |                        |       |        |
|------------|-----------------------------------------|-----------------------|------------------------|-------|--------|
|            | =                                       |                       |                        | Flags | Cycles |
| <u>SEC</u> | None                                    | Set carry flag        | C =1                   | C     | 1      |
| CLC        | None                                    | Clear carry flag      | C = 0                  | С     | 1      |
| <u>SEN</u> | None                                    | Set negative flag     | N = 1                  | N     | 1      |
| CLN        | None                                    | Clear negative flag   | N = 0                  | N     | 1      |
| <u>SEZ</u> | None                                    | Set zero flag         | Z = 1                  | Z     | 1      |
| <u>CLZ</u> | None                                    | Clear zero flag       | Z = 0                  | Z     | 1      |
| <u>SEI</u> | None                                    | Set interrupt flag    | I = 1                  |       | 1      |
| <u>CLI</u> | None                                    | Clear interrupt flag  | I = 0                  | I     | 1      |
| <u>SES</u> | None                                    | Set signed flag       | S = 1                  | S     | 1      |
| CLN        | None                                    | Clear signed flag     | S = 0                  | S     | 1      |
| <u>SEV</u> | None                                    | Set overflow flag     | V = 1                  | V     | 1      |
| CLV        | None                                    | Clear overflow flag   | V = 0                  | V     | 1      |
| SET        | None                                    | Set T-flag            | T = 1                  | Т     | 1      |
| CLT        | None                                    | Clear T-flag          | T = 0                  | Т     | 1      |
| <u>SEH</u> | None                                    | Set half carry flag   | H = 1                  | Н     | 1      |
| <u>CLH</u> | None                                    | Clear half carry flag | H = 0                  | Н     | 1      |
| NOP        | None                                    | No operation          | None                   | None  | 1      |
| SLEEP      | None                                    | Sleep                 | See instruction manual | None  | 1      |
| <u>WDR</u> | None                                    | Watchdog Reset        | See instruction manual | None  | 1      |



#### NOP (No Operation)

#### **Description:**

This instruction performs a single cycle No Operation.

Operation:

(i) No

Syntax:

Operands:

**Program Counter:** 

(i) NOP

None

 $PC \leftarrow PC + 1$ 

16-bit Opcode:

| 0000 | 0000 | 0000 | 0000 |
|------|------|------|------|
|      |      |      |      |

#### Status Register (SREG) and Boolean Formula:

| I | Т | Н | S | V | N | Z | С |
|---|---|---|---|---|---|---|---|
| _ | _ | _ | _ | _ | _ | _ | _ |

#### Example:

```
CLR R16 ; Clear r16

SER R17 ; Set r17

OUT PORTB,R16 ; Write zeros to Port B

NOP ; Wait (do nothing)

OUT PORTB,R17 ; Write ones to Port B
```

Words: 1 (2 bytes)

Cycles: 1



|     |          | <u>machine cycle</u> |
|-----|----------|----------------------|
| LDI | R16, 19  | 1                    |
| LDI | R20, 95  | 1                    |
| LDI | R21, 5   | 1                    |
| ADD | R16, R20 | 1                    |
| ADD | R16, R21 | 1                    |
|     |          | 5                    |



#### machine cycle

|        |      | REG, EGG |
|--------|------|----------|
| AGAIN: | ADD  | R17,R16  |
|        | DEC  | R16      |
|        | BRNE | AGAIN    |

T.D.T

R16. 100





#### machine cycle

|        | בעם  | RIO, SO |
|--------|------|---------|
| AGAIN: | NOP  |         |
|        | NOP  |         |
|        | DEC  | R16     |
|        | BRNE | AGAIN   |

T.D.T

R16. 50

| 1   |     |
|-----|-----|
| 1   | *50 |
| 1   | *50 |
| 1   | *50 |
| 1/2 | *50 |



|   |     | LDI  | R17, | 20 |
|---|-----|------|------|----|
|   | L1: | LDI  | R16, | 50 |
| ] | L2: | NOP  |      |    |
|   |     | NOP  |      |    |
|   |     | DEC  | R16  |    |
|   |     | BRNE | L2   |    |
|   |     | DEC  | R17  |    |
|   |     | BRNE | L1   |    |

#### machine cycle

| 1   |     |   |    |
|-----|-----|---|----|
| 1   | *20 |   |    |
| 1   | *20 | * | 50 |
| 1   | *20 | * | 50 |
| 1   | *20 | * | 50 |
| 1/2 | *20 | * | 50 |
| 1   | *20 |   |    |
| 1/2 | *20 |   |    |



#### Kode fra LAB2

```
DELAY:
  CLR R17
        R18,200 ;Stort tal = lang forsinkelse
   LDI
AGAIN:
  DEC R17
   BRNE AGAIN
   DFC R18
   BRNF AGATN
   RFT
```

OPGAVE: Hvor stor er tidsforsinkelsen i DELAY-funktionen?

Svar på "socrative.com": Room = MSYS



#### Kode fra LAB1

```
****** DISPLAY R16
            AND DELAY
DISP AND DELAY:
  MOV
        R17, R16
  OUT
       PORTB,R17
  CLR
      R17
  CLR R18
        R19,100
   LDI
AGAIN:
  DEC
        R17
   BRNE AGAIN
  DEC
        R18
   BRNE AGATN
  DEC R19
   BRNE AGATN
   RET
```

OPGAVE: Hvor stor er tidsforsinkelsen i alt?

Svar på "socrative.com": Room = MSYS



#### Simulatorens stopur (og cycle counter)





## Oplæg til LAB3







#### Oplæg til LAB3

| Tone | Frekvens   | T = 1/f | T/2    | (T/2)/(4us) |
|------|------------|---------|--------|-------------|
| c    | 523,25 Hz  | 1911 us | 956 us | 239         |
| D    | 587,33 Hz  | 1792 us | 851 us | 213         |
| E    | 659,26 Hz  | 1517 us | 758 us | 190         |
| F    | 698,46 Hz  | 1432 us | 716 us | 179         |
| G    | 783,99 Hz  | 1276 us | 638 us | 160         |
| A    | 880,00 Hz  | 1136 us | 568 us | 142         |
| Н    | 987,77 Hz  | 1012 us | 506 us | 127         |
| C    | 1046,50 Hz | 956 us  | 478 us | 120         |

Tabel 1: Frekvenserne + beregninger for en C dur skala.





## Slut på lektion 6



