Rev. 3 — 21 January 2025

**Product Data Sheet** 

#### **Features**

- Arm Cortex-M33 150MHz with 618 CoreMark® (4.12 CoreMark/MHz)
- · Up to 1MB Flash, 352 KB SRAM
- Platform Security with EdgeLock® Secure Enclave, Core Profile
- 40 °C to + 125 °C temperature range
- Down to 50 μA/MHz active current, 3.0 μA Power down mode with RTC enabled and 352 KB SRAM retention, 1.5 μA Deep Power-down mode with RTC active and 32 KB SRAM

#### Cores

 Arm 32-bit Cortex-M33 CPU with TrustZone®, MPU, FPU, SIMD, ETM and CTI

#### **Processing Accelerators**

SmartDMA (co-processor for applications such as parallel camera interface and keypad scanning)

#### **Memories**

- Up to 1 MB (2 x 512KB Bank) on chip Flash memory supporting Flash Swap and Read While Write, with ECC (support one bit correction and two bits detection)
- · Cache Engine with 16 KB RAM
- Up to 352 KB RAM, configurable as up to 288 KB with ECC (support one bit correction and two bits detection)
- Up to 4x 8 KB ECC RAM can be retained down to VBAT mode
- · 256 KB ROM with secure bootloader

#### Security

- · EdgeLock Secure Enclave, Core Profile
  - Cryptographic services (incl. AES-256, SHA-2, ECC NIST P-256, TRNG and key generation/derivation)
  - Secure key store with key usage policies (protection of platform integrity, manufacturing and applications keys)
  - Device Unique Identity based on Physically Unclonable Function (PUF)
  - Device Attestation with support of Device Identifier Composition Engine (DICE)
  - Secure connection and TLS support
  - Key management over-the-air with pre-integration of NXP EdgeLock 2GO
- EdgeLock Accelerator (Public Key Cryptography)
- · Immutable secure boot code in ROM
- · Dual Secure Boot Mode (asymmetric mode and fast, post-quantum secure symmetric mode)
- · Secure firmware update support
- · Device lifecycle management including secure authenticated debug





- High-performance on-the-fly memory encryption with additional authentication for internal Flash
- · Implicit-protected Flash Region (IFR)
- · Security Monitoring:
  - 2x Code Watchdog
  - Intrusion and Tamper Response Controller (ITRC)
  - 6 Active and Passive Tamper Pin Detect
  - Voltage, Temperature, Light and Clock Tamper Detect
  - Voltage glitch detect
- · Secure manufacturing and IP theft protection in untrusted factory
- · Arm TrustZone for Cortex-M

#### Low-Power Performance

- Active: down to 50 μA/MHz
- Deep Sleep: 124 μA, (full 352 KB SRAM retention, 3.3 V @25 C)
- Power Down: 2.39 μA, (full 352 KB SRAM retention, 3.3 V, @25 C)
- Deep Power Down: 1.5 μA, 5.6 ms wake-up (RTC enabled and 32 KB RAM and Reset pin enabled, @25 C)

#### **System and Clocks**

- 144 MHz free-running oscillator (FRO144M)
- · 12 MHz free-running oscillator (FRO12M)
- 16 KHz free-running oscillator (FRO16K)
- 32 KHz low-power crystal oscillator
- Up to 50 MHz low-power crystal oscillator
- 2 x phase-locked loop
- · Hardware and Software Watchdogs
- Two asynchronous DMA modules (1x 16-channels, 1x 8-channels)

#### **Communication Interfaces for Connectivity**

- 8 x Low-Power Flexcomms each supports SPI, I2C, UART
- · USB High-speed (Host/Device) with on-chip HS PHY
- · 2x FlexCAN with FD
- 2x I3C

### **Human-Machine Interfaces**

- 1x FlexIO programmable as a variety of serial and parallel interfaces, including but not limited to display driver and camera interface
- 2x Serial Audio Interface (SAI)
- · Digital PDM Microphone
  - allows connection of up to 4 MEMS microphones with PDM output

### **Advanced Motor Control**

- 2x FlexPWM each with 4 sub-modules, providing 12 PWM outputs (no Nanoedge module)
- 2x Quadrature Decoder(QDC)

MCXN23x

All information provided in this document is subject to legal disclaimers.

1x Event Generator (AND/OR/INVERT) module support up to 8 output trigger

#### **Analog**

- · 2x 16-bit ADC, supporting 4 parallel conversions
  - Each ADC can be used as two single end input ADC, or one differential input ADC
  - up to 2 Msps in 16-bit mode, and 3.15 Msps in 12-bit mode
  - up to 61 ADC Input channels (depending on the package)
  - one integrated temperature sensor per ADC
- · Two High-speed Comparators with 11 input pins and 8-bit DAC as internal reference
- · 2x CMP is functional down to Deep Power Down mode
- Highly accurate VREF ±0.2 % and 15 ppm/deg C drift

#### **Timers**

- Five 32-bit standard general-purpose asynchronous timers/counters, which support up to four capture inputs and four compare outputs, PWM mode, and external count input. Specific timer events can be selected to generate DMA requests.
- · Low-Power Timer
- · Frequency measurement timer
- · Multi-Rate Timer
- · Windowed Watchdog Timer
- · RTC with calendar
- · Wake Timer
- Micro-Tick Timer (UTICK)
- · OS Event Timer

#### General-purpose input/outputs

- · Up to 106 GPIOs
- 1.2 V support at reduced performance (available only on Fast pads)
- · Five independent IO power rings
- · 100 MHz IO on P2 and P3
- Up to 28-pin wake-up sources function down to deep power-down mode
- Support 1.71 V~3.6 V IO supply range

#### **Power Management**

- · Integrated voltage regulator
  - Buck DC-DC, Core LDO, other LDOs
- · Separate AON domain on VDD\_BAT pin
- Operating voltage: 1.71 V to 3.6 V
- IOs: 1.71 V-3.6 V full-performance

#### **Target Applications**

#### Industrial

- · Energy Storage and Management System
- · Smart Metering
- · Factory Automation

MCXN23x

All information provided in this document is subject to legal disclaimers.

- · Industrial HMI
- · Mobile Robotics Ecosystem
- · Motion Control and Robotics
- · Motor Drives
- Brushless DC Motor (BLDC) Control
- Permanent Magnet Synchronous Motor (PMSM)
- · Edge AI/ML Anomaly Detection and Predictive Maintainence

#### **Smart Home**

- · Home Control Panel
- · Home Security and Surveillance
- · Major Home Appliances
- · Robotic Appliance
- Smart Speaker
- Soundbar
- · Gaming Accessories
- · Smart Lighting
- · Smart Power Socket and Light Switch

Table 1. Ordering information<sup>1</sup>

|                                                      | Embedded Memory      |               | Features     |                         |                | Package     |              |       |
|------------------------------------------------------|----------------------|---------------|--------------|-------------------------|----------------|-------------|--------------|-------|
| Orderable Part<br>Number <sup>2</sup> , <sup>3</sup> | Marking <sup>4</sup> | Flash<br>(KB) | SRAM<br>(KB) | Tamper<br>Pins<br>(max) | GPIOs<br>(max) | SRAM<br>PUF | Pin<br>Count | Туре  |
| (P)MCXN236VKLT                                       | (P)MCXN236V          | 1024          | 352          | 2                       | 74             | Y           | 100          | HLQFP |
| (P)MCXN235VKLT                                       | (P)MCXN235V          | 512           | 192          | 2                       | 74             | Y           | 100          | HLQFP |
| (P)MCXN236VDFT                                       | (P)MCXN236V          | 1024          | 352          | 6                       | 106            | Y           | 184          | VFBGA |
| (P)MCXN235VDFT                                       | (P)MCXN235V          | 512           | 192          | 6                       | 106            | Y           | 184          | VFBGA |
| (P)MCXN236VPBT                                       | (P)MCXN236V          | 1024          | 352          | 6                       | 103            | Y           | 172          | HDQFP |
| (P)MCXN235VPBT                                       | (P)MCXN235V          | 512           | 192          | 6                       | 103            | Υ           | 172          | HDQFP |

<sup>1.</sup> Devices with prefix "P" are pre-qualification devices. Fully qualified general market flow devices will not include this "P" prefix.

4. As marked on package

Table 2. Device Revision Number

| Device Mask Set Number | SYSCON[DIEID] | JTAG ID Register[PRN] |  |  |
|------------------------|---------------|-----------------------|--|--|
| 0P21K                  | 0x0059D9A0    | 0x0726502B            |  |  |

MCXN23x

**Product Data Sheet** 

<sup>2.</sup> To confirm current availability of orderable part numbers, go to http://www.nxp.com and perform a part number search.

Previous HLQFP parts with suffix VNLT (MCXNxxxVNLT) have been deprecated and are replaced with VKLT suffix (MCXNxxxVKLT).

Table 3. Related Resources

| Туре                           | Description                                                                                                                          | Resource                                                                                                           |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Fact Sheet                     | The Fact Sheet gives overview of the product key features and its uses.                                                              | Fact sheet                                                                                                         |
| Reference<br>Manual            | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device.                     | MCXN23xRM                                                                                                          |
| Data Sheet                     | The Data Sheet includes electrical characteristics and signal connections.                                                           | This document                                                                                                      |
| Chip Errata                    | The chip mask set Errata provides additional or corrective information for a particular device mask set.                             | MCXN23x_0P21K                                                                                                      |
| Package<br>drawing             | Package dimensions are provided in package drawings.                                                                                 | <ul> <li>HLQFP 100-pin:98ASA02131D</li> <li>BGA 184-pin:98ASA01888D</li> <li>HDQFP 172-pin: 98ASA01107D</li> </ul> |
| Software<br>development<br>kit | MCUXpresso SDK. An open source software development kit (SDK) built specifically for your processor and evaluation board selections. | http://www.nxp.com/mcuxpresso                                                                                      |

#### NOTE

The EdgeLock Secure Subsystem (ELS) is also known as EdgeLock Secure Enclave, Core Profile (ELE). This document uses the ELS name, but other materials might refer to this module as EdgeLock Secure Enclave, Core Profile or ELE.



Figure 1. MCXN23x Block diagram

MCXN23x

Arm® Cortex®-M33 150MHz 32-bit MCU, up to 1MB Flash



#### NOTE

Flash and bus masters, including eDMA, USB HS (USB1), PKC, S50 have registers. The registers can be accessed from APB or AIPS bridge.

# 1 Feature Comparison

Table 4. Feature Comparison

| Features           |                              |               | MCXN236           | MCXN235           |  |
|--------------------|------------------------------|---------------|-------------------|-------------------|--|
|                    | Package                      |               | VFBGA184,         | VFBGA184,         |  |
|                    |                              |               | HLQFP100,         | HLQFP100,         |  |
|                    |                              |               | HDQFP172          | HDQFP172          |  |
| CPU Core Platform  | M33 @150 MHz                 |               | 1                 | 1                 |  |
| Flash <sup>1</sup> | Flash ECC                    |               | Upto 1 MB         | Upto 512 KB       |  |
| Memory             | SRAM1                        |               | Upto 320 K no ECC | Upto 160 K no ECC |  |
|                    | SRAM ECC                     |               | 32 K              | 32 K              |  |
| Security           | Secure Key Managem           | ent           | PUF/UDF           | PUF/UDF           |  |
|                    | Secure Subsystem             |               | Y                 | Y                 |  |
|                    | Anti Tamper Pin <sup>2</sup> |               | 6                 | 6                 |  |
| Analog peripherals | ADC                          |               | 2                 | 2                 |  |
|                    | ADC channel                  | VFBGA184 (DF) | 61                | 61                |  |
|                    | number                       | HLQFP100 (KL) | 41                | 41                |  |
|                    |                              | HDQFP172 (PB) | 59                | 59                |  |
|                    | Low power comparator (LPCMP) |               | 2                 | 2                 |  |
|                    | Accurate Vref                |               | Y                 | Y                 |  |
| Serial Interfaces  | I3C (I2C back compatible)    |               | 2                 | 2                 |  |
|                    | USB HS                       |               | Υ                 | Y                 |  |
|                    | CAN w/wo FD                  | CAN w/wo FD   |                   | 2                 |  |
|                    | SAI                          |               | 4 ch              | 4 ch              |  |
|                    | Flexcom                      |               | 8                 | 8                 |  |
| Human Machine      | Flexible I/O (FlexIO)        |               | 1                 | 1                 |  |
| nterface           | DMIC                         | DMIC          |                   | 4 ch              |  |
| Motor Control      | FlexPWM                      |               | 2                 | 2                 |  |
| Subsystem          | Quadrature decoder (0        | QDC)          | 2                 | 2                 |  |
| Timers             | RTC                          |               | 1                 | 1                 |  |
|                    | 32-bit timer (Ctimer)        |               | 5                 | 5                 |  |
|                    | Multi-Rate Timer (MR         | Γ)            | 1                 | 1                 |  |
|                    | Micro-tick Timer (UTIC       | CK)           | 1                 | 1                 |  |
|                    | Windowed watchdog to         | imer (WWDT)   | 1                 | 1                 |  |
|                    | Low power timer (LPT         | MR)           | 1                 | 1                 |  |

Table continues on the next page...

Table 4. Feature Comparison...continued

| Features |            | MCXN236 | MCXN235 |
|----------|------------|---------|---------|
|          | Wake timer | 1       | 1       |
|          | OS Timer   | 1       | 1       |

- 1. For more details, please refer to Table 1
- 2. Only 2 Anti Tamper pins available on 100 HLQFP packages

# 2 Ratings

# 2.1 Thermal handling ratings

Table 5. Thermal handling ratings

| Symbo            | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- 2. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.*

# 2.2 Moisture handling ratings

Table 6. Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

<sup>1.</sup> Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.* 

### 2.3 ESD handling ratings

Table 7. ESD and Latch-up ratings

| Description                                                         | Rating           | Notes |
|---------------------------------------------------------------------|------------------|-------|
| Electrostatic discharge voltage, human body model                   | +/-2000 V        | 1     |
| Electrostatic discharge voltage, charged-device model               | +/-500 V         | 2     |
| Electrostatic discharge voltage, charged device model (corner pins) | +/-750 V         |       |
| Latch-up immunity level (Class II at 125 °C junction temperature)   | Immunity Level A | 3     |

- Determined according to ANSI/ESDA/JEDEC Standard JS-001-2023, For Electrostatic Discharge Sensitivity Testing, Human Body Model (HBM) - Component Level.
- Determined according to ANSI/ESDA/JEDEC Standard JS-002-2022, For Electrostatic Discharge Sensitivity Testing, Charged Device Model (CDM) - Device Level
- 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

### 2.4 Voltage and current maximum ratings

The table below shows the absolute minimum and maximum ratings for the device. If the values are violated, the device could be damaged. See Voltage and current operating requirements for operating requirements, and Terminology and guidelines for definitions of terms.

Table 8. Voltage and current maximum ratings

| Symbol                 | Description                                                           | Min.        | Max.              | Unit |
|------------------------|-----------------------------------------------------------------------|-------------|-------------------|------|
| VDD_CORE               | Supply voltage for most digital domains                               | -0.3        | 1.26              | V    |
| VDD_SYS                | Supply voltage for on-board regulators, LVD / HVDs, and clock sources | -0.3        | 1.98 <sup>1</sup> | V    |
| VDD_DCDC               | Supply voltage for DCDC regulator                                     | -0.3        | 3.63              | V    |
| VDD_LDO_SYS            | Supply voltage for LDO_SYS regulator                                  | -0.3        | 3.63              | V    |
| VDD_LDO_CORE           | Supply voltage for LDO_CORE regulator                                 | -0.3        | 3.63              | V    |
| VDD                    | Supply voltage for Port 0, Port 1, Flash arrays                       | -0.3        | 3.63              | V    |
| VDD_P2                 | Supply voltage for Port 2                                             | -0.3        | 3.63              | V    |
| VDD_P3                 | Supply voltage for Port 3                                             | -0.3        | 3.63              | V    |
| VDD_P4                 | Supply voltage for Port 4                                             | -0.3        | 3.63              | V    |
| VDD_BAT                | D_BAT Supply voltage for VBAT domain and Port 5                       |             | 3.63              | V    |
| VDD_ANA                | Supply voltage for analog modules                                     | -0.3        | 3.63              | V    |
| VDD_USB                | Supply voltage for USB analog                                         | -0.3        | 3.63              | V    |
| V <sub>USB1_VBUS</sub> | USB1_VBUS input voltage                                               | -0.3        | 5.5               | V    |
| V <sub>USB1_Dx</sub>   | USB1_DP and USB1_DM input voltage                                     | -0.3        | 3.63              | V    |
| V <sub>DIO</sub>       | Digital input voltage                                                 | -0.3        | VDD_Px + 0.3      | V    |
| V <sub>AIO</sub>       | Analog input voltage <sup>2</sup>                                     | -0.3        | VDD_ANA + 0.3     | V    |
| I <sub>DD</sub>        | Digital supply current                                                | _           | 100 <sup>3</sup>  | mA   |
| I <sub>D</sub>         | Maximum current single pin limit (digital output pins)                | -25         | 25                | mA   |
| V <sub>REFH</sub>      | ADC reference voltage high                                            | VSS_P4 -0.1 | VDD_ANA +<br>0.1  | V    |
| V <sub>REFL</sub>      | ADC reference voltage low                                             | VSS_P4 -0.1 | VSS_P4 + 0.1      | V    |

- 1. The part will support 2.75 V for up to 20 s over lifetime to allow for fuse programming
- 2. Analog pins are defined as pins that do not have an associated general-purpose I/O port function.
- This limit is per supply pin. This includes all power pins, including, VDD\_CORE, VDD\_SYS, VDD\_LDO\_SYS, VDD\_LDO\_CORE, VDD, VDD\_Px, VDD\_ANA, VDD\_USB, and VDD\_BAT

# 2.5 Required Power-On-Reset (POR) Sequencing

- Secondary IO supplies (VDD\_P2/VDD\_P3/VDD\_P4) must implement one of the following:
  - Must be shorted with VDD (eg: single supply system), or
  - Must ramp after VDD\_SYS

MCXN23x

All information provided in this document is subject to legal disclaimers.

- VDD\_CORE must ramp after VDD
- VDD\_P4 and VDD\_ANA must be same voltage
- VDD\_BAT must ramp before or with VDD\_SYS

### General

#### 3.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



# 3.2 Nonswitching electrical specifications

### 3.2.1 Voltage and current operating requirements

Table 9. Voltage and current operating requirements

| Symbol       | Description                                                           | Min.  | Тур | Max.  | Unit | Notes |
|--------------|-----------------------------------------------------------------------|-------|-----|-------|------|-------|
| VDD_CORE     | Supply voltage for most digital domains                               |       |     |       | V    | 1     |
|              | Mid voltage                                                           | 0.95  | 1.0 | 1.05  |      |       |
|              | Normal voltage                                                        | 1.045 | 1.1 | 1.155 |      |       |
|              | Overdrive voltage                                                     | 1.14  | 1.2 | 1.26  |      |       |
| VDD_SYS      | Supply voltage for on-board regulators, LVD / HVDs, and clock sources |       |     |       | V    |       |
|              | Normal mode                                                           | 1.71  |     | 1.98  |      |       |
|              | Fuse Programming                                                      | 2.25  |     | 2.75  |      |       |
| VDD_DCDC     | Supply voltage DCDC regulator                                         | 1.71  |     | 3.6   | V    | 2     |
| VDD_LDO_SYS  | Supply voltage for LDO_SYS regulator                                  | 1.86  |     | 3.6   | V    |       |
| VDD_LDO_CORE | Supply voltage for LDO_CORE regulator                                 | 1.71  |     | 3.6   | V    |       |

Table continues on the next page...

Table 9. Voltage and current operating requirements...continued

| Symbol              | Description                                                                                                                     | Min.          | Тур | Max.         | Unit | Notes |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------|-----|--------------|------|-------|
| VDD                 | Supply Voltage for Port 0, Port 1, Flash, and CMPx                                                                              | 1.71          |     | 3.6          | V    |       |
| VDD_P2              | Supply voltage for Port 2                                                                                                       | 1.14          |     | 1.32         | V    | 3,4   |
|                     |                                                                                                                                 | 1.71          |     | 3.6          |      |       |
| VDD_P3              | Supply voltage for Port 3                                                                                                       | 1.14          |     | 1.32         | V    | 3,5,4 |
|                     |                                                                                                                                 | 1.71          |     | 3.6          |      |       |
| VDD_P4              | Supply voltage for Port 4                                                                                                       | 1.71          |     | 3.6          | V    | 6,4   |
| VDD_BAT             | Supply voltage for VBAT domain                                                                                                  | 1.71          |     | 3.6          | V    |       |
| VDD_ANA             | Supply voltage for analog modules                                                                                               | VDD_P4        |     | VDD_P4       | V    | 7     |
| /SS - VSS_ANA       | VSS-to-VSS_ANA differential voltage                                                                                             | -0.1          |     | 0.1          | V    |       |
| VDD_USB             | Supply voltage for USB analog                                                                                                   | 3.0           |     | 3.6          | V    | 8     |
| V <sub>IH</sub>     | Input high voltage  • 1.71 V ≤ VDD_Px ≤ 3.6 V                                                                                   | 0.7 × VDD_Px  |     | _            | V    | 3     |
|                     | • 1.14 V ≤ VDD_Px ≤ 1.32 V                                                                                                      | 0.7 × VDD_Px  |     | _            |      |       |
| V <sub>IL</sub>     | Input low voltage                                                                                                               |               |     |              |      | 3     |
|                     | • 1.71 V ≤ VDD_Px ≤ 3.6 V                                                                                                       | _             |     | 0.3 × VDD_Px | V    |       |
|                     | • 1.14 V ≤ VDD_Px ≤ 1.32 V                                                                                                      | _             |     | 0.3 × VDD_Px |      |       |
| V <sub>HYS</sub>    | Input hysteresis                                                                                                                |               |     | _            | V    |       |
|                     | • Slow I/O                                                                                                                      | 0.1 × VDD_Px  |     |              |      |       |
|                     | Medium I/O                                                                                                                      | 0.1 × VDD_Px  |     |              |      |       |
|                     | • Fast I/O                                                                                                                      | 0.04 × VDD_Px |     |              |      |       |
| I <sub>ICIO</sub>   | IO pin DC injection current — per pin                                                                                           |               |     |              | mA   | 9     |
|                     | V <sub>IN</sub> < VSS-0.3 V (negative<br>current injection)                                                                     | -3            |     | _            |      |       |
|                     | V <sub>IN</sub> > VDD+0.3 V (positive<br>current injection)                                                                     | _             |     | +3           |      |       |
| I <sub>ICcont</sub> | Contiguous pin DC injection<br>current —regional limit, includes<br>sum of negative injection currents<br>of 16 contiguous pins |               |     |              | mA   |       |
|                     | Negative current injection                                                                                                      | -25           |     | _            |      |       |

Table 9. Voltage and current operating requirements...continued

| Symbol            | Description                     | Min.   | Тур | Max.   | Unit | Notes |
|-------------------|---------------------------------|--------|-----|--------|------|-------|
|                   | Positive current injection      | _      |     | +25    |      |       |
| V <sub>ODPU</sub> | Open drain pullup voltage level | VDD_Px |     | VDD_Px | V    | 10    |

- 1. To avoid triggering the glitch detect modules on this device, it is important that the VDD\_CORE voltage matches the configuration of the GDET modules. See the GDET chapter in the Security Reference Manual for details.
- 2. If DCDC is unused, then input supply should be tied to GND through a 10 k $\Omega$  resistor.
- 3. Operation at 1.2 V is allowed on Port P2/P3 pins only with the following restrictions:
  - VDD\_CORE must be less than or equal to the VDD\_Px voltage
  - VDD\_SYS must be powered on before VDD\_Px is powered and VDD\_SYS must not be powered off before powering
    off VDD\_Px.
- 4. If this voltage rail is not tied to VDD, it must ramp after VDD\_SYS
- 5. If none of the Port 3 pins are being used, then the VDD\_P3 can be left floating.
- 6. VDD\_P4 should be powered up with VDD\_ANA and to the same voltage level as VDD\_ANA
- 7. VDD ANA may deviate from VDD P4 by ± 0.1 V provided it is still within range of 1.71 V 3.6 V
- 8. USB HS is not supported when VDD\_CORE < 1.1 V
- 9. All I/O pins are internally clamped to VSS and V<sub>DD\_Px</sub> through an ESD protection diode. If VIN is greater than V<sub>DD\_Px\_MIN</sub>(=VSS-0.3 V) or is less than V<sub>DD\_Px\_MAX</sub>(=V<sub>DD\_Px</sub> + 0.3 V), then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed, then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R = (-0.3 VIN)/(-I<sub>ICIOmin</sub>). The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>DD\_Px\_MAX</sub>)/I<sub>ICIOmax</sub>. The actual resistor should be an order of magnitude higher to tolerate transient voltages.
- 10. Open drain outputs must be pulled to whichever supply voltage corresponds to that IO, VDD\_Px as appropriate.

### 3.2.2 HVD, LVD, and POR operating requirements

The device includes low-voltage detection (LVD) and high-voltage detection (HVD) power supervisor circuits for following power supplies:

- VDD
- VDD\_CORE
- VDD\_SYS

For VDD\_SYS, it has Power-on-reset (POR) power supervisor circuits.

Table 10. VDD supply HVD, LVD, and POR Operating Requirements

| Symbol                    | Description                                                                                        | Min.  | Тур.  | Max.  | Unit | Notes |
|---------------------------|----------------------------------------------------------------------------------------------------|-------|-------|-------|------|-------|
| V <sub>HVDH_VDD</sub>     | VDD Rising high-voltage detect threshold (HVD assertion)                                           | 3.730 | 3.810 | 3.890 | V    |       |
| V <sub>HVDH_HYS_VDD</sub> | VDD High-voltage inhibit reset/recover hysteresis                                                  | _     | 38    | _     | mV   |       |
| V <sub>LVDH_VDD</sub>     | VDD Falling low-voltage detect threshold (LVD assertion) - high range (VD_IO_CFG[LVSEL] = 0b)      | 2.567 | 2.619 | 2.673 | V    |       |
| V <sub>LVDH_HYS_VDD</sub> | VDD Low-voltage inhibit reset/recover hysteresis - high range                                      | _     | 27    | _     | mV   |       |
| V <sub>LVDL_VDD</sub>     | VDD Falling low-voltage detect<br>threshold (LVD assertion) - low range<br>(VD_IO_CFG[LVSEL] = 1b) | 1.618 | 1.651 | 1.684 | V    |       |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 10. VDD supply HVD, LVD, and POR Operating Requirements...continued

| Symbol                    | Description                                                  | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|--------------------------------------------------------------|------|------|------|------|-------|
| V <sub>LVDV_HYS_VDD</sub> | VDD Low-voltage inhibit reset/recover hysteresis - low range | _    | 16   | _    | mV   |       |

Table 11. VDD\_CORE supply HVD and LVD Operating Requirements

| Symbol                    | Description                                                   | Min.  | Тур.  | Max.  | Unit | Notes |
|---------------------------|---------------------------------------------------------------|-------|-------|-------|------|-------|
| V <sub>HVD_CORE</sub>     | VDD_CORE Rising high-voltage detect threshold (HVD assertion) |       |       |       | V    | 1     |
|                           | Target VDD_CORE = 1.0 V                                       |       |       |       |      |       |
|                           | Target VDD_CORE = 1.1 V                                       | 1.260 | 1.285 | 1.311 |      |       |
|                           | Target VDD_CORE = 1.2 V                                       |       |       |       |      |       |
| V <sub>HVD_HYS_CORE</sub> | VDD_CORE High-voltage inhibit reset/recover hysteresis        |       |       |       |      | 1     |
|                           | Target VDD_CORE = 1.0 V                                       |       |       |       | mV   |       |
|                           | Target VDD_CORE = 1.1 V                                       | _     | 13    | _     |      |       |
|                           | Target VDD_CORE = 1.2 V                                       |       |       |       |      |       |
| V <sub>LVD_CORE</sub>     | VDD_CORE Falling low-voltage detect threshold (LVD assertion) |       |       |       | V    |       |
|                           | Target VDD_CORE = 1.0 V                                       | 0.899 | 0.917 | 0.936 |      |       |
|                           | Target VDD_CORE = 1.1 V                                       | 0.989 | 1.009 | 1.029 |      |       |
|                           | Target VDD_CORE = 1.2 V                                       | 1.078 | 1.1   | 1.123 |      |       |
| V <sub>LVD_HYS_CORE</sub> | VDD_CORE Low-voltage inhibit reset/<br>recover hysteresis     |       |       |       | mV   |       |
|                           | Target VDD_CORE = 1.0 V                                       | _     | 9     | _     |      |       |
|                           | Target VDD_CORE = 1.1 V                                       | _     | 10    | _     |      |       |
|                           | Target VDD_CORE = 1.2 V                                       | _     | 11    | _     |      |       |

<sup>1.</sup> Same value applies to all conditions.

Table 12. VDD\_SYS supply HVD and LVD Operating Requirements

| Symbol                   | Description                                                  | Min.  | Тур.  | Max.  | Unit | Notes |
|--------------------------|--------------------------------------------------------------|-------|-------|-------|------|-------|
| V <sub>HVD_SYS</sub>     | VDD_SYS Rising high-voltage detect threshold (HVD assertion) |       |       |       | V    | 1     |
|                          | Target VDD_SYS = 1.8 V                                       | 2.035 | 2.077 | 2.120 |      |       |
| V <sub>HVD_HYS_SYS</sub> | VDD_SYS High-voltage inhibit reset/recover hysteresis        | _     | 20    | _     | mV   |       |
| V <sub>POR_SYS</sub>     | Falling VDD_SYS POR detect voltage (POR assertion)           | 0.8   | 1.0   | 1.5   | V    |       |

Table continues on the next page...

All information provided in this document is subject to legal disclaimers.

Table 12. VDD\_SYS supply HVD and LVD Operating Requirements...continued

| Symbol                   | Description                                                                         | Min.  | Тур.  | Max.  | Unit | Notes |
|--------------------------|-------------------------------------------------------------------------------------|-------|-------|-------|------|-------|
| V <sub>LVD_SYS</sub>     | VDD_SYS Falling low-voltage detect threshold (LVD assertion) Target VDD_SYS = 1.8 V | 1.616 | 1.649 | 1.683 | V    |       |
| V <sub>LVD_HYS_SYS</sub> | VDD_SYS Low-voltage inhibit reset/recover hysteresis                                | _     | 17    | _     | mV   |       |

<sup>1.</sup> When fuses are being programmed VDD\_SYS is raised to 2.5V nominal. This is outside the HVD bounds, so HVD detection for VDD\_SYS must be disabled when programming fuses

Table 13. VBAT supply POR Operating Requirements

| Symbol       | Description                                     | Min.  | Тур. | Max. | Unit | Notes |
|--------------|-------------------------------------------------|-------|------|------|------|-------|
| VBAT_POR_SYS | Falling VBAT POR detect voltage (POR assertion) | 0.689 | _    | 1.36 | V    | 1     |

<sup>1.</sup> Guaranteed by design. Not tested in production.

### 3.2.3 Voltage and current operating behaviors

Table 14. Voltage and current operating behaviors

| Symbol           | Description                                                                                                                     | Min.         | Тур. | Max. | Unit | Notes |
|------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — Normal drive strength                                                                                     |              |      |      |      | 1     |
|                  | • 2.7 V ≤ VDD_Px ≤ 3.6 V, I <sub>OH</sub> = 4 mA                                                                                | VDD_Px - 0.5 | _    | _    | V    |       |
|                  | • 1.71 V ≤ VDD_Px < 2.7 V, I <sub>OH</sub> = 2.5 mA                                                                             | VDD_Px - 0.5 | _    | _    | V    |       |
|                  | • 1.14 V ≤ VDD_Px < 1.32 V, I <sub>OH</sub> = 0.5 mA                                                                            | VDD_Px – 0.5 | _    | _    | V    |       |
| V <sub>OH</sub>  | Output high voltage — High drive strength                                                                                       | VDD Px - 0.5 | _    | _    | V    | 2,1   |
|                  | <ul> <li>2.7 V ≤ VDD_Px ≤ 3.6 V, I<sub>OH</sub> = 6 mA</li> <li>1.71 V ≤ VDD_Px &lt; 2.7 V, I<sub>OH</sub> = 3.75 mA</li> </ul> | VDD_Px = 0.5 | _    | _    | V    |       |
|                  | • 1.14 V ≤ VDD_Px < 1.32 V, I <sub>OH</sub> = 0.75 mA                                                                           | VDD_Px - 0.5 | _    | _    | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                                                                         | _            | _    | 100  | mA   |       |
| V <sub>OL</sub>  | Output low voltage — Normal drive strength  • 2.7 V ≤ VDD_Px ≤ 3.6 V, I <sub>OL</sub> = 4 mA                                    | _            | _    | 0.5  | V    | 3,1   |
|                  | • 1.71 V ≤ VDD_Px < 2.7 V, I <sub>OL</sub> = 2.5 mA                                                                             | _            | _    | 0.5  | V    |       |
|                  | • 1.14 V ≤ VDD_Px < 1.32 V, I <sub>OH</sub> = 0.5 mA                                                                            | _            | _    | 0.5  | V    |       |
| V <sub>OL</sub>  | Output low voltage — High drive strength  • 2.7 V ≤ VDD_Px ≤ 3.6 V, I <sub>OL</sub> = 6 mA                                      | _            | _    | 0.5  | V    | 1,3   |
|                  | • 1.71 V ≤ VDD_Px < 2.7 V, I <sub>OL</sub> = 3.75 mA                                                                            | _            | _    | 0.5  | V    |       |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 14. Voltage and current operating behaviors...continued

| Symbol                | Description                                                | Min. | Тур. | Max.  | Unit | Notes |
|-----------------------|------------------------------------------------------------|------|------|-------|------|-------|
|                       | • 1.14 V ≤ VDD_Px < 1.32 V, I <sub>OH</sub> = 0.75 mA      | _    | _    | 0.5   | V    |       |
| I <sub>OLT</sub>      | Output low current total for all ports                     | _    | _    | 100   | mA   |       |
| I <sub>IN</sub>       | Input leakage current (per pin) for full temperature range | _    | _    | 1     | μA   | 4     |
| I <sub>IN</sub>       | Input leakage current (per pin) at 25 °C                   | _    | _    | 0.025 | μΑ   | 4     |
| I <sub>OZ</sub>       | Hi-Z (off-state) leakage current (per pin)                 | _    | _    | 1     | μΑ   |       |
| R <sub>PU</sub>       | Internal pullup resistors                                  | 33   | 50   | 75    | kΩ   |       |
| R <sub>PU</sub> (I3C) | Internal pullup resistors                                  | 1.11 | 1.2  | 2.83  | kΩ   | 5     |
| R <sub>PD</sub>       | Internal pulldown resistors                                | 33   | 50   | 75    | kΩ   |       |
| R <sub>HPU</sub>      | High-resistance pullup option (PCRx[PV] = 1)               | 0.67 | 1.0  | 1.5   | МΩ   | 6     |
| R <sub>HPD</sub>      | High-resistance pulldown option (PCRx[PV] = 1)             | 0.67 | 1.0  | 1.5   | МΩ   | 6     |
| V <sub>BG</sub>       | Bandgap voltage reference voltage                          | 0.98 | 1.0  | 1.02  | V    |       |

- 1. The 1.14 V 1.32 V range only applies to port P2 / P3 pins.
- 2. AON and RESET\_B pins are always configured in high drive mode
- 3. Open drain outputs must be pulled to VDD\_Px.
- 4. Measured at VDD\_Px = 3.6 V.
- 5. Only pins with +I3C add-on support this option
- 6. Only AON pins and RESET\_B pin support this option.

### 3.2.4 On-chip regulator electrical specifications

#### 3.2.4.1 DCDC converter specifications

Table 15. DCDC Converter Specifications

| Symbol               | Description                                    | Min. | Тур. | Max. | Unit | Notes |
|----------------------|------------------------------------------------|------|------|------|------|-------|
| V <sub>DD_DCDC</sub> | DCDC input voltage                             | 1.71 | _    | 3.6  | V    | 1     |
| V <sub>DCDC_LX</sub> | DCDC output voltage                            |      |      |      |      | 1, 2  |
|                      | 1.2 V range                                    | 0.85 | _    | 1.21 | V    |       |
| I <sub>LOAD</sub>    | DCDC load current                              |      |      |      |      | 3     |
|                      | Normal drive strength                          | _    | _    | 105  | mA   |       |
|                      | • FREQ_CNTRL_ON=1                              | _    | _    | 45   | mA   |       |
|                      | Low drive strength                             | _    | _    | 15   | mA   |       |
| LX                   | DCDC inductor value                            | 0.47 | 1    | 2.2  | μH   | 4     |
| ESR                  | External inductor equivalent series resistance | _    | 110  | _    | mΩ   | 5     |
| C <sub>OUT</sub>     | DCDC capacitance value                         | 6    | 22   | 30   | μF   | 6     |
| V <sub>RIPPLE</sub>  | DCDC voltage ripple                            | _    | 1    | _    | %    |       |

Table continues on the next page...

MCXN23x All information provided in this document is subject to legal disclaimers.

Table 15. DCDC Converter Specifications...continued

| Symbol                 | Description                   | Min. | Тур. | Max. | Unit | Notes |
|------------------------|-------------------------------|------|------|------|------|-------|
|                        | In normal drive strength      |      |      |      |      |       |
|                        | In low drive strength         | _    | 25   | _    | mV   |       |
| T_startup              | DCDC startup time             | _    | 100  | _    | μs   |       |
| f <sub>burst</sub>     | DCDC switching frequency      | 3    | 5    | 8    | MHz  | 7     |
| f <sub>burst_acc</sub> | DCDC burst frequency accuracy | _    | 10   | _    | %    | 8     |

- The VDD\_DCDC input supply to the system DCDC must be at least 500 mV higher than the desired output at DCDC\_LX to achieve the stated efficiency. VDD\_DCDC can be as low as 300 mV above the desired output voltage but the efficiency will be reduced.
- 2. The system DCDC converter generates 1.2 V at DCDC\_LX by default. The DCDC is used to power VDD\_CORE.
- 3. The maximum load current during boot up shall not exceed 60 mA.
- 4. Recommended inductor value is 1 μH to 1.5 μH. If the inductor is < 1 μH, the DCDC efficiency is not guaranteed.
- 5. The maximum recommended ESR is 250 m $\Omega$  (not a hard limit).
- 6. The variation in capacitance of the capacitor at DCDC\_LX due to aging, temperature, and voltage degradation must not exceed the Min./Max. values.
- 7. FREQ\_CNTRL\_ON = 1. This range is for 1  $\mu$ H inductor.
- 8. FREQ\_CNTRL\_ON = 1.

### 3.2.4.2 DCDC efficiency plots





### 3.2.4.3 LDO\_SYS electrical specifications

Table 16. LDO\_SYS electrical specifications

| Symbol      | Description                                       | Min. | Тур. | Max. | Unit | Notes |
|-------------|---------------------------------------------------|------|------|------|------|-------|
| VDD_LDO_SYS | LDO_SYS input supply voltage  • Normal Drive mode | 1.95 | _    | 3.6  | V    | 1,2   |
|             | Passthrough mode                                  | 1.86 |      | 1.98 |      |       |
|             | Fuse Programming                                  | 2.75 |      | 3.6  |      |       |
| VOUT_SYS    | LDO_SYS regulator output voltage                  | 4 74 | 4.0  | 4.00 | V    | 3,4,2 |
|             | Normal drive strength mode                        | 1.71 | 1.8  | 1.98 |      |       |
|             | Fuse programming mode                             | 2.25 | 2.5  | 2.75 |      |       |

Table continues on the next page...

MCXN23x All information provided in this document is subject to legal disclaimers.

Table 16. LDO\_SYS electrical specifications...continued

| Symbol              | Description                                            | Min. | Тур. | Max.             | Unit | Notes |
|---------------------|--------------------------------------------------------|------|------|------------------|------|-------|
| LDO_SYS_DROPOU      | LDO_SYS dropout voltage                                |      |      |                  | mV   | 1, 2  |
| <b>I</b>            | Normal drive strength mode                             | _    | _    | 150              |      |       |
|                     | • Fuse programming mode <sup>5</sup>                   | _    | _    | 500              |      |       |
|                     | Pass through mode <sup>6</sup>                         | _    | _    | 60               |      |       |
| I <sub>LOAD</sub>   | LDO_SYS maximum load current                           |      |      |                  |      |       |
|                     | Normal drive strength mode                             | _    | _    | 50               |      |       |
|                     | Low drive strength mode                                | _    | _    | 2                |      |       |
|                     | Fuse programming mode                                  | _    | _    | 40               | mA   |       |
| I <sub>DD</sub>     | LDO_SYS power consumption                              |      |      |                  |      | 7     |
|                     | Normal drive strength mode                             | _    | 100  | _                | μΑ   |       |
|                     | Low drive strength mode                                | _    | 70   | _                | nA   |       |
| C <sub>OUT</sub>    | External output capacitor                              | 1.4  | 2.2  | 4.0              | μF   |       |
| ESR                 | External output capacitor equivalent series resistance | _    | 30   | _                | mΩ   |       |
| I <sub>INRUSH</sub> | LDO_SYS inrush current                                 | _    | _    | 100 <sup>8</sup> | mA   |       |

- 1. Regulator will automatically switch to passthrough mode with the supply is below 1.95 V.
- 2. VDD\_LDO\_SYS must be at least 150 mV higher than the desired VOUT\_SYS.
- 3. The LDO\_SYS converter generates 1.8 V by default at VOUT\_SYS. VOUT\_SYS can be used to power VDD\_SYS, VDD\_Px, VDD\_ANA, and external components as long as the max I<sub>LOAD</sub> is not exceeded.
- 4. VOUT\_SYS and VDD\_SYS are connected together within the package
- 5. Maximum current load in fuse programming mode is 40 mA
- 6. Maximum current load during pass through mode = 50 mA
- 7. In normal mode, LDO\_SYS draws ~100 µA for every 20 mA of load current.
- 8. This value is for a 1.5 µF external output capacitor. This value would increase with higher load capacitor.

#### 3.2.4.4 LDO\_CORE electrical specifications

Table 17. LDO\_CORE electrical specifications

| Symbol           | Description                       | Min.  | Тур. | Max.  | Unit | Notes |
|------------------|-----------------------------------|-------|------|-------|------|-------|
| VDD_LDO_C<br>ORE | LDO_CORE input supply voltage     | 1.71  | _    | 3.6   | V    | 1     |
| VOUT_CORE        | LDO_CORE regulator output voltage |       |      |       | V    | 2     |
|                  | Normal drive strength             |       |      |       |      |       |
|                  | — Mid drive                       | 0.95  | 1    | 1.05  |      |       |
|                  | <ul><li>Normal drive</li></ul>    | 1.045 | 1.1  | 1.155 |      |       |
|                  | <ul><li>Over drive</li></ul>      | 1.14  | 1.2  | 1.26  |      |       |
|                  | Low drive strength                |       |      |       |      |       |
|                  |                                   |       |      |       |      |       |

Table continues on the next page...

All information provided in this document is subject to legal disclaimers.

Table 17. LDO\_CORE electrical specifications...continued

| Symbol              | Description                                                                                | Min.  | Тур. | Max.  | Unit | Notes |
|---------------------|--------------------------------------------------------------------------------------------|-------|------|-------|------|-------|
|                     | — Mid drive                                                                                | 0.95  | 1    | 1.05  |      |       |
|                     | <ul> <li>Normal drive</li> </ul>                                                           | 1.045 | 1.1  | 1.155 |      |       |
| I <sub>LOAD</sub>   | LDO_CORE max load current                                                                  |       |      |       |      |       |
|                     | Normal drive strength                                                                      |       |      |       |      |       |
|                     | — Tj = -40 °C                                                                              | _     | _    | 90    |      |       |
|                     | — Tj = 27 °C                                                                               | _     | _    | 100   |      |       |
|                     | — Tj = 125 °C                                                                              | _     | _    | 115   |      |       |
|                     | Low drive strength                                                                         |       |      |       |      |       |
|                     | — -40 °C <tj 125°c<="" <="" td=""><td>_</td><td>_</td><td>28</td><td>mA</td><td></td></tj> | _     | _    | 28    | mA   |       |
| I <sub>INRUSH</sub> | LDO_CORE inrush current                                                                    | _     | _    | 500   | mA   | 3     |

- 1. To bypass LDO\_CORE, tie VDD\_LDO\_CORE to VDD\_CORE
- 2. VOUT\_CORE and VDD\_CORE are connected together in package
- 3. This value is for 4.7 µF external output capacitor. This value would increase with higher load capacitor

Table 18. LDO\_CORE external device electrical specifications

| Symbol           | Description                                            | Min. | Тур. | Max. | Unit | Notes |
|------------------|--------------------------------------------------------|------|------|------|------|-------|
| C <sub>OUT</sub> | External output capacitor                              | 3.7  | 4.7  | 10   | μF   |       |
| C <sub>DEC</sub> | External output decoupling capacitor                   | _    | 0.1  | _    | μF   |       |
| ESR              | External output capacitor equivalent series resistance | _    | 10   | _    | mΩ   |       |

### 3.2.5 Power mode transition operating behaviors

All specifications in the following table assume this clock configuration:

- CPU clock = 48 MHz
- AHB clock = 48 MHz
- Clock source = Fast internal reference clock (FIRC)

All specifications in the following table were measured from the initiation of an external pin event to the execution code (unless otherwise stated).

All specifications in the following table assume this SPC configuration:

• SPC->LPWKUP\_DELAY[LPWKUP\_DELAY] = 0x00 and the Core voltage level is configured for the same level in active and low power mode (SPC->ACTIVE\_CFG[DCDC\_VDD\_LVL] = SPC->ACTIVE\_CFG[CORELDO\_VDD\_LVL] = SPC->LP\_CFG[DCDC\_VDD\_LVL] = SPC->LP\_CFG[CORELDO\_VDD\_LVL]).

Table 19. Power mode transition operating behaviors

| Symbol           | Description                                                                                      | Min. | Тур. | Max. | Unit | Notes     |
|------------------|--------------------------------------------------------------------------------------------------|------|------|------|------|-----------|
| t <sub>POR</sub> | After a POR event, amount of time to execution of the first instruction (measured from the point | _    | 6.8  | 6.9  | ms   | 1, 2, 3,4 |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 19. Power mode transition operating behaviors...continued

| Symbol              | Description                                                                           | Min. | Тур. | Max. | Unit | Notes         |
|---------------------|---------------------------------------------------------------------------------------|------|------|------|------|---------------|
|                     | where VDD and VDD_SYS reach 1.8V) across the operating temperature range of the chip. |      |      |      |      |               |
| t <sub>SLEEP</sub>  | SLEEP → ACTIVE                                                                        | _    | 0.22 | 0.25 | μs   | 3, 4, 5       |
| t <sub>DSLEEP</sub> | DEEP SLEEP → ACTIVE                                                                   | _    | 8.7  | 9.8  | μs   | 3, 4, 5       |
| t <sub>PWDN</sub>   | POWER DOWN → ACTIVE                                                                   | _    | 9.8  | 11.1 | μs   | 3, 4, 5       |
| t <sub>DPWDN</sub>  | Deep Power DOWN → ACTIVE                                                              | _    | 5.6  | 5.8  | ms   | 1, 2, 3, 4, 5 |

- 1. Boot configuration 144 MHz
- 2. Measured using ROM version v4.0
- 3. Based on characterization of typical units. Not tested in production
- 4. Max value is mean + 3 sigma of tested values at the worst case of ambient temperature range and VDD 1.71 V to 3.6 V. Max values are based on characterization but not covered by test limits in production
- 5. WFE used for low-power mode entry

#### 3.2.6 Power consumption operating behaviors

The MCXN23x device has multiple power supplies that can be connected in different configurations, where the total current consumption of the device is the accumulative result of each individual power supply's current consumption. The Core domain is provided by the noted source (either DCDC or LDO), the voltage for the System domain is provided by the LDO\_SYS (except for LDO @ 1.8V), voltage for the I/O rails is provided by the same external source powering the Core domain regulator and System domain regulator, and the VBAT domain is also provided by the same external source.

When calculating the total MCU current consumption the following considerations should be made:

- · Specifications below only include power for the MCU itself
- · VDD\_USB current draw are not included
- · On top of the device's IDD current consumption, external loads applied to pins of the device need to be considered
- · Efficiency of regulators (on-chip or off-chip) used to generate supply voltages should be considered

#### 3.2.6.1 Power Consumption Operating Behaviors

**NOTE**The data for 125C is just a reference without considering Tj

# Appendix A : Active IDD

Table 20. DCDC @ 3.3 V

|              | Flash, LPCAC cases                                                            |          |                  |                  |       |  |  |
|--------------|-------------------------------------------------------------------------------|----------|------------------|------------------|-------|--|--|
| Symbol       | Description                                                                   | Temp, Ta | Typ <sup>1</sup> | Max <sup>2</sup> | Units |  |  |
|              |                                                                               | (°C)     |                  |                  |       |  |  |
| IDD_ACT_OD_1 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                    | 25       | 7.43             | 10.35            | mA    |  |  |
|              | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks disabled | 105      | 10.56            | 24.53            |       |  |  |
|              |                                                                               | 125      | 13.12            | 34.08            |       |  |  |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 20. DCDC @ 3.3 V...continued

|              | Flash, LPCAC cases                                                               |          |                  |                  |       |
|--------------|----------------------------------------------------------------------------------|----------|------------------|------------------|-------|
| Symbol       | Description                                                                      | Temp, Ta | Typ <sup>1</sup> | Max <sup>2</sup> | Units |
| IDD_ACT_SD_1 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 4.99             | 7.91             | mA    |
|              | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks disabled    | 105      | 7.35             | 13.65            |       |
|              | clocks disabled                                                                  | 125      | 9.33             | 18.77            |       |
| IDD_ACT_MD_1 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 2.30             | 5.22             | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks disabled | 105      | 4.04             | 10.34            |       |
|              | SIGNIC GISCAPICA                                                                 | 125      | 5.54             | 14.99            |       |
| IDD_ACT_LP_1 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 0.58             | 3.50             | mA    |
|              | voltage at 1.0V; Clocked from the SIRC at 12 MHz; All peripheral clocks disabled | 105      | 2.33             | 8.63             |       |
|              |                                                                                  | 125      | 3.83             | 13.28            |       |
| IDD_CM_OD_1  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 8.93             | 11.85            | mA    |
|              | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks disabled    | 105      | 12.24            | 26.21            | 1     |
|              |                                                                                  | 125      | 14.85            | 35.81            |       |
| IDD_CM_SD_1  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 5.76             | 8.67             | mA    |
|              | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks disabled    | 105      | 8.24             | 14.53            |       |
|              |                                                                                  | 125      | 10.22            | 19.67            |       |
| IDD_CM_MD_1  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 2.63             | 5.55             | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks disabled | 105      | 4.38             | 10.68            |       |
|              |                                                                                  | 125      | 5.89             | 15.34            |       |
| IDD_CM_LP_1  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 0.67             | 3.58             | mA    |
|              | voltage at 1.0V; Clocked from the SIRC at 12 MHz; All peripheral clocks disabled | 105      | 2.42             | 8.72             |       |
|              |                                                                                  | 125      | 3.92             | 13.37            |       |
| IDD_ACT_OD_2 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 19.00            | 21.92            | mA    |
|              | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks enabled     | 105      | 22.57            | 36.54            |       |
|              |                                                                                  | 125      | 25.28            | 46.24            |       |
| IDD_ACT_SD_2 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 11.47            | 14.39            | mA    |
|              | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks enabled     | 105      | 14.05            | 28.02            |       |
|              |                                                                                  | 125      | 16.10            | 37.06            |       |
| IDD_ACT_MD_2 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 4.89             | 7.81             | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks enabled  | 105      | 6.71             | 13.01            |       |
|              |                                                                                  | 125      | 8.23             | 17.68            |       |

Table 20. DCDC @ 3.3 V...continued

|              | Flash, LPCAC cases                                                              |          |                  |                  |       |
|--------------|---------------------------------------------------------------------------------|----------|------------------|------------------|-------|
| Symbol       | Description                                                                     | Temp, Ta | Typ <sup>1</sup> | Max <sup>2</sup> | Units |
| IDD_ACT_LP_2 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                      | 25       | 1.24             | 4.16             | mA    |
|              | voltage at 1.0V; Clocked from the SIRC at 12 MHz; All peripheral clocks enabled | 105      | 3.01             | 9.30             |       |
|              |                                                                                 | 125      | 4.50             | 13.95            |       |
| 1            | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                      | 25       | 20.51            | 23.43            | mA    |
|              | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks enabled    | 105      | 24.26            | 38.23            |       |
|              | 125                                                                             | 27.02    | 47.98            |                  |       |
| IDD_CM_SD_2  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                      | 25       | 12.28            | 15.20            | mA    |
|              | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks enabled    | 105      | 14.90            | 28.87            |       |
|              |                                                                                 | 125      | 16.94            | 37.90            |       |
| IDD_CM_MD_2  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                      | 25       | 5.23             | 8.15             | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks enabled | 105      | 7.05             | 13.35            |       |
|              |                                                                                 | 125      | 8.57             | 18.02            |       |
| IDD_CM_LP_2  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                      | 25       | 1.32             | 4.24             | mA    |
|              | voltage at 1.0V; Clocked from the SIRC at 12 MHz; All peripheral clocks enabled | 105      | 3.10             | 9.40             |       |
|              |                                                                                 | 125      | 4.59             | 14.04            |       |

- 1. Based on characterization of typical units. Not tested in production
- 2. Based on characterization of typical numbers + 3 sigma. Not tested in production

Table 21. LDO @ 1.8 V

|                                                                                | Flash, LPCAC cases                                                            |          |                  |                  |       |
|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------|------------------|------------------|-------|
| Symbol                                                                         | Description                                                                   | Temp, Ta | Typ <sup>1</sup> | Max <sup>2</sup> | Units |
| IDD_ACT_OD_1                                                                   | While(1) executing on CPU0 from Flash; Cache Enabled; Core                    | 25       | 15.19            | 18.19            | mA    |
|                                                                                | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks disabled | 105      | 21.44            | 45.35            |       |
|                                                                                | 125                                                                           | 26.23    | 61.12            |                  |       |
| IDD_ACT_SD_1                                                                   |                                                                               | 25       | 10.10            | 12.13            | mA    |
|                                                                                | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks disabled | 105      | 15.23            | 34.82            |       |
|                                                                                |                                                                               | 125      | 19.23            | 47.74            |       |
| IDD_ACT_MD_1                                                                   | While(1) executing on CPU0 from Flash; Cache Enabled; Core                    | 25       | 4.64             | 6.38             | mA    |
| voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripher clocks disabled | 105                                                                           | 8.75     | 21.90            |                  |       |
|                                                                                |                                                                               | 125      | 12.03            | 31.76            |       |

Table continues on the next page...

MCXN23x All information provided in this document is subject to legal disclaimers.

Table 21. LDO @ 1.8 V...continued

|              | Flash, LPCAC cases                                                               |          |                  |                  |       |
|--------------|----------------------------------------------------------------------------------|----------|------------------|------------------|-------|
| Symbol       | Description                                                                      | Temp, Ta | Typ <sup>1</sup> | Max <sup>2</sup> | Units |
| IDD_ACT_LP_1 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 1.36             | 3.09             | mA    |
|              | voltage at 1.0V; Clocked from the SIRC at 12 MHz; All peripheral clocks disabled | 105      | 5.38             | 18.53            |       |
|              | Glocks disabled                                                                  | 125      | 8.62             | 28.34            |       |
| IDD_CM_OD_1  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 18.59            | 21.48            | mA    |
|              | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks disabled    | 105      | 25.20            | 49.47            |       |
|              | SIGNIC GISCAPICA                                                                 | 125      | 30.10            | 65.49            |       |
| IDD_CM_SD_1  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 12.01            | 14.08            | mA    |
|              | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks disabled    | 105      | 17.39            | 37.00            |       |
|              |                                                                                  | 125      | 21.35            | 49.86            |       |
| IDD_CM_MD_1  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 5.55             | 7.05             | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks disabled | 105      | 9.67             | 25.71            | 1     |
|              |                                                                                  | 125      | 12.94            | 36.14            |       |
|              | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 1.57             | 3.31             | mA    |
|              | voltage at 1.0V; Clocked from the SIRC at 12 MHz; All peripheral clocks disabled | 105      | 5.62             | 18.77            |       |
|              | clocks disabled                                                                  | 125      | 8.87             | 28.59            |       |
| IDD_ACT_OD_2 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 41.61            | 45.21            | mA    |
|              | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks enabled     | 105      | 48.44            | 73.34            |       |
|              |                                                                                  | 125      | 53.46            | 89.45            |       |
| IDD_ACT_SD_2 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 26.16            | 28.43            | mA    |
|              | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks enabled     | 105      | 31.58            | 51.62            |       |
|              |                                                                                  | 125      | 35.69            | 64.75            |       |
| IDD_ACT_MD_2 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 11.60            | 13.25            | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks enabled  | 105      | 15.81            | 31.99            |       |
|              |                                                                                  | 125      | 19.12            | 42.47            |       |
| IDD_ACT_LP_2 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 3.07             | 4.80             | mA    |
|              | clocks enabled                                                                   | 105      | 7.14             | 20.29            |       |
|              |                                                                                  | 125      | 10.39            | 30.11            |       |
| IDD_CM_OD_2  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 45.01            | 48.50            | mA    |
| _            | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks enabled     | 105      | 52.16            | 77.35            |       |
|              | clocks enabled                                                                   | 125      | 57.28            | 93.61            |       |

Table 21. LDO @ 1.8 V...continued

|              | Flash, LPCAC cases                                                               |          |                  |                  |       |
|--------------|----------------------------------------------------------------------------------|----------|------------------|------------------|-------|
| Symbol       | Description                                                                      | Temp, Ta | Typ <sup>1</sup> | Max <sup>2</sup> | Units |
|              |                                                                                  | (°C)     |                  |                  |       |
| IDD_CM_SD_2  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 28.15            | 30.41            | mA    |
|              | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks enabled     | 105      | 33.62            | 53.62            |       |
|              |                                                                                  | 125      | 37.78            | 66.80            |       |
| IDD_CM_MD_2  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 12.50            | 14.22            | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks enabled  | 105      | 16.70            | 32.95            |       |
|              |                                                                                  | 125      | 20.08            | 43.37            |       |
| IDD_CM_LP_2  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                       | 25       | 3.29             | 5.02             | mA    |
|              | clocks enabled                                                                   | 105      | 7.37 20.52       |                  |       |
|              |                                                                                  | 125      | 10.62            | 30.35            |       |
|              | RAM w Cache cases                                                                |          | •                | -                |       |
| IDD_ACT_OD_5 | While(1) executing on CPU0 from RAM; Cache Enabled; Core                         | 25       | 17.95            | 20.67            | mA    |
|              | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks disabled    | 105      | 23.99            | 45.12            |       |
|              |                                                                                  | 125      | 28.57            | 58.72            |       |
| IDD_ACT_SD_5 | While(1) executing on CPU0 from RAM; Cache Enabled; Core                         | 25       | 11.63            | 13.62            | mA    |
|              | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks disabled    | 105      | 16.48            | 33.58            |       |
|              |                                                                                  | 125      | 20.26            | 44.55            |       |
| IDD_ACT_MD_5 | While(1) executing on CPU0 from RAM; Cache Enabled; Core                         | 25       | 5.29             | 7.02             | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks disabled | 105      | 9.10             | 22.25            |       |
|              |                                                                                  | 125      | 12.18            | 31.90            |       |
| IDD_ACT_LP_5 | While(1) executing on CPU0 from RAM; Cache Enabled; Core                         | 25       | 1.56             | 3.29             | mA    |
|              | voltage at 1.0V; Clocked from the SIRC at 12 MHz; All peripheral clocks disabled | 105      | 5.29             | 18.44            |       |
|              |                                                                                  | 125      | 8.32             | 28.05            |       |
|              |                                                                                  |          |                  |                  |       |

- 1. Based on characterization of typical units. Not tested in production
- 2. Based on characterization of typical numbers + 3 sigma. Not tested in production

Table 22. LDO @ 3.3 V

| Flash, LPCAC cases |                                                                               |          |                  |                  |       |  |
|--------------------|-------------------------------------------------------------------------------|----------|------------------|------------------|-------|--|
| Symbol             | Description                                                                   | Temp, Ta | Typ <sup>1</sup> | Max <sup>2</sup> | Units |  |
|                    |                                                                               | (°C)     |                  |                  |       |  |
| IDD_ACT_OD_1       | While(1) executing on CPU0 from Flash; Cache Enabled; Core                    | 25       | 15.30            | 18.29            | mA    |  |
|                    | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks disabled | 105      | 22.06            | 46.11            |       |  |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 22. LDO @ 3.3 V...continued

|              | Flash, LPCAC cases                                                                                                                                 |          |                  |                  |       |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|------------------|-------|
| Symbol       | Description                                                                                                                                        | Temp, Ta | Typ <sup>1</sup> | Max <sup>2</sup> | Units |
|              |                                                                                                                                                    | 125      | 27.56            | 60.47            |       |
| IDD_ACT_SD_1 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                                                                                         | 25       | 10.22            | 12.31            | mA    |
|              | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks disabled                                                                      | 105      | 15.74            | 35.10            |       |
|              | Glocks disabled                                                                                                                                    | 125      | 20.30            | 46.70            |       |
| IDD_ACT_MD_1 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                                                                                         | 25       | 4.75             | 6.49             | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks disabled                                                                   | 105      | 9.15             | 22.30            |       |
|              |                                                                                                                                                    | 125      | 12.87            | 32.59            |       |
| IDD_ACT_LP_1 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                                                                                         | 25       | 1.37             | 3.10             | mA    |
|              | voltage at 1.0V; Clocked from the SIRC at 12 MHz; All peripheral clocks disabled                                                                   | 105      | 5.66             | 18.81            |       |
|              |                                                                                                                                                    | 125      | 9.31             | 29.04            |       |
| IDD_CM_OD_1  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                                                                                         | 25       | 18.73            | 21.65            | mA    |
|              | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks disabled                                                                      | 105      | 25.89            | 50.31            |       |
|              |                                                                                                                                                    | 125      | 31.50            | 65.08            |       |
| IDD_CM_SD_1  | voltage at 1.1V: Clocked from PLL0 at 100 MHz: All peripheral                                                                                      | 25       | 12.13            | 14.20            | mA    |
|              |                                                                                                                                                    | 105      | 17.83            | 37.15            |       |
|              |                                                                                                                                                    | 125      | 22.48            | 48.88            |       |
| IDD_CM_MD_1  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                                                                                         | 25       | 5.66             | 7.39             | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks disabled                                                                   | 105      | 10.05            | 23.20            |       |
|              |                                                                                                                                                    | 125      | 13.79            | 33.52            |       |
| IDD_CM_LP_1  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                                                                                         | 25       | 1.58             | 3.32             | mA    |
|              | voltage at 1.0V; Clocked from the SIRC at 12 MHz; All peripheral clocks disabled                                                                   | 105      | 5.90             | 19.05            |       |
|              |                                                                                                                                                    | 125      | 9.55             | 29.28            |       |
| IDD_ACT_OD_2 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                                                                                         | 25       | 41.77            | 45.45            | mA    |
|              | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks enabled                                                                       | 105      | 49.33            | 75.07            |       |
|              |                                                                                                                                                    | 125      | 55.16            | 90.32            |       |
| IDD_ACT_SD_2 | D_ACT_SD_2 While(1) executing on CPU0 from Flash; Cache Enabled; Core voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks enabled | 25       | 26.29            | 28.59            | mA    |
|              |                                                                                                                                                    | 105      | 32.24            | 52.39            |       |
|              |                                                                                                                                                    | 125      | 36.97            | 64.43            |       |
| • • •        | While(1) executing on CPU0 from Flash; Cache Enabled; Core                                                                                         | 25       | 11.71            | 13.45            | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks enabled                                                                    | 105      | 16.27            | 29.41            |       |

Table 22. LDO @ 3.3 V...continued

|              | Flash, LPCAC cases                                                                                                                         |          |                  |                  |       |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|------------------|-------|
| Symbol       | Description                                                                                                                                | Temp, Ta | Typ <sup>1</sup> | Max <sup>2</sup> | Units |
|              |                                                                                                                                            | 125      | 20.02            | 39.75            |       |
| IDD_ACT_LP_2 | While(1) executing on CPU0 from Flash; Cache Enabled; Core                                                                                 | 25       | 3.08             | 4.81             | mA    |
|              | voltage at 1.0V; Clocked from the SIRC at 12 MHz; All peripheral clocks enabled                                                            | 105      | 7.44             | 20.59            |       |
|              | SIGNA CHASICA                                                                                                                              | 125      | 11.10            | 30.82            |       |
| IDD_CM_OD_2  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                                                                                 | 25       | 45.20            | 48.81            | mA    |
|              | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks enabled                                                               | 105      | 53.12            | 79.22            |       |
|              | Side Silesies                                                                                                                              | 125      | 59.06            | 94.77            |       |
| IDD_CM_SD_2  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                                                                                 | 25       | 28.30            | 30.68            | mA    |
|              | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks enabled                                                               | 105      | 34.34            | 54.59            | 1     |
|              | Side Silesies                                                                                                                              | 125      | 39.07            | 66.62            |       |
| IDD_CM_MD_2  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core                                                                                 | 25       | 12.67            | 14.40            | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks enabled                                                            | 105      | 17.15            | 30.29            |       |
|              | Side Silesies                                                                                                                              | 125      | 20.94            | 40.66            |       |
| IDD_CM_LP_2  | CoreMark executing on CPU0 from Flash; Cache Enabled; Core voltage at 1.0V; Clocked from the SIRC at 12 MHz; All peripheral clocks enabled | 25       | 3.30             | 5.03             | mA    |
|              |                                                                                                                                            | 105      | 7.68             | 20.83            |       |
|              | Side Silesies                                                                                                                              | 125      | 11.33            | 31.05            |       |
|              | RAM w Cache cases                                                                                                                          |          |                  |                  | _     |
| IDD_ACT_OD_5 | While(1) executing on CPU0 from RAM; Cache Enabled; Core                                                                                   | 25       | 18.01            | 21.04            | mA    |
|              | voltage at 1.2V; Clocked from PLL0 at 150 MHz; All peripheral clocks disabled                                                              | 105      | 24.62            | 47.68            |       |
|              |                                                                                                                                            | 125      | 29.63            | 63.38            |       |
| IDD_ACT_SD_5 | While(1) executing on CPU0 from RAM; Cache Enabled; Core                                                                                   | 25       | 11.70            | 13.81            | mA    |
|              | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks disabled                                                              | 105      | 16.98            | 35.52            |       |
|              |                                                                                                                                            | 125      | 21.10            | 48.11            |       |
| IDD_ACT_MD_5 | While(1) executing on CPU0 from RAM; Cache Enabled; Core                                                                                   | 25       | 5.37             | 7.11             | mA    |
|              | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks disabled                                                           | 105      | 9.51             | 22.66            |       |
|              |                                                                                                                                            | 125      | 12.85            | 32.58            |       |
| IDD_ACT_LP_5 | While(1) executing on CPU0 from RAM; Cache Enabled; Core                                                                                   | 25       | 1.55             | 3.28             | mA    |
|              | voltage at 1.0V; Clocked from the SIRC at 12 MHz; All peripheral clocks disabled                                                           | 105      | 5.58             | 18.73            |       |
|              |                                                                                                                                            | 125      | 8.87             | 28.59            |       |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 22. LDO @ 3.3 V...continued

|             | Flash, LPCAC cases                                                               |          |                  |                  |       |
|-------------|----------------------------------------------------------------------------------|----------|------------------|------------------|-------|
| Symbol      | Description                                                                      | Temp, Ta | Typ <sup>1</sup> | Max <sup>2</sup> | Units |
| IDD_CM_OD_6 | CoreMark executing on CPU0 from Flash; Cache Disabled; Core                      | 25       | 20.82            | 23.87            | mA    |
|             | clocks disabled                                                                  | 105      | 28.22            | 52.90            |       |
|             |                                                                                  | 125      | 33.86            | 67.91            |       |
| IDD_CM_SD_6 |                                                                                  | 25       | 13.26            | 15.47            | mA    |
|             | voltage at 1.1V; Clocked from PLL0 at 100 MHz; All peripheral clocks disabled    | 105      | 19.12            | 38.68            |       |
|             |                                                                                  | 125      | 23.72            | 50.47            |       |
| IDD_CM_MD_6 | voltage at 1.0V; Clocked from the FIRC at 48 MHz; All peripheral clocks disabled | 25       | 6.06             | 7.79             | mA    |
|             |                                                                                  | 105      | 10.60            | 23.75            |       |
|             |                                                                                  | 125      | 14.31            | 34.03            |       |

- 1. Based on characterization of typical units. Not tested in production
- 2. Based on characterization of typical numbers + 3 sigma. Not tested in production

### Appendix B : Static IDD

Table 23. DCDC @ 3.3V

|              | Flash, LPCAC cases                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |                  |                  |       |       |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------|------------------|-------|-------|
| Symbol       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Temp,<br>Ta<br>(°C) | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Notes |
| IDD_SLEEP    | Core_Main in Sleep; Core_Wake in Sleep; IVS disabled;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 25                  | 1.48             | 2.23             | mA    |       |
|              | All RAM retained; Core voltage at 1.0V; Core clocked at 48MHz by FIRC; All regulators in Normal mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 105                 | 3.22             | 14.14            |       |       |
|              | The state of the s | 125                 | 4.67             | 21.05            |       |       |
| IDD_SLEEP_LP | Core_Main in Sleep; Core_Wake in Sleep; IVS disabled;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 25                  | 1.12             | 1.87             |       |       |
|              | at 48MHz by FIRC; Core regulator in low power mode,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 105                 | 2.91             | 13.83            |       |       |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 125                 | 4.39             | 20.77            |       |       |
| IDD_DSLEEP_O | Core_Main in Deep Sleep; Core_Wake in Deep Sleep; IVS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 25                  | 0.80             | 1.74             | mA    |       |
| D            | disabled; All HVD/LVD enabled; Core voltage at 1.2V; All RAM retained; All regulators in Normal mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 105                 | 3.38             | 14.30            |       |       |
|              | , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 125                 | 5.41             | 21.78            |       |       |
| IDD_DSLEEP_M | Core_Main in Deep Sleep; Core_Wake in Deep Sleep; IVS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                     | 1.41             | mA               |       |       |
| D            | disabled; All HVD/LVD enabled; Core voltage at 1.0V; All RAM retained; All regulators in Normal mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 105                 | 2.13             | 13.04            |       |       |
|              | , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 125                 | 3.34             | 19.71            |       |       |

Table 23. DCDC @ 3.3V...continued

|               | Flash, LPCAC cases                                                                                            |             |                  |                  |       |       |
|---------------|---------------------------------------------------------------------------------------------------------------|-------------|------------------|------------------|-------|-------|
| Symbol        | Description                                                                                                   | Temp,<br>Ta | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Notes |
|               |                                                                                                               | (°C)        |                  |                  |       |       |
| IDD_DSLEEP_IV | Core_Main in Deep Sleep; Core_Wake in Deep Sleep; IVS                                                         | 25          | 0.66             | 1.41             | mA    |       |
| S             | enabled; All HVD/LVD disabled; Core voltage at 1.0V; All RAM retained; All regulators in Normal mode          | 105         | 2.11             | 13.03            |       |       |
|               | -                                                                                                             | 125         | 3.32             | 19.69            |       |       |
| IDD_DSLEEP_LP | Core_Main in Deep Sleep; Core_Wake in Deep Sleep; IVS                                                         | 25          | 0.12             | 0.88             | mA    |       |
|               | enabled; All HVD/LVD disabled; All RAM retained; Core voltage at 1.0V; All Regulators in low power mode       | 105         | 1.61             | 12.53            |       |       |
|               |                                                                                                               | 125         | 2.83             | 19.20            |       |       |
| IDD_PDOWN_64  | Core_Main in Power Down; Core_Wake in Power Down;                                                             | 25          | 2.01             | -                | μΑ    |       |
| K             | IVS enabled; All HVD/LVD disabled; 64KB RAM retained; Core voltage at 1.0V; All regulators in low power mode  | 105         | 20.32            | -                |       |       |
|               |                                                                                                               | 125         | 42.58            | -                |       |       |
| IDD_PDOWN_12  | Core_Main in Power Down; Core_Wake in Power Down;                                                             | 25          | 2.23             | -                | μΑ    |       |
| 8K            | IVS enabled; All HVD/LVD disabled; 128KB RAM retained; Core voltage at 1.0V; All regulators in low power mode | 105         | 25.09            | -                |       |       |
|               |                                                                                                               | 125         | 51.45            | -                |       |       |
| IDD_PDOWN_O   | Core_Main in Power Down; Core_Wake in Power Down;                                                             | 25          | 546.72           | -                | μΑ    |       |
| D             | IVS disabled; All HVD/LVD enabled; Core voltage at 1.2V; No RAM retained; All regulators in Normal mode       | 105         | 570.68           | -                |       |       |
|               | , <u> </u>                                                                                                    | 125         | 594.70           | -                |       |       |
| IDD_PDOWN_M   | Core_Main in Power Down; Core_Wake in Power Down;                                                             | 25          | 541.89           | -                | μΑ    |       |
| D             | IVS disabled; All HVD/LVD enabled; Core voltage at 1.0V; No RAM retained; All regulators in Normal mode       | 105         | 562.40           | -                |       |       |
|               |                                                                                                               | 125         | 581.88           | -                |       |       |
| IDD_PDOWN_IV  | Core_Main in Power Down; Core_Wake in Power Down;                                                             | 25          | 541.81           | -                | μΑ    |       |
| S             | IVS enabled; All HVD/LVD enabled; Core voltage at 1.0V; No RAM retained; All regulators in Normal mode        | 105         | 557.82           | -                |       |       |
|               | -                                                                                                             | 125         | 576.44           | -                |       |       |
| IDD_PDOWN_W   | Core_Main in Power Down; Core_Wake in Deep Sleep; IVS                                                         | 25          | 21.27            | -                | μΑ    |       |
| K_DS          | enabled; All HVD/LVD disabled; No RAM retained; Core voltage at 1.0V; All regulators in low power mode        | 105         | 155.62           | -                |       |       |
|               |                                                                                                               | 125         | 246.66           | -                |       |       |
| DD_PDOWN_RE   | Core_Main in Power Down; Core_Wake in Power Down;                                                             | 25          | 2.52             | -                | μΑ    |       |
| Γ_0V7         | IVS disabled; All HVD/LVD disabled; Core voltage at 0.7V; All RAM retained; All regulators in low power mode  | 105         | 34.16            | -                |       |       |
|               | ·                                                                                                             | 125         | 72.71            | -                |       |       |
| IDD_DPDOWN_0  | Core_Main in Deep Power Down; Core_Wake in Deep                                                               | 25          | 120.43           | -                | μΑ    |       |
|               | Power Down; IVS powered down; All HVD/LVD disabled; No RAM retained; DCDC output disabled; Core regulator in  | 105         | 130.97           | -                |       |       |
|               | low power mode, System regulator in Normal mode                                                               | 125         | 140.61           | -                |       |       |

Table 23. DCDC @ 3.3V...continued

|              | Flash, LPCAC cases                                                                                           |                     |                  |                  |       |       |   |
|--------------|--------------------------------------------------------------------------------------------------------------|---------------------|------------------|------------------|-------|-------|---|
| Symbol       | Description                                                                                                  | Temp,<br>Ta<br>(°C) | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Notes |   |
| IDD_DPDOWN_L | Core_Main in Deep Power Down; Core_Wake in Deep                                                              | 25                  | 0.81             | -                | μA    |       |   |
| P            | Power Down; IVS powered down; All HVD/LVD disabled; No RAM retained; DCDC output disabled; All regulators in | 105                 | 8.28             | -                |       |       |   |
|              | low power mode                                                                                               | 125                 | 17.44            | -                |       |       |   |
| IDD_DPDOWN_  | Core_Main in Deep Power Down; Core_Wake in Deep                                                              | 25                  | 1.13             | -                | μA    |       |   |
| OSC32K       | Power Down; IVS powered down; All HVD/LVD disabled; No RAM retained; DCDC output disabled; All regulators in | 105                 | 8.56             | -                |       |       |   |
|              | low power mode; OSC32K enabled                                                                               | 125                 | 17.76            | -                |       |       |   |
| IDD_DPDOWN_F | Core_Main in Deep Power Down; Core_Wake in Deep                                                              | 25                  | 0.87             | -                | μΑ    |       |   |
| RO16K        | Power Down; IVS powered down; All HVD/LVD disabled; No RAM retained; All regulators in low power mode;       | 105                 | 8.36             | -                |       |       |   |
|              | FRO16K enabled                                                                                               | 125                 | 17.50            | -                |       |       |   |
| IDD_DPDOWN_3 | Core_Main in Deep Power Down; Core_Wake in Deep                                                              | 25                  | 1.28             | -                | μA    |       |   |
| 2K           | Power Down; IVS powered down; All HVD/LVD disabled; No RAM retained; All regulators in low power mode; 32KB  | 105                 | 15.10            | -                |       |       |   |
|              | VBAT SRAM retained                                                                                           | 125                 | 31.66            | -                |       |       |   |
| IDD_VBAT_0   | VBAT mode; DCDC output disabled                                                                              | 25                  | 0.21             | -                | μΑ    | μA    | 3 |
|              |                                                                                                              | 105                 | 2.25             | -                |       |       |   |
|              |                                                                                                              | 125                 | 4.66             | -                |       |       |   |
| IDD_VBAT_32K | VBAT mode; DCDC output disabled; 32KB VBAT                                                                   | 25                  | 0.70             | -                | μA    | 3     |   |
|              | SRAM retained                                                                                                | 105                 | 9.08             | -                |       |       |   |
|              |                                                                                                              | 125                 | 16.13            | -                |       |       |   |
| IDD_VBAT_8K  | VBAT mode; DCDC output disabled; 8KB VBAT                                                                    | 25                  | 0.44             | -                | μA    | 3     |   |
|              | SRAM retained                                                                                                | 105                 | 4.13             | -                |       |       |   |
|              |                                                                                                              | 125                 | 8.47             | -                |       |       |   |
| IDD_VBAT_OSC | VBAT mode; DCDC output disabled; RTC enabled and                                                             | 25                  | 1.04             | -                | μA    | 3     |   |
| 32K          | clocked from OSC32K                                                                                          | 105                 | 3.02             | -                |       |       |   |
|              |                                                                                                              | 125                 | 5.48             | -                |       |       |   |
| IDD_VBAT_FRO | VBAT mode; DCDC output disabled; RTC enabled and                                                             | 25                  | 0.51             | -                | μA    | 3     |   |
| 16K          | clocked from FRO16K                                                                                          | 105                 | 2.56             | -                |       |       |   |
|              |                                                                                                              | 125                 | 4.96             | _                |       |       |   |

- 1. Based on characterization of typical units. Not tested in production
- 2. Based on characterization of typical numbers + 3 sigma. Not tested in production
- 3. Power measurements for IDD\_VBATx symbols are attained after turning off external power supplies to all domains, except VDD\_BAT

Table 24. LDO @ 1.8V

| Symbol        | Description                                                                                                  | Temp,<br>Ta<br>(°C) | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Notes |
|---------------|--------------------------------------------------------------------------------------------------------------|---------------------|------------------|------------------|-------|-------|
| IDD_SLEEP     | Core_Main in Sleep; Core_Wake in Sleep; IVS disabled;                                                        | 25                  | 2.59             | 3.89             | mA    |       |
|               | All RAM retained; Core voltage at 1.0V; Core clocked at 48MHz by FIRC; All regulators in Normal mode         | 105                 | 6.73             | 21.95            |       |       |
|               |                                                                                                              | 125                 | 9.99             | 32.25            |       |       |
| IDD_SLEEP_LP  | Core_Main in Sleep; Core_Wake in Sleep; IVS disabled;                                                        | 25                  | 2.45             | 3.69             | mA    |       |
|               | All RAM retained; Core voltage at 1.0V; Core clocked at 48MHz by FIRC; Core regulator in low power mode,     | 105                 | 6.56             | 20.65            |       |       |
|               | System regulator in Normal mode                                                                              | 125                 | 9.80             | 30.71            |       |       |
| DD_DSLEEP_O   | Core_Main in Deep Sleep; Core_Wake in Deep Sleep;                                                            | 25                  | 0.77             | 2.83             | mA    |       |
| D             | IVS disabled; All HVD/LVD enabled; Core voltage at 1.2V; All RAM retained; All regulators in Normal mode     | 105                 | 6.15             | 26.62            |       |       |
|               | 1.2 v, / iii 1 v iivi Tetainisa, / iii Tegalatore iii 110/mar mode                                           | 125                 | 10.12            | 39.91            |       |       |
| IDD_DSLEEP_M  | Core_Main in Deep Sleep; Core_Wake in Deep Sleep;                                                            | 25                  | 0.49             | 1.57             | mA    |       |
| )             | IVS disabled; All HVD/LVD enabled; Core voltage at 1.0V; All RAM retained; All regulators in Normal mode     | 105                 | 4.01             | 16.44            | 16.44 |       |
|               | 1.0 v, / iii 1 v iivi Tetainea, / iii Tegalatora iii 140/mar mode                                            | 125                 | 6.74             | 25.11            |       |       |
| IDD_DSLEEP_IV | Core_Main in Deep Sleep; Core_Wake in Deep Sleep;                                                            | 25                  | 0.49             | 1.56             | mA    |       |
| S             | VS enabled: All HVD/I VD disabled: Core voltage at                                                           | 105                 | 3.98             | 16.38            |       |       |
|               | 1.0 v, / iii 10 iivi Tetainea, / iii Tegalatora iii 140/mar mode                                             | 125                 | 6.69             | 25.00            |       |       |
| IDD_DSLEEP_LP | Core_Main in Deep Sleep; Core_Wake in Deep Sleep;                                                            | 25                  | 0.30             | 1.35             | mA    |       |
|               | IVS enabled; All HVD/LVD disabled; All RAM retained; Core voltage at 1.0V; All Regulators in low power mode  | 105                 | 3.74             | 15.91            |       |       |
|               | core voltage at 1.0 v, 7 iii regulators iii low power mode                                                   | 125                 | 6.42             | 24.35            |       |       |
| IDD_PDOWN_LP  | Core_Main in Power Down; Core_Wake in Power Down;                                                            | 25                  | 2.64             | -                | μA    |       |
|               | IVS enabled; All HVD/LVD disabled; No RAM retained; Core voltage at 1.0V; All regulators in low power mode   | 105                 | 23.18            | -                |       |       |
|               | core voltage at 1.0 v, 7 iii regulatore iii low power illede                                                 | 125                 | 46.93            | -                |       |       |
| IDD_PDOWN_W   | Core_Main in Power Down; Core_Wake in Deep Sleep;                                                            | 25                  | 49.52            | -                | μA    |       |
| K_DS          | IVS enabled; All HVD/LVD disabled; No RAM retained; Core voltage at 1.0V; All regulators in low power mode   | 105                 | 347.91           | -                |       |       |
|               | core voltage at 1.0 v, 7 iii regulatore iii low power illede                                                 | 125                 | 536.02           | -                |       |       |
| IDD_PDOWN_32  | Core_Main in Power Down; Core_Wake in Power Down;                                                            | 25                  | 2.90             | -                | μA    |       |
| K             | IVS enabled; All HVD/LVD disabled; 32KB RAM retained; Core voltage at 1.0V; All regulators in low power mode | 105                 | 28.86            | -                |       |       |
|               | 25.2 Totage at 1.5 t, 7 ii Togalatoro iii Tow power mode                                                     | 125                 | 58.55            | -                |       |       |
| IDD_PDOWN_64  | Core_Main in Power Down; Core_Wake in Power Down;                                                            | 25                  | 3.16             | -                | μA    |       |
| IN            | IVS enabled; All HVD/LVD disabled; 64KB RAM retained; Core voltage at 1.0V: All regulators in low power mode | 105                 | 33.67            | -                |       |       |
|               | Core voltage at 1.0v; All regulators in low power mode                                                       | 125                 | 68.57            | -                |       |       |

Table 24. LDO @ 1.8V...continued

| Symbol       | Description                                                                                              | Temp,<br>Ta<br>(°C) | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Notes |
|--------------|----------------------------------------------------------------------------------------------------------|---------------------|------------------|------------------|-------|-------|
| IDD_PDOWN_12 | Core_Main in Power Down; Core_Wake in Power Down;                                                        | 25                  | 3.71             | -                | μA    |       |
| 8K           | IVS enabled; All HVD/LVD disabled; 128KB RAM retained; Core voltage at 1.0V; All regulators in low power | 105                 | 43.58            | -                |       |       |
|              | mode                                                                                                     | 125                 | 89.12            | -                |       |       |
| IDD_PDOWN_O  | Core_Main in Power Down; Core_Wake in Power Down;                                                        | 25                  | 197.65           | -                | μΑ    |       |
| D            | IVS disabled; All HVD/LVD enabled; Core voltage at 1.2V; No RAM retained; All regulators in Normal mode  | 105                 | 244.88           | -                |       |       |
|              | -                                                                                                        | 125                 | 282.08           | -                |       |       |
| IDD_PDOWN_M  | Core_Main in Power Down; Core_Wake in Power Down;                                                        | 25                  | 188.24           | -                | μΑ    |       |
| D            | IVS disabled; All HVD/LVD enabled; Core voltage at 1.0V; No RAM retained; All regulators in Normal mode  | 105                 | 228.31           | -                |       |       |
|              |                                                                                                          | 125                 | 260.26           | -                |       |       |
| IDD_PDOWN_IV | IVS enabled: All HVD/LVD enabled: Core voltage at 1.0V:                                                  | 25                  | 184.34           | -                | μΑ    |       |
| S            |                                                                                                          | 105                 | 218.59           | -                |       |       |
|              | ·                                                                                                        | 125                 | 245.66           | -                |       |       |

- 1. Based on characterization of typical units. Not tested in production
- 2. Based on characterization of typical numbers + 3 sigma. Not tested in production

Table 25. LDO @ 3.3V

| Symbol       | Description                                                                                              | Temp,<br>Ta<br>(°C) | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Notes |
|--------------|----------------------------------------------------------------------------------------------------------|---------------------|------------------|------------------|-------|-------|
| IDD_SLEEP    | Core_Main in Sleep; Core_Wake in Sleep; IVS disabled;                                                    | 25                  | 2.69             | 3.98             | mA    |       |
|              | All RAM retained; Core voltage at 1.0V; Core clocked at 48MHz by FIRC; All regulators in Normal mode     | 105                 | 7.13             | 21.93            |       |       |
|              |                                                                                                          | 125                 | 10.78            | 31.11            |       |       |
| IDD_SLEEP_LP | Core_Main in Sleep; Core_Wake in Sleep; IVS disabled;                                                    | 25                  | 2.54             | 3.77             |       |       |
|              | at 48MHz by FIRC; Core regulator in low power mode,                                                      | 105                 | 6.95             | 20.64            |       |       |
|              | System regulator in Normal mode                                                                          | 125                 | 10.58            | 29.60            |       |       |
| IDD_DSLEEP_O | Core_Main in Deep Sleep; Core_Wake in Deep Sleep;                                                        | 25                  | 0.87             | 2.91             | mA    |       |
| D            | IVS disabled; All HVD/LVD enabled; Core voltage at 1.2V; All RAM retained; All regulators in Normal mode | 105                 | 6.62             | 26.65            |       |       |
|              | 1.2V; All RAM retained; All regulators in Normal mode                                                    | 125                 | 11.04            | 38.67            |       |       |
| IDD_DSLEEP_M | Core_Main in Deep Sleep; Core_Wake in Deep Sleep;                                                        | 25                  | 0.59             | 1.66             | mA    |       |
| D            | IVS disabled; All HVD/LVD enabled; Core voltage at 1.0V; All RAM retained; All regulators in Normal mode | 105                 | 4.35             | 16.34            |       |       |
|              | 1.00, All RAW retained, All regulators in Normal mode                                                    |                     | 7.37             | 23.99            |       |       |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 25. LDO @ 3.3V...continued

| Symbol        | Description                                                                                                  | Temp,<br>Ta<br>(°C) | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Notes |
|---------------|--------------------------------------------------------------------------------------------------------------|---------------------|------------------|------------------|-------|-------|
| IDD_DSLEEP_IV | Core_Main in Deep Sleep; Core_Wake in Deep Sleep;                                                            | 25                  | 0.58             | 1.65             | mA    |       |
| S             | IVS enabled; All HVD/LVD disabled; No RAM retained;                                                          | 105                 | 4.31             | 16.29            |       |       |
|               |                                                                                                              | 125                 | 7.31             | 23.89            |       |       |
| IDD_DSLEEP_LP | Core_Main in Deep Sleep; Core_Wake in Deep Sleep;                                                            | 25                  | 0.30             | 1.35             | mA    |       |
|               | IVS enabled; All HVD/LVD disabled; All RAM retained; Core voltage at 1.0V; All Regulators in low power mode  | 105                 | 3.98             | 15.74            |       |       |
|               | policy voltage at 11.0 v, v in regulatore in rem policy interest                                             | 125                 | 6.95             | 23.16            |       |       |
| IDD_PDOWN_O   | Core_Main in Power Down; Core_Wake in Power Down;                                                            | 25                  | 293.67           | -                | μA    |       |
| D             | IVS disabled; All HVD/LVD enabled; Core voltage at 1.2V; No RAM retained; All regulators in Normal mode      | 105                 | 345.66           | -                |       |       |
|               | ,                                                                                                            | 125                 | 387.99           | -                |       |       |
| IDD_PDOWN_M   | Core_Main in Power Down; Core_Wake in Power Down;                                                            | 25                  | 283.97           | -                | μA    |       |
| D             | IVS disabled; All HVD/LVD enabled; Core voltage at 1.0V; No RAM retained; All regulators in Normal mode      | 105 328.80 -        | -                |                  |       |       |
|               | 11.5 v, 116 1 v vivi retained, 7 ii regulatore ii ritorniar mede                                             | 125                 | 364.75           | -                |       |       |
| IDD_PDOWN_IV  | Core_Main in Power Down; Core_Wake in Power Down;                                                            | 25                  | 280.45           | -                | μΑ    |       |
|               | IVS enabled; All HVD/LVD enabled; Core voltage at 1.0V; No RAM retained; All regulators in Normal mode       | 105                 | 318.48           | -                |       |       |
|               | TVO TV WITCHAMOR, 7 M TOGGILLOTS III TVOTTILLI TITOGG                                                        | 125                 | 349.63           | -                |       |       |
| IDD_PDOWN_LP  | Core_Main in Power Down; Core_Wake in Power Down;                                                            | 25                  | 2.93             | -                | μA    |       |
|               | IVS enabled; All HVD/LVD disabled; No RAM retained; Core voltage at 1.0V; All regulators in low power mode   | 105                 | 26.20            | -                |       |       |
|               | core voltage at 1.0 v, 7 ii regulators ii riow power mode                                                    | 125                 | 54.08            | -                |       |       |
| IDD_PDOWN_W   | Core_Main in Power Down; Core_Wake in Deep Sleep;                                                            | 25                  | 50.05            | -                | μA    |       |
| K_DS          | IVS enabled; All HVD/LVD disabled; No RAM retained; Core voltage at 1.0V; All regulators in low power mode   | 105                 | 364.71           | -                |       |       |
|               | core voltage at 1.0 v, 7 ii regulators ii riow power mode                                                    | 125                 | 571.47           | -                |       |       |
| IDD_PDOWN_32  | Core_Main in Power Down; Core_Wake in Power Down;                                                            | 25                  | 3.24             | -                | μA    |       |
| K             | IVS enabled; All HVD/LVD disabled; 32KB RAM retained; Core voltage at 1.0V; All regulators in low power mode | 105                 | 32.23            | -                |       |       |
|               | core voltage at 1.6 v, 7 iii regulatore iii low power mede                                                   | 125                 | 66.76            | -                |       |       |
| IDD_PDOWN_64  | Core_Main in Power Down; Core_Wake in Power Down;                                                            | 25                  | 3.44             | -                | μA    |       |
| K             | IVS enabled; All HVD/LVD disabled; 64KB RAM retained; Core voltage at 1.0V; All regulators in low power mode | 105                 | 37.44            | -                |       |       |
|               | co.o . c. ago at 1.0 v, , a regulators in low power mode                                                     | 125                 | 77.80            | -                |       |       |
| IDD_PDOWN_12  | Core_Main in Power Down; Core_Wake in Power Down;                                                            | 25                  | 4.02             | -                | μA    |       |
| 8K            | IVS enabled; All HVD/LVD disabled; 128KB RAM retained; Core voltage at 1.0V; All regulators in low power.    | 105                 | 48.16            | -                |       |       |
|               | retained; Core voltage at 1.0V; All regulators in low power mode                                             | 125                 | 100.33           | -                |       |       |

- 1. Based on characterization of typical units. Not tested in production
- 2. Based on characterization of typical numbers + 3 sigma. Not tested in production

MCXN23x

All information provided in this document is subject to legal disclaimers.

### 3.2.7 EMC radiated emissions operating behaviors

EMC measurements to IC-level IEC standards are available from NXP on request.

### 3.2.8 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to http://www.nxp.com.
- 2. Perform a keyword search for "EMC design".

### 3.2.9 Capacitance attributes

Table 26. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

# 3.3 Switching specifications

### 3.3.1 Device clock specifications

Table 27. Device clock specifications

| Symbol             | Description           | Min.         | Max. | Unit | Notes |
|--------------------|-----------------------|--------------|------|------|-------|
| f <sub>LPTMR</sub> | LPTMR clock           | _            | 25   | MHz  |       |
|                    | Overdrive mode        |              |      |      |       |
| f <sub>CPU</sub>   | CPU clock (CPU_CLK)   | _            | 150  | MHz  | 1     |
| f <sub>AHB</sub>   | AHB clock (AHB_CLK)   | <del>_</del> | 150  | MHz  |       |
| f <sub>SLOW</sub>  | Slow clock (SLOW_CLK) | _            | 37.5 | MHz  |       |
|                    | Standard Drive mo     | de           |      |      |       |
| f <sub>CPU</sub>   | CPU clock (CPU_CLK)   | _            | 100  | MHz  |       |
| f <sub>AHB</sub>   | AHB clock (AHB_CLK)   | <del>_</del> | 100  | MHz  |       |
| f <sub>SLOW</sub>  | Slow clock (SLOW_CLK) | _            | 25   | MHz  |       |
|                    | Mid-Drive mode        |              |      |      |       |
| f <sub>CPU</sub>   | CPU clock (CPU_CLK)   | _            | 50   | MHz  |       |
| f <sub>AHB</sub>   | AHB clock (AHB_CLK)   | _            | 50   | MHz  |       |
| f <sub>SLOW</sub>  | Slow clock (SLOW_CLK) | _            | 12.5 | MHz  |       |

<sup>1.</sup> The maximum value of system clock, core clock, AHB clock, and flash clock under normal run mode can be 2 % higher than the specified maximum frequency when FRO144M is used as the clock source.

### 3.3.2 General switching specifications

These general-purpose specifications apply to all signals configured for GPIO, LPUART, LPTMR, CAN, LPI2C, LPI3C, LPSPI, or FlexIO functions.

MCXN23x

All information provided in this document is subject to legal disclaimers.

#### NOTE

Pad types are specified in the pinout spreadsheet attached to this document.

Table 28. General switching specifications

| Description                                                                                | Min.               | Max. | Unit             | Notes |
|--------------------------------------------------------------------------------------------|--------------------|------|------------------|-------|
| GPIO pin interrupt pulse width (passive filter enabled) — Synchronous path                 | Largest of 1.5 and | _    | AHB clock cycles | 1, 2  |
|                                                                                            | 150                |      | ns               |       |
| GPIO pin interrupt pulse width (passive filter disabled)— Synchronous path                 | 1.5                | _    | AHB clock cycles | 1, 2  |
| GPIO pin interrupt pulse width (passive filter enabled) — Asynchronous path                | 150                | _    | ns               | 1, 3  |
| GPIO pin interrupt pulse width (passive filter disabled) — Asynchronous path               | 50                 | _    | ns               | 1, 3  |
| AON pins and RESET_B pin interrupt pulse width (passive filter enabled)— Asynchronous path | 330                | _    | ns               | 1, 4  |
| AON pins and RESET_B pin interrupt pulse width (passive filter disabled)—Asynchronous path | 10                 | _    | ns               | 1     |
| Port ris                                                                                   | e/fall time        |      |                  |       |
| Slow I/O pins                                                                              |                    |      | ns               | 5     |
| • 2.7 ≤ VDD_Px ≤ 3.6 V                                                                     |                    |      |                  |       |
| — Fast slew rate (SRE = 0; DSE = 0)                                                        | 2.5                | 7    |                  |       |
| — Slow slew rate (SRE = 1; DSE = 0)                                                        | 4.6                | 15   |                  |       |
| • 1.71 ≤ VDD_Px < 2.7 V                                                                    |                    |      |                  |       |
| — Fast slew rate (SRE = 0; DSE = 1)                                                        | 1.6                | 7    |                  |       |
| — Slow slew rate (SRE = 1; DSE = 1)                                                        | 4.3                | 20   |                  |       |
| Fast I/O pins                                                                              |                    |      |                  | 8,9   |
| • 2.7 ≤ VDD_Px ≤ 3.6 V                                                                     |                    |      |                  |       |
| — Fast slew rate (SRE = 0; DSE = 0) <sup>6</sup>                                           | 0.8                | 2    | ns               |       |
| — Slow slew rate (SRE = 1; DSE = 0) <sup>6</sup>                                           | 0.9                | 2.5  |                  |       |
| • 1.71 ≤ VDD_Px < 2.7 V                                                                    |                    |      |                  |       |
| — Fast slew rate (SRE = 0; DSE = 1) <sup>6</sup>                                           | 0.5                | 2    |                  |       |
| — Slow slew rate (SRE = 1; DSE = 1) <sup>6</sup>                                           | 0.6                | 2.5  |                  |       |
| • 1.14 ≤ VDD_Px < 1.32 V                                                                   |                    |      |                  |       |
| — Fast slew rate (SRE = 0; DSE = $1$ ) <sup>7</sup>                                        | 2                  | 7    |                  |       |
| — Slow slew rate (SRE = 1; DSE = 1) <sup>7</sup>                                           | 2                  | 8    |                  |       |
| Medium I/O pins                                                                            |                    |      |                  | 5     |
|                                                                                            |                    |      |                  | Ŭ     |

Table 28. General switching specifications...continued

| Description                         | Min.  | Max.  | Unit | Notes |
|-------------------------------------|-------|-------|------|-------|
| • 2.7 ≤ VDD_Px ≤ 3.6 V              |       |       |      |       |
| — Fast slew rate (SRE = 0; DSE = 0) | 1.500 | 3.322 |      |       |
| — Slow slew rate (SRE = 1; DSE = 0) | 2.071 | 4.864 | ns   |       |
| • 1.71 ≤ VDD_Px < 2.7 V             |       |       |      |       |
| — Fast slew rate (SRE = 0; DSE = 1) | 1.105 | 3.536 |      |       |
| — Slow slew rate (SRE = 1; DSE = 1) | 1.815 | 6.173 |      |       |
| AON pins and RESET_B pin            |       |       | ns   | 10    |
| • 2.7 ≤ VDD_Px ≤ 3.6 V              | 3     | 8     |      |       |
| • 1.71 ≤ VDD_Px < 2.7 V             | 3.6   | 20    |      |       |

- 1. This is the shortest pulse that is guaranteed to be recognized.
- 2. Synchronous path is used in active and sleep mode for pin functions other than WUU. Pins configured as WUU use asynchronous path in all power modes.
- 3. Asynchronous path is used deep sleep, power down, and deep power down modes.
- 4. The passive filter is always enabled for the RESET\_B pin.
- 5. Load is 25 pF. Drive strength and slew rate are configured using PORTx\_PCRn[DSE] and PORTx\_PCRn[SRE].
- 6. 15 pF lumped load.
- 7. 25 pF lumped load
- 8. These are Port 3 and Port 2 pins.
- 9. Uses default configuration for NCAL and PCAL in PORTS.
- 10. Load is 25 pF.

### 3.4 Thermal specifications

#### 3.4.1 Thermal operating requirements

Table 29. Thermal operating requirements

| Symbol         | Description                      | Min. | Typical | Max. | Unit | Notes  |
|----------------|----------------------------------|------|---------|------|------|--------|
| T <sub>A</sub> | Ambient temperature              | -40  | 25      | 125  | °C   | 1      |
| TJ             | Die junction temperature maximum | _    | _       | 125  | °C   | 2,3,4, |

- 1. The device may operate at maximum  $T_A$  rating as long as  $T_J$  maximum of 125 °C is not exceeded. The simplest method to determine  $T_J$  is:  $T_J = T_A + R_{\theta JA} \times$  chip power dissipation.
- The device operating specification is not guaranteed beyond 125 °C T<sub>.I</sub>.
- 3. The maximum operating requirement applies to all chapters unless otherwise specifically stated.
- Operating at maximum conditions for extended periods may affect device reliability. Refer to Product Lifetime Usage application note (AN14273)

#### 3.4.2 Thermal attributes

Table 30. Thermal attributes

| Board type <sup>1</sup> | Symbol          | Description                             | 100<br>HLQFP | 184<br>BGA | 172<br>HDQFP | Unit | Notes |
|-------------------------|-----------------|-----------------------------------------|--------------|------------|--------------|------|-------|
| 2s2p                    | $R_{\theta JA}$ | Junction to Ambient Thermal resistance, | 32.1         | 48.6       | 43.4         | °C/W | 2     |

Table continues on the next page...

All information provided in this document is subject to legal disclaimers.

Table 30. Thermal attributes...continued

| Board type <sup>1</sup> | Symbol           | Description                                                   | 100<br>HLQFP | 184<br>BGA | 172<br>HDQFP | Unit | Notes |
|-------------------------|------------------|---------------------------------------------------------------|--------------|------------|--------------|------|-------|
| 1s                      | R <sub>0JC</sub> | Thermal resistance, junction to case                          | 12.9         | _          | 23.3         | °C/W | 3     |
| 2s2p                    | $\Psi_{ m JT}$   | Junction to top of package Thermal characterization parameter | 9.3          | 9.1        | 9.9          | °C/W | 2     |

- Thermal test board meets JEDEC specification for respective package (JESD51-7 for the 100 HLQFP and 172 HDQFP; JESD51-9 for the 184 BGA)
- 2. Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment.
- 3. Junction-to-Case thermal resistance determined using an isothermal cold plate. Case temperature refers to the package bottom surface temperature in the case of the 100 HLQFP package, and to the mold surface temperature at the center of the top of the package in the case of the HDQFP package.

# 4 Peripheral operating requirements and behaviors

#### 4.1 Core modules

### 4.1.1 Debug trace timing specifications

Table 31. Debug trace operating behaviors

| Symbol | Description              | Min.  | Max. | Unit |
|--------|--------------------------|-------|------|------|
|        | Frequency of operation   |       |      | MHz  |
|        | OD mode                  | _     | 48   |      |
|        | SD mode                  | _     | 36   |      |
|        | MD mode                  | _     | 25   |      |
| T1     | Clock period             |       |      | ns   |
|        | OD mode                  | 20.82 | _    |      |
|        | • SD mode                | 27.78 | _    |      |
|        | MD mode                  | 40    | _    |      |
| T2     | Low pulse width          | 2     | _    | ns   |
| Т3     | High pulse width         | 2     | _    | ns   |
| T4     | Clock and data rise time | _     | 3    | ns   |
| T5     | Clock and data fall time | _     | 3    | ns   |
| Т6     | Data setup               | 1.5   | _    | ns   |
| T7     | Data hold                | 1.0   | _    | ns   |



### 4.1.2 JTAG electricals

Table 32. JTAG timing (full voltage range)

| Symbol | Description                                               | Min. | Max. | Unit |
|--------|-----------------------------------------------------------|------|------|------|
|        | Operating voltage                                         | 1.71 | 3.6  | V    |
| J1     | TCLK frequency of operation                               |      |      |      |
|        | Boundary Scan                                             | _    | 10   | MHz  |
|        | JTAG-DP/TAP (OD and SD mode)                              | _    | 25   | MHz  |
|        | JTAG-DP/TAP (MD mode)                                     | _    | 20   | MHz  |
| J2     | TCLK cycle period                                         | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                                    |      |      |      |
|        | Boundary Scan                                             | 50   | _    | ns   |
|        | • JTAG-DP/TAP                                             | 25   | _    | ns   |
| J4     | TCLK rise and fall times                                  | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise          | 20   | _    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise        | 2    | _    | ns   |
| J7     | TCLK low to boundary scan output data valid               | _    | 30   | ns   |
| J8     | TCLK low to boundary scan output high-Z                   | _    | 25   | ns   |
| J9     | JTAG-DP/TAP TMS, TDI input data setup time to TCLK rise   | 8    | _    | ns   |
| J10    | JTAG-DP/TAP TMS, TDI input data hold time after TCLK rise | 1    | _    | ns   |
| J11    | TCLK low to JTAG-DP/TAP TDO data valid                    | _    | 19   | ns   |
| J12    | TCLK low to JTAG-DP/TAP TDO high-Z                        | _    | 17   | ns   |



### 4.1.3 SWD electricals

Table 33. SWD timing

| Symbol | Description                                     | Min. | Max. | Unit |
|--------|-------------------------------------------------|------|------|------|
|        | Operating voltage                               | 1.71 | 3.6  | V    |
| S1     | SWD_CLK frequency of operation                  | _    | 25   | MHz  |
| S2     | SWD_CLK cycle period                            | 1/S1 | _    | ns   |
| S3     | SWD_CLK clock pulse width                       | 20   | _    | ns   |
| S4     | SWD_CLK rise and fall times                     | _    | 3    | ns   |
| S5     | SWD_DIO input data setup time to SWD_CLK rise   | 10   | _    | ns   |
| S6     | SWD_DIO input data hold time after SWD_CLK rise | 0    | _    | ns   |
| S7     | SWD_CLK high to SWD_DIO data valid              | _    | 25   | ns   |
| S8     | SWD_CLK high to SWD_DIO high-Z                  | 5    | _    | ns   |



Figure 11. Serial wire clock input timing



### 4.2 Clock modules

### 4.2.1 Reference Oscillator Specification

This chip is designed to meet targeted specifications with a ±40 ppm frequency error over the life of the part, which includes the temperature, mechanical, and aging excursions.

The table below shows typical specifications for the Crystal Oscillator.

Table 34. System Crystal Oscillator Specification

| Symbol                | Characteristic                            | Min.  | Тур.   | Max. | Unit | Notes |
|-----------------------|-------------------------------------------|-------|--------|------|------|-------|
| f <sub>osc</sub>      | Crystal Frequency                         | 16    | _      | 50   | MHz  |       |
| Tol                   | Frequency tolerance                       | _     | ±10    | ±40  | ppm  |       |
| Jit <sub>osc</sub>    | Jitter Period jitter (RMS)                | _     | 70     | _    | ps   |       |
| V <sub>pp</sub>       | Peak-to-peak amplitude of oscillation     | _     | 0.6    | _    | V    | 1     |
| f <sub>ec</sub>       | Externally provided input clock frequency | 0     | _      | 50   | MHz  | 2     |
| t <sub>DC_EXTAL</sub> | External clock duty cycle                 | 40    | 50     | 60   | %    |       |
| V <sub>ec</sub>       | Externally provided input clock amplitude | Refer | levels | 2    |      |       |

<sup>1.</sup> When a crystal is being used with the oscillator, the EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

Table 35. System Oscillator Crystal Specifications. Refer to Figure 13 for additional details of the crystal parameters

| Freq             | R <sub>m</sub> (ohms) | C <sub>p</sub> (pF) | C <sub>load</sub> (pF) | C <sub>m</sub> (pF) | L <sub>m</sub> (mH) | Typical                      | Typical                                      | Drive level | (μW) |
|------------------|-----------------------|---------------------|------------------------|---------------------|---------------------|------------------------------|----------------------------------------------|-------------|------|
| Crystal<br>(MHz) |                       |                     |                        |                     |                     | startup<br>(µs) <sup>1</sup> | Current<br>consumpti<br>on (µA) <sup>1</sup> | min         | max  |
| 16               | 80                    | 2.00                | 8.00                   | 0.008               | 12.37               | 215                          | 168.3                                        | 16          | 22   |
| 16               | 200                   | 1.00                | 8.00                   | 0.008               | 12.37               | 186                          | 200.4                                        | 31          | 46   |
| 24               | 80                    | 0.80                | 8.00                   | 0.008               | 5.50                | 61.4                         | 219.2                                        | 43          | 59   |
| 25               | 60                    | 3.00                | 11.0                   | 0.008               | 5.07                | 224                          | 245.6                                        | 70          | 93   |
| 25               | 60                    | 2.00                | 10.0                   | 0.008               | 5.07                | 128                          | 232.5                                        | 61          | 80   |
| 25               | 100                   | 1.00                | 8.00                   | 0.008               | 5.07                | 73.6                         | 232.7                                        | 62          | 82   |
| 32               | 60                    | 3.00                | 9.00                   | 0.008               | 3.09                | 233                          | 269.6                                        | 71          | 95   |
| 32               | 60                    | 2.00                | 8.00                   | 0.008               | 3.09                | 116                          | 253.2                                        | 59          | 80   |
| 32               | 100                   | 1.00                | 8.00                   | 0.008               | 3.09                | 52.4                         | 289.3                                        | 91          | 123  |
| 40               | 50                    | 2.00                | 8.00                   | 0.008               | 1.98                | 80.4                         | 296.9                                        | 73          | 99   |
| 40               | 60                    | 3.00                | 9.00                   | 0.008               | 1.98                | 162                          | 333.2                                        | 99          | 135  |
| 48               | 50                    | 2.00                | 8.00                   | 0.008               | 1.37                | 73.1                         | 359.6                                        | 104         | 140  |
| 48               | 60                    | 3.00                | 9.00                   | 0.008               | 1.37                | 155                          | 407.9                                        | 138         | 188  |

MCXN23x

All information provided in this document is subject to legal disclaimers.

<sup>2.</sup> This specification is for an externally supplied clock driven to EXTAL and does not apply to any other clock input.

#### 1. This is based on simulation



# 4.2.2 32 kHz oscillator electrical specifications

Table 36. 32 kHz oscillator electrical specifications

| Symbol               | Description                                 | Min. | Тур.   | Max.         | Unit | Notes |
|----------------------|---------------------------------------------|------|--------|--------------|------|-------|
| f <sub>osc_32k</sub> | Crystal frequency                           | _    | 32.768 | _            | kHz  |       |
| Tol                  | Frequency tolerance                         |      |        |              | ppm  | 1     |
|                      | Normal/Start up mode                        | _    | ±100   | <u> </u>     |      |       |
|                      | Low power mode                              | _    | ±150   | _            |      |       |
| Jit <sub>osc</sub>   | Jitter                                      |      |        |              | ps   |       |
|                      | Period jitter (RMS)                         | _    | 12000  | <del>-</del> |      |       |
|                      | Accumulated jitter over 1 ms (RMS)          | _    | 8000   | _            |      |       |
| ESR                  | Crystal equivalent series resistance        |      |        |              | kΩ   |       |
|                      | Normal mode                                 | _    | _      | 100 K        |      |       |
|                      | Low power mode                              | _    | _      | 50 K         |      |       |
| R <sub>F</sub>       | Internal feedback resistor                  | _    | 100    | _            | ΜΩ   |       |
| C <sub>para</sub>    | Parasitic capacitance of EXTAL32 and XTAL32 | _    | 2.5    | _            | pF   |       |

Table continues on the next page...

MCXN23x All information provided in this document is subject to legal disclaimers.

Table 36. 32 kHz oscillator electrical specifications...continued

| Symbol                  | Description                                                       | Min.                                                                                               | Тур.         | Max. | Unit | Notes |
|-------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------|------|------|-------|
| t <sub>start</sub>      | Crystal start-up time     Normal/Start up mode     Low power mode |                                                                                                    | 1000<br>8000 |      | ms   | 2     |
| I <sub>OSC_32k</sub>    | Current consumption  ON mode                                      |                                                                                                    |              |      |      |       |
|                         | — Normal mode                                                     | _                                                                                                  | 220          | _    |      |       |
|                         | — Low power mode                                                  | _                                                                                                  | 110          | _    |      |       |
|                         | OFF mode                                                          | _                                                                                                  | 0.5          | _    | nA   |       |
| V <sub>pp</sub>         | Peak-to-peak amplitude of oscillation                             |                                                                                                    |              |      | V    | 3     |
|                         | Normal mode                                                       | _                                                                                                  | 0.2          | _    |      |       |
|                         | Low power mode                                                    | _                                                                                                  | 0.1          | _    |      |       |
| f <sub>ec_extal32</sub> | Externally provided input clock frequency                         | _                                                                                                  | 32.768       | _    | kHz  | 4     |
| t <sub>DC_EXTAL3</sub>  | External clock duty cycle                                         | 40                                                                                                 | 50           | 60   | kHz  |       |
| Vec_extal32             | Externally provided input clock amplitude                         | Refer to Voltage and current operating requirements for V <sub>IH</sub> and V <sub>IL</sub> levels |              |      | mV   | 4, 5  |
| C <sub>extal/xtal</sub> | On-chip EXTAL, XTAL Load Capacitance                              | 0                                                                                                  | _            | 30   | pF   | 6,7   |

- 1. For Low power mode, use crystals with load cap (CL) 7 pF or less
- 2. Proper PC board layout procedures must be followed to achieve specifications.
- 3. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.
- 4. This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected.
- 5. The parameter specified is a peak-to-peak value and V<sub>IH</sub> and V<sub>IL</sub> specifications do not apply. The voltage of the applied clock must be within the range of V<sub>SS</sub> to VDD\_BAT.
- 6. These are the internally available oscillator load capacitors on each of the EXTAL32 and XTAL32 pins, selectable in 2 pF steps. The effective load capacitance is the series equivalent of the selected capacitors.
- 7. The internally available load capacitors can be set to minimum of 0 on XTAL and 2 pF on EXTAL and external load capacitors used instead.

Table 37. 32 kHz oscillation gain setting

| Coarse_Amp_G<br>ain | Max ESR (kΩ) | Max Cx (pF) <sup>1</sup> | Notes |
|---------------------|--------------|--------------------------|-------|
| 00 (default)        | 50           | 14                       |       |
| 01                  | 70           | 22                       |       |
| 10                  | 80           | 22                       |       |
| 11                  | 100          | 20                       |       |

 Cx is the sum of all capacitance connected to both EXTAL32 and XTAL, including internal load capacitors, pad capacitance and PCB

All information provided in this document is subject to legal disclaimers.

#### NOTE

It is recommended that the oscillator margin be measured on the actual application PCB with the target crystal.

# 4.2.3 Free-running oscillator FRO144M specifications

Table 38. FRO144M specifications

| Symbol                            | Characteristic                                                                     | Min. | Тур. | Max.  | Unit | Notes |
|-----------------------------------|------------------------------------------------------------------------------------|------|------|-------|------|-------|
| f <sub>fro144m</sub>              | FRO144M frequency (nominal)                                                        |      | 144  |       | MHz  |       |
| $\Delta f_{fro144m}$              | Frequency deviation                                                                |      |      |       |      |       |
|                                   | Open loop                                                                          | _    | _    | ±2    | %    |       |
|                                   | Closed loop (using accurate clock source as reference)                             | _    | _    | ±0.25 | %    |       |
| t <sub>startup</sub>              | Start-up time                                                                      |      |      |       |      |       |
|                                   | Oscillation time with initial accuracy of -20 % to +2 % of enable signal assertion | _    | 2    | _     | μs   |       |
|                                   | Oscillation time within +/- 2 % from enable<br>signal assertion                    | _    | 20   | _     | μs   |       |
| f <sub>os</sub>                   | Frequency overshoot during startup                                                 | _    | _    | 2     | %    |       |
| jit <sub>per</sub>                | Period jitter RMS <sup>1</sup> Accumulated jitter over 1 ms                        | _    | 200  | _     | ps   |       |
| jit <sub>cyc</sub>                | Cycle to cycle jitter                                                              | _    | 200  | _     | ps   |       |
| I <sub>fro144m_vdd</sub>          | Current consumption for VDD_SYS                                                    | _    | 70   | _     | μΑ   |       |
| I <sub>fro144m_vdd</sub><br>_core | Current consumption for VDD_CORE                                                   | _    | 35   | _     | μΑ   |       |

<sup>1.</sup> Reference clock = 144 MHz.

### 4.2.4 Free-running oscillator FRO12M specifications

Table 39. FRO12M specifications

| Symbol               | Characteristic                     | Min. | Тур.   | Max.       | Unit   | Notes |
|----------------------|------------------------------------|------|--------|------------|--------|-------|
| f <sub>fro12m</sub>  | FRO12M frequency (nominal)         | _    | 12     | _          | MHz    |       |
| Δf <sub>fro12m</sub> | Frequency deviation                |      | _<br>_ | ±3<br>±0.6 | %<br>% |       |
| t <sub>startup</sub> | Start-up time                      | _    | 5      | _          | μs     |       |
| f <sub>os</sub>      | Frequency overshoot during startup | _    | 10     | 20         | %      |       |
| I <sub>fro12m</sub>  | Current consumption                | _    | 7      | _          | μΑ     |       |

### 4.2.5 Free-running oscillator FRO16K specifications

Table 40. FRO16K specifications

| Symbol               | Characteristic                                        | Min. | Тур.   | Max. | Unit | Notes |
|----------------------|-------------------------------------------------------|------|--------|------|------|-------|
| f <sub>fro16k</sub>  | FRO16K frequency (nominal)                            | _    | 16.384 | _    | kHz  |       |
| Δf <sub>fro16k</sub> | Frequency deviation over –40 °C to 125 °C • open loop | _    | _      | ±6   | %    |       |
| TRIM <sub>step</sub> | Trimming step                                         | _    | 1.5    | _    | %    |       |
| t <sub>startup</sub> | Start-up time                                         | _    | 310    | _    | μs   |       |
| I <sub>fro16k</sub>  | Current consumption                                   | _    | 50     | _    | nA   |       |

### 4.2.6 550 MHz PLL specifications

Table 41. PLL specifications

| Symbol           | Description                                                             | Min | Тур | Max                          | Units | Notes |
|------------------|-------------------------------------------------------------------------|-----|-----|------------------------------|-------|-------|
| fcco             | CCO operating frequency                                                 | 275 | _   | 550                          | MHz   |       |
| Ipll             | PLL operating current @ fcco = 550<br>MHz and fout = 55 MHz             | _   | 484 | _                            | μΑ    |       |
| F <sub>ref</sub> | PLL reference frequency range                                           | 5   | _   | 150                          | MHz   |       |
| Jpp_period       | Peak-Peak period jitter @ fref =12 MHz; fcco = 550 MHz • fvco = 550 MHz | _   | 110 | _                            | ps    |       |
| Jrms_int         | RMS interval jitter @fout = fcco = 550 MHz, fref = 12 MHz               | _   | 14  | _                            | ps    |       |
| tpon             | Start-up time                                                           | _   | _   | 500+300/<br>F <sub>ref</sub> | μs    |       |

NOTE

The information in this table applies to both PLL0 (APLL) and PLL1 (SPLL).

# 4.3 Memories and memory interfaces

#### 4.3.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

#### 4.3.1.1 Timing specifications

The following command times assume a flash bus clock frequency of 24 MHz. Command times will be increased by up to 10  $\mu$ s at 24 MHz if the module is exiting sleep mode when the command is launched. The time to abort a command is not included in the following table.

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 42. Flash command time specifications

| Symbol                     | Description                                      |         | Тур. | Max.             | Unit                                     | Notes |
|----------------------------|--------------------------------------------------|---------|------|------------------|------------------------------------------|-------|
| t <sub>rd1all</sub>        | Read 1s All execution time                       | 256 KB  | _    | 1700             | μs                                       |       |
|                            |                                                  | 512 KB  | _    | 3200             |                                          |       |
|                            |                                                  | 1024 KB | _    | 6200             |                                          |       |
| t <sub>rd1blk</sub>        | Read 1s Block execution time                     | 256 KB  | _    | 1500             | μs                                       |       |
|                            |                                                  | 512 KB  | _    | 3050             |                                          |       |
|                            |                                                  | 1024 KB | _    | 6000             | hs h |       |
| t <sub>rd1scr</sub>        | Read 1s Sector execution time                    | 8 KB    | _    | 50               | μs                                       | 1     |
| t <sub>rd1pg</sub>         | Read 1s Page execution time                      | 128 B   | _    | 4.4              | μs                                       | 1     |
| t <sub>rd1pglv</sub>       | Read 1s Page at low voltage execution time       | 128 B   | _    | 5.8              | μs                                       | 1     |
| t <sub>rd1phr</sub>        | Read 1s Phrase execution time                    | 16 B    | _    | 3.8              | μs                                       | 1     |
| t <sub>rd1phrlv</sub>      | Read 1s Phrase at low voltage execution time     | 16 B    | _    | 4.8              | μs                                       | 1     |
| t <sub>rdmisr</sub> I      | Read into MISR                                   | 8 KB    | _    | 50               | μs                                       | 1     |
|                            |                                                  | 256 KB  | _    | 1500             |                                          |       |
|                            |                                                  | 512 KB  | _    | 3050             |                                          |       |
|                            |                                                  | 1024 KB | _    | 6000             |                                          |       |
| t <sub>rd1iscr</sub>       | Read 1s IFR Sector execution time                | 8 KB    | _    | 50               | μs                                       | 1     |
| t <sub>rd1ipg</sub>        | Read 1s IFR Page execution time                  | 128 B   | _    | 4.4              | μs                                       | 1     |
| t <sub>rd1ipglv</sub>      | Read 1s IFR Page at low voltage execution time   | 128 B   | _    | 5.8              | μs                                       | 1     |
| t <sub>rd1iphr</sub>       | Read 1s IFR Phrase execution time                | 16 B    | _    | 3.8              | μs                                       | 1     |
| t <sub>rd1iphrlv</sub>     | Read 1s IFR Phrase at low voltage execution time | 16 B    | _    | 4.8              | μs                                       | 1     |
| t <sub>rdimisr</sub>       | Read IFR into MISR execution time                | 8 KB    | _    | 50               | μs                                       | 1     |
|                            |                                                  | 32 KB   | _    | 190              |                                          |       |
| t <sub>pgmpg_initial</sub> | Program Page execution time at <1k cycles        | 128 B   | 450  | 600 <sup>2</sup> | μs                                       | 3     |
| pgmpg_lifetime             | Program Page execution time at >1k cycles        | 128 B   | 450  | 750 <sup>2</sup> | μs                                       | 3     |
| tpgmphr_initial            | Program Phrase execution time at <1k cycles      | 16 B    | 135  | 180 <sup>2</sup> | μs                                       | 3     |
| ogmphr_lifetime            | Program Phrase execution time at >1k cycles      | 16 B    | 135  | 225 <sup>2</sup> | μs                                       | 3     |
| t <sub>ersall</sub>        | Erase All execution time                         | 256 KB  | _    | 800              | ms                                       |       |

Table continues on the next page...

Table 42. Flash command time specifications...continued

| Symbol              | Description                              |         | Тур. | Max. | Unit | Notes |
|---------------------|------------------------------------------|---------|------|------|------|-------|
|                     |                                          | 512 KB  | _    | 1500 |      |       |
|                     |                                          | 1024 KB | _    | 2800 |      |       |
| t <sub>ersall</sub> | Erase All execution time                 | 256 KB  | _    | 800  | ms   |       |
|                     |                                          | 512 KB  | _    | 1500 |      |       |
|                     |                                          | 1024 KB | _    | 2800 |      |       |
| t <sub>ersscr</sub> | Erase Sector execution time              | 8 KB    | 2    | 22   | ms   | 3     |
| t <sub>masers</sub> | Mass Erase execution time (via sideband) | 256 KB  | _    | 800  | ms   |       |
|                     |                                          | 512 KB  | _    | 1500 |      |       |
|                     |                                          | 1024 KB | _    | 2800 |      |       |

- 1. Time to abort the command may significantly impact the time to execute the command.
- 2. Characterized but not tested in production
- 3. Measured from the time FSTAT[PERDY] is cleared.

### 4.3.1.2 Flash high voltage current behavior

Table 43. Flash high voltage current behavior

| Symbol                 | Description                                                        | Min. | Тур. | Max. | Unit | Notes |
|------------------------|--------------------------------------------------------------------|------|------|------|------|-------|
| I <sub>DD_IO_PGM</sub> | Average current adder to VDD_Px during flash programming operation | _    | _    | 6    | mA   | 1     |
| I <sub>DD_IO_ERS</sub> | Average current adder to VDD_Px during flash erase operation       | _    | _    | 4    | mA   | 1     |

<sup>1.</sup> See the Power Management chapter in the reference manual for the specific VDD\_Px voltage supply powering the flash array.

### 4.3.1.3 Flash reliability specifications

Table 44. Flash reliability specifications

| Symbol                  | Description                             | Min.    | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|-------------------------|-----------------------------------------|---------|-------------------|------|--------|-------|
|                         | Progran                                 | m Flash |                   |      |        |       |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles  | 10      | 50                | _    | years  |       |
| n <sub>nvmcycscr</sub>  | Sector cycling endurance                | 10 K    | 500 K             | _    | cycles | 2     |
| T <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles   | 20      | 100               | _    | years  |       |
| T <sub>nvmretp100</sub> | Data retention after up to 100 K cycles | 5       | 50                | _    | years  |       |
| N <sub>nvmcyc256</sub>  | Sector cycling endurance for 256 KB     | 100 K   | 500 K             | _    | cycles | 3     |

<sup>1.</sup> Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile.

2. Sector cycling endurance represents the number of Program/Erase cycles on a single sector at -40°C  $\leq$  T<sub>i</sub>  $\leq$  125°C.

All information provided in this document is subject to legal disclaimers. © 2025 NXP B.V. All rights reserved.

3. For devices with a single flash block, sectors must be located within the last 256 KB of the flash main memory. For devices with two flash blocks, sectors must be located within the last 256 KB of each flash main memory but must not total more than 256 KB per device.

### 4.3.2 eFuse specifications

Table 45. Fusebox electrical specifications

| Symbol                | Description                          | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|--------------------------------------|------|------|------|------|-------|
| V <sub>SYS_PROG</sub> | VDD_SYS Voltage for fuse programming | 2.25 | 2.5  | 2.75 | V    | 1     |
| I <sub>SYS_PROG</sub> | Fuse programming current             | _    | _    | 40   | mA   | 2     |
| T <sub>PROG</sub>     | Fuse programming time                | _    | 10   | 11   | μs   | 3     |

- 1. VDD\_SYS ramp-up slew rate MUST be slower than 2.5V/100 µs to avoid unintentional program
- 2. This is the current required to program just the fuse and is in addition to any other current being drawn by the device.
- 3. The maximum total accumulated time for elevated VDD\_SYS (VDD\_SYS > 1.98V) is 20 seconds over the lifetime of the device.

### 4.4 Analog

### 4.4.1 ADC electrical specifications

### 4.4.1.1 ADC operating conditions

Table 46. ADC operating conditions

| Symbol            | Description                          | Min.  | Typ. <sup>1</sup> | Max.    | Unit | Notes |
|-------------------|--------------------------------------|-------|-------------------|---------|------|-------|
| V_ANA             | Supply voltage                       | 1.71  |                   | 3.6     | V    |       |
| ΔVDD              |                                      | -0.1  | 0                 | 0.1     | mV   | 2     |
| ΔVSS              |                                      | -0.1  | 0                 | 0.1     | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high           | 0.99  |                   | VDD_ANA | V    |       |
| V <sub>REFL</sub> | ADC reference voltage low            | VSSA  |                   | VSSA    | V    | 3     |
| V <sub>ADIN</sub> | Input Voltage                        | VREFL |                   | VREFH   | V    | 3,4,5 |
| f <sub>ADCK</sub> | ADC Input clock frequency            |       |                   |         |      |       |
|                   | Low-power mode (PWRSEL=00)           | 6     |                   | 24      | MHz  |       |
|                   | High-speed 16b mode (PWRSEL==10)     | 6     |                   | 48      | MHz  |       |
|                   | High-speed 12b mode (PWRSEL==10)     | 6     |                   | 60      | MHz  |       |
| C <sub>ADIN</sub> | Input Capacitance                    |       | 3.7               | 4.63    | pF   |       |
| C <sub>P</sub>    | Parasitic Capacitance of pad/package |       | 2                 | 3       | pF   |       |
| R <sub>AS</sub>   | Analog source resistance (external)  |       |                   | 5       | kΩ   | 6     |
| R <sub>ADIN</sub> | High-Speed Dedicated Input           |       |                   |         | kΩ   | 7,8   |
|                   | VDDAD ≥ 1.71 V                       |       | 0.95              | 1.7     | kΩ   |       |
|                   | VDDAD ≥ 2.1 V                        |       |                   | 1.575   | kΩ   |       |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 46. ADC operating conditions...continued

| Symbol | Description              | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes |
|--------|--------------------------|------|-------------------|------|------|-------|
|        | VDDAD ≥ 2.5 V            |      |                   | 1.4  | kΩ   |       |
|        | Standard Dedicated Input |      |                   |      | kΩ   |       |
|        | VDDAD ≥ 1.71 V           |      | 1.35              | 3.25 | kΩ   |       |
|        | VDDAD ≥ 2.1 V            |      |                   | 2.14 | kΩ   |       |
|        | VDDAD ≥ 2.5 V            |      |                   | 1.75 | kΩ   |       |
|        | Standard Muxed Input     |      |                   |      | kΩ   |       |
|        | VDDAD ≥ 1.71 V           |      | 1.65              | 7.25 | kΩ   |       |
|        | VDDAD ≥ 2.1 V            |      |                   | 3.05 | kΩ   |       |
|        | VDDAD ≥ 2.5 V            |      |                   | 2.35 | kΩ   |       |

- 1. Typical values assume V<sub>DD\_ANA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 24 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.
- 2. DC potential difference
- 3. For devices that do not have a dedicated VREFL and VSS\_ANA pins, VREFL and VSS\_ANA are tied to VSS internally.
- 4. If V<sub>REFH</sub> is less than V<sub>DD\_ANA</sub>, then voltage inputs greater than V<sub>REFH</sub> but less than V<sub>DD\_ANA</sub> are allowed but result in a full-scale conversion result
- 5. ADC selected inputs and unselected dedicated inputs must not exceed V<sub>DD\_ANA</sub> during an ADC conversion. Unselected muxed inputs may exceed V<sub>DD\_ANA</sub> but must not exceed the IO supply associated with the inputs (VDD\_Px) when a conversion is in progress. If an ADC input may exceed these levels, then a minimum of 1 K series resistance must be used between the source and the ADC input pin.
- 6. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible.
- 7. There are several types of ADC inputs. To see which channels correspond to which type of ADC inputs, see ADC input connections in reference manual
- 8. If the input come through a mux in the IO pad, add the IO Mux Resistance Adder value to the resistance for the channel type



### 4.4.1.2 ADC electrical characteristics

Table 47. ADC electrical specifications

| Symbol           | Description                                       | Min. | Typ.1 | Max.  | Unit   | Notes |
|------------------|---------------------------------------------------|------|-------|-------|--------|-------|
| I <sub>DDA</sub> | Supply current                                    |      |       |       |        | 2     |
|                  | PWREN=0, Conversions triggered at 1 kS/s          |      | 2.2   |       | μΑ     |       |
|                  | PWREN=1, No Conversions                           |      | 160   |       | μΑ     |       |
|                  | Low-power, single-ended mode, 6 MHz               |      | 295   | 390   | μΑ     |       |
|                  | Low-power, differential, or dual-SE mode, 6 MHz   |      | 410   | 550   | μА     |       |
|                  | Low-power, single-ended mode, 24 MHz              |      | 380   | 520   | μΑ     |       |
|                  | Low-power, differential, or dual-SE mode, 24 MHz  |      | 500   | 690   | μА     |       |
|                  | High-speed, single-ended mode, 48 MHz             |      | 730   | 960   | μΑ     |       |
|                  | High-speed, differential, or dual-SE mode, 48 MHz |      | 1150  | 1490  | μА     |       |
| I <sub>TS</sub>  | Temp Sensor Current Adder                         |      | 40    | 50    | μΑ     |       |
| C <sub>SMP</sub> | ADC Sample cycles                                 | 3.5  |       | 131.5 | cycles | 3     |
| C_CONV           | ADC conversion cycles                             |      |       |       |        |       |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 47. ADC electrical specifications ...continued

| Symbol    | Description                                  | Min.            | Typ. <sup>1</sup> | Max.  | Unit             | Notes |
|-----------|----------------------------------------------|-----------------|-------------------|-------|------------------|-------|
|           | 16-bit                                       | 24              |                   | 152   | cycles           |       |
|           | 12-bit                                       | 19              |                   | 147   | cycles           |       |
| C_RATE    | ADC conversion rate                          |                 |                   |       |                  | 4     |
|           | Low-power mode                               |                 |                   | 0.857 | MS/s             |       |
|           | High-speed 12b mode                          |                 |                   | 3.15  | MS/s             |       |
|           | High-speed 16b mode                          |                 |                   | 2.0   | MS/s             |       |
| T_SMP_REQ | Required Sample Time                         | See<br>equation |                   |       | ns               | 5     |
| T_AZ_REQ  | Required Auto-Zero time                      |                 |                   |       |                  | 5     |
|           | Low-power mode                               | 291.7           |                   |       | ns               |       |
|           | High-speed 12b mode                          | 59.3            |                   |       | ns               |       |
|           | High-speed 16b mode                          | 72.9            |                   |       | ns               |       |
| T_SMP     | External inputs                              | See<br>equation |                   |       | ns               | 5     |
| T_SMP_INT | Internal inputs                              | 1.5             |                   |       | μs               | 6     |
| DNL       | Differential non-linearity                   |                 |                   | ±1    | LSB <sup>7</sup> | 8     |
| INL       | Integral non-linearity                       |                 |                   | ±3    | LSB <sup>7</sup> | 8     |
| Z_SE      | Zero-scale error (V_ADIN = V_REFL)           |                 |                   | ±2    | LSB <sup>7</sup> | 8     |
| F_SE      | Full-scale error (V_ADIN = V_REFH)           |                 |                   | ±5    | LSB <sup>7</sup> | 8     |
| TUE       | Total Unadjusted Error                       |                 |                   | ±7    | LSB <sup>7</sup> | 8     |
| ENOB      | Differential Effective number of bits        |                 |                   |       |                  | 8, 9  |
|           | 1 MS/s (AVGS=001)                            |                 | 13.5              |       | bits             |       |
|           | 2 MS/s                                       |                 | 13.0              |       | bits             |       |
|           | 3.15 MS/s (for 12-bit mode)                  |                 | 11.3              |       | bits             |       |
|           | Single-ended Effective number of bits        |                 |                   |       |                  |       |
|           | 1 MS/s (AVGS=001)                            |                 | 13.0              |       | bits             |       |
|           | 2 MS/s                                       |                 | 12.5              |       | bits             |       |
|           | 3.15 MS/s (for 12-bit mode)                  |                 | 11.0              |       | bits             |       |
| SINAD     | Differential Signal-to-noise plus distortion |                 |                   |       |                  | 8,9   |
|           | 1 MS/s (AVGS=001)                            |                 | 83                |       | dB               |       |
|           | 2 MS/s                                       |                 | 80                |       | dB               |       |
|           | 3.15 MS/s (for 12-bit mode)                  |                 | 70                |       | dB               |       |

Table continues on the next page...

Table 47. ADC electrical specifications ...continued

| Symbol               | Description                 | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes |
|----------------------|-----------------------------|------|-------------------|------|------|-------|
|                      | 1 MS/s (AVGS=001)           |      | 80                |      | dB   |       |
|                      | 2 MS/s                      |      | 77                |      | dB   |       |
|                      | 3.15 MS/s (for 12-bit mode) |      | 68                |      | dB   |       |
| THD                  | Total Harmonic distortion   |      | 95                |      | dB   | 8,9   |
| SFDR                 | Spurious free dynamic range |      | 96                |      | dB   | 8,9   |
| t <sub>ADCSTUP</sub> | ADC/VREF start-up time      | 5    |                   |      | μs   | 10    |
| E_IL                 | Input leakage error         |      | llkg              |      | mV   | 11.   |
| E_TS                 | Temperature sensor error    |      |                   |      |      | 12    |
|                      | T=-40 to 105 °C             |      | 1                 | 3    | °C   |       |
|                      | T=-40 to 125 °C             |      | 1.5               | 4    | °C   |       |
| A                    | Slope Factor Constant       | -    | 771               | _    |      |       |
| В                    | Offset Constant             | -    | 302               | _    |      |       |
| α                    | Bandgap constant            | -    | 10.06             | _    |      |       |

- Typical values assume V<sub>DD\_ANA</sub> = 3.3 V, Temp = 25 °C, f<sub>ADCK</sub> = 24 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. The ADC supply current depends on the ADC conversion clock speed, conversion rate, and power mode. Typical value show is at 6 MHz, 24 MHz, and 48 MHz. For lowest power operation, PWRSEL should be set to 00.
- 3. Must meet minimum TSMP requirement
- Maximum conversion rate for high-speed mode is with F<sub>ADCK</sub> = 48 MHz. Maximum conversion rate for low-power mode is F<sub>ADCK</sub> = 24 MHz and 7.5 sample cycles (to meet the minimum auto-zero time requirement)
- 5. Required sample time is dictated by external components R<sub>AS</sub>, C<sub>AS</sub>, internal components R<sub>ADIN</sub>, C<sub>ADIN</sub>, C<sub>P</sub>, and desired sample accuracy in bits(B). Calculate it with formula: T<sub>SMP\_REQ</sub> = B\*0.693\*[R<sub>AS</sub>\*(C<sub>AS</sub>+C<sub>P</sub>+C<sub>ADIN</sub>)+ (R<sub>AS</sub> + R<sub>ADIN</sub>)\* C<sub>ADIN</sub>. Required auto-zero time is for ADC comparator offset cancellation. The chosen sample time should be no less than maximum of the two: T<sub>SMP\_REQ</sub>, T<sub>AZ\_REQ</sub>)
- 6. Internal channel inputs are those that do not come from external source (temperature sensor, bandgap).
- 7. 1 LSB =  $(V_{REFH} V_{REFL})/2^N$  (N=14 bits), for 16- bit specifications, multiply by 4.
- 8. All accuracy numbers assume that the ADC is calibrated with V<sub>REFH</sub>=V<sub>DD\_ANA</sub> and using a high- speed- dedicated input channel.
- 9. Dynamic results assume F<sub>in</sub>=1 kHz sinewave, no averaging.
- 10. Set the power-up delay (PUDLY) according to the ADC start-up time if PWREN=0.
- 11. I<sub>lka</sub> = leakage current (Refer to pin leakage specification in the voltage and current operating ratings of packaged device)
- 12. The temperature sensor can be calibrated to a +/- 0.5 % precision after board assembly by using a 3-temperature calibration flow with accurate ± 0.15 % temperature chamber.



### 4.4.2 CMP and 8-bit DAC electrical specifications

Table 48. Comparator and 8-bit DAC electrical specifications

| Symbol              | Description                           | Min. | Тур. | Max. | Unit | Notes |
|---------------------|---------------------------------------|------|------|------|------|-------|
| VDD                 | Supply voltage                        | 1.71 | _    | 3.6  | V    |       |
| VREFH               | 8-bit DAC reference voltage high      | 0.97 | _    | VDD  | V    |       |
| I <sub>DD_CMP</sub> | Supply current                        |      |      |      |      |       |
|                     | High speed mode (EN=1, HPMD=1)        | _    | 200  | _    | μA   |       |
|                     | Normal mode (EN=1, HPMD=0, NPMD=0)    | _    | 10   | _    | μA   |       |
|                     | Low-power mode (EN=1, HPMD=0, NPMD=1) | _    | 400  | _    | nA   |       |
| V <sub>AIN</sub>    | Analog input voltage                  | VSS  | _    | VDD  | V    |       |
| V <sub>AIO</sub>    | Analog input offset voltage           |      |      |      |      |       |
|                     | High speed mode                       | _    | _    | 20   | mV   |       |
|                     | Normal mode                           | _    | _    | 20   | mV   |       |
|                     | Low-power mode                        | _    | _    | 40   | mV   |       |
| V <sub>H</sub>      | Analog comparator hysteresis          |      |      |      |      | 1     |
|                     | • CR0[HYSTCTR] = 00                   | _    | 0    | _    | mV   |       |
|                     | • CR0[HYSTCTR] = 01                   | _    | 10   | _    | mV   |       |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 48. Comparator and 8-bit DAC electrical specifications...continued

| Symbol             | Description                                                                   | Min.      | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------------------------|-----------|------|------|------|-------|
|                    | • CR0[HYSTCTR] = 10                                                           | _         | 20   | _    | mV   |       |
|                    | CR0[HYSTCTR] = 11                                                             | _         | 30   | _    | mV   |       |
| V <sub>CMPOh</sub> | Output high                                                                   | VDD - 0.2 | _    | _    | V    |       |
| V <sub>CMPOI</sub> | Output low                                                                    | _         | _    | 0.2  | V    |       |
| t <sub>D</sub>     | Propagation delay                                                             |           |      |      |      | 2     |
|                    | High speed mode, 100 mV overdrive, power > 1.71V                              | _         | _    | 25   | ns   |       |
|                    | High speed mode, 30 mV overdrive, power     1.71V                             | _         | _    | 50   | ns   |       |
|                    | Normal mode, 30 mV overdrive, power >     1.71V                               | _         | _    | 600  | ns   |       |
|                    | Low-power mode, 30 mV overdrive, power > 1.71V                                | _         | _    | 5    | μs   |       |
| t <sub>init</sub>  | Analog comparator initialization delay                                        | _         | _    | 40   | μs   | 3     |
| I <sub>DAC8b</sub> | 8-bit DAC current adder (enabled)  • High power mode (EN=1, PMODE=1)          | _         | 10   | _    | μA   |       |
|                    | Low power mode (EN=1, PMODE=0)                                                | _         | 1    | _    | μΑ   |       |
| INL                | 8-bit DAC integral non-linearity  • Low/High power mode, supply power > 1.71V | -1        | _    | +1.0 | LSB  | 4     |
|                    | Low power mode, supply power < 1.71V                                          | -2        | _    | +2   |      |       |
| DNL                | 8-bit DAC differential non-linearity                                          |           |      |      | LSB  | 4     |
|                    | Low/High power mode, power > 1.71V                                            | -1        | _    | +1.0 |      |       |
|                    | Low power mode, power < 1.71V                                                 | -1        | _    | +1   |      |       |

<sup>1.</sup> Typical hysteresis is measured with input voltage range limited to 0.6 to VDD\_ANA-0.6 V.

### Typical hysteresis

<sup>2.</sup> Overdrive does not include input offset voltage or hysteresis

<sup>3.</sup> Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level.

<sup>4. 1</sup> LSB =  $V_{reference}/256$ 

MCXN23x

Arm® Cortex®-M33 150MHz 32-bit MCU, up to 1MB Flash



Figure 16. Typical hysteresis vs. Vin level (VDD = 3.3 V, HPMD = 1)



Figure 17. Typical hysteresis vs. Vin level (VDD = 3.3 V, HPMD = 0, NPMD = 0)



### 4.4.3 Voltage reference electrical specifications

Table 49. VREF operating requirements

| Symbol         | Description             | Min. | Тур. | Max. | Unit | Notes |
|----------------|-------------------------|------|------|------|------|-------|
| VDD_ANA        | Supply voltage          | 1.71 | 3.0  | 3.6  | V    | 1     |
| C <sub>L</sub> | Output load capacitance | _    | 220  | _    | nF   | 2,3   |

- 1. VDD\_ANA must be at least 600 mV greater than the selected VREFO output voltage.
- 2. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.
- 3. The minimum C<sub>L</sub> capacitance must take into account the variation in capacitance of the chosen capacitor due to voltage, temperature, and aging.

Table 50. VREF operating behaviors

| Symbol                  | Description                                              | Min. | Тур. | Max. | Unit | Notes |
|-------------------------|----------------------------------------------------------|------|------|------|------|-------|
|                         | 1.0 V low-power reference voltage                        |      |      |      |      |       |
| V <sub>vrefo_lpbg</sub> | Voltage reference output 1.0 V - LP bandgap              | _    | 1.0  | _    | V    | 1     |
| I <sub>q_lpbg</sub>     | Quiescent current - LP bandgap                           | _    | 19   | _    | μA   |       |
| I <sub>ptat</sub>       | Output current reference (PTAT) - LP bandgap (room temp) | _    | 1    | _    | μΑ   |       |
| I <sub>ztc</sub>        | Output current reference (ZTC) - LP bandgap              | _    | 1    | _    | μA   |       |
| t <sub>st_lpbg</sub>    | Start-up time - LP bandgap                               | _    | _    | 20   | μs   |       |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 50. VREF operating behaviors...continued

| Symbol                        | Description                           | Min.          | Тур.                     | Max.         | Unit   | Notes |
|-------------------------------|---------------------------------------|---------------|--------------------------|--------------|--------|-------|
| ΔV/<br>V <sub>refo_lpbg</sub> | Voltage variation - LP bandgap        | _             | ±5                       | _            | %      |       |
| · reio_ipbg                   | High precision re                     | eference volt | age                      |              |        |       |
| $V_{\text{vrefo}}$            | Voltage reference output 2.0 V        | 1.0           | _                        | 2.1          | V      | 2,1   |
| V <sub>step</sub>             | Fine trim step                        | _             | 0.5 x V <sub>vrefo</sub> | <del>-</del> | mV     |       |
| Iq                            | Quiescent current                     | _             | 750                      | _            | μΑ     |       |
| l <sub>out</sub>              | Drive strength                        | ±1            | _                        | _            | mA     |       |
| t <sub>st_hcbg</sub>          | Start-up time                         | _             | _                        | 400          | μs     |       |
| $\Delta V_{LOAD}$             | Load regulation                       | _             | 100                      | 200          | μV/mA  | 3     |
| V <sub>acc</sub>              | Absolute voltage accuracy (room temp) | _             | _                        | ±2           | mV     | 4     |
| $V_{\text{dev}}$              | Voltage deviation over temperature    | _             | 15                       | _            | ppm/°C |       |

- 1. See the Reference Manual of the chip for the appropriate settings of the VREF Status and Control register.
- 2.  $V_{vrefo}$  max is also  $\leq$  VDD\_ANA 600 mV.
- 3. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load.
- 4. Under  $V_{\text{vrefo}} = 1V$  configuration.

### 4.5 Timers

See General switching specifications.

#### 4.6 Communication interfaces

#### **4.6.1 LPUART**

See General switching specifications.

#### 4.6.2 LPSPI switching specifications

The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes.

Table 51. LPSPI master mode timing

| Symbol | Description            | Min. | Max. | Unit | Notes |
|--------|------------------------|------|------|------|-------|
| LP1    | Frequency of operation |      |      |      | 1     |
|        | Master TX in OD mode   |      |      |      |       |
|        | — LPSPI0-LPSPI2        | _    | 25   | MHz  |       |
|        | — LPSPI3-LPSPI5        | _    | 50   | MHz  |       |
|        | — LPSPI6-LPSPI7        | _    | 75   | MHz  |       |
|        | Master RX in OD mode   |      |      |      |       |
|        |                        |      |      |      |       |
|        |                        |      |      |      |       |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 51. LPSPI master mode timing...continued

| Symbol | Description                  | Min.                    | Max.                       | Unit                | Notes |
|--------|------------------------------|-------------------------|----------------------------|---------------------|-------|
|        | — LPSPI0-LPSPI2              | _                       | 25                         | MHz                 |       |
|        | — LPSPI3-LPSPI5              | _                       | 50                         | MHz                 |       |
|        | — LPSPI6-LPSPI7              | _                       | 75                         | MHz                 |       |
|        | Master TX in SD mode         |                         |                            |                     |       |
|        | — LPSPI0-LPSPI2              | _                       | 21                         | MHz                 |       |
|        | — LPSPI3-LPSPI5              | _                       | 32                         | MHz                 |       |
|        | — LPSPI6-LPSPI7              | _                       | 50                         | MHz                 |       |
|        | Master RX in SD mode         |                         |                            |                     |       |
|        | — LPSPI0-LPSPI2              | _                       | 21                         | MHz                 |       |
|        | — LPSPI3-LPSPI5              | _                       | 32                         | MHz                 |       |
|        | — LPSPI6-LPSPI7              | _                       | 50                         | MHz                 |       |
|        | Master TX in MD mode         |                         |                            |                     |       |
|        | — LPSPI0-LPSPI2              | _                       | 12.5                       | MHz                 |       |
|        | — LPSPI3-LPSPI5              | _                       | 25                         | MHz                 |       |
|        | — LPSPI6-LPSPI7              | _                       | 25                         | MHz                 |       |
|        | Master RX in MD mode         |                         |                            |                     |       |
|        | — LPSPI0-LPSPI2              | _                       | 12.5                       | MHz                 |       |
|        | — LPSPI3-LPSPI5              | _                       | 25                         | MHz                 |       |
|        | — LPSPI6-LPSPI7              | _                       | 25                         | MHz                 |       |
| LP2    | SCK period                   | 2 x t <sub>periph</sub> | 2048 x t <sub>periph</sub> | ns                  |       |
| LP3    | Enable lead time             | 1/2                     | _                          | t <sub>periph</sub> | 2     |
| LP4    | Enable lag time              | 1/2                     | _                          | t <sub>periph</sub> | 2     |
| LP5    | Clock (SCK) high or low time | t <sub>SCK</sub> /2 - 3 | t <sub>SCK</sub> /2        | ns                  | _     |
| LP6    | Data setup time (inputs)     |                         |                            | ns                  | _     |
|        | • LPSPI0-LPSPI2              | 14.4                    | _                          |                     |       |
|        | • LPSPI3-LPSPI5              | 7.2                     |                            |                     |       |
|        | • LPSPI6-LPSPI7              | 4.8                     |                            |                     |       |
| LP7    | Data hold time (inputs)      | 0                       | _                          | ns                  | _     |
| LP8    | Data valid (after SCK edge)  |                         |                            | ns                  | _     |
|        | • LPSPI0-LPSPI2              | _                       | 14.4                       |                     |       |
|        | • LPSPI3-LPSPI5              |                         | 7.2                        |                     |       |
|        | • LPSPI6-LPSPI7              |                         | 4.8                        |                     |       |
| LP9    | Data hold time (outputs)     | 1                       | _                          | ns                  | _     |

<sup>1.</sup> The frequency of operation is also limited to a minimum of  $f_{periph}/2048$  and a max of  $f_{periph}/2$ , where  $f_{periph}$  is the LPSPI peripheral functional clock.

### 2. $t_{periph} = 1/f_{periph}$



- 1. If configured as an output.
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 19. LPSPI master mode timing (CPHA = 0)



- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 20. LPSPI master mode timing (CPHA = 1)

Table 52. LPSPI slave mode timing

| Symbol | Description            | Min. | Max. | Unit | Notes |
|--------|------------------------|------|------|------|-------|
| LP1    | Frequency of operation |      |      |      | 1     |
|        | Slave TX in OD mode    |      |      |      |       |
|        |                        |      |      |      |       |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 52. LPSPI slave mode timing...continued

| Symbol | Description                  | Min.                    | Max.                       | Unit                | Notes |
|--------|------------------------------|-------------------------|----------------------------|---------------------|-------|
|        | — LPSPI0-LPSPI2              | _                       | 12.5                       | MHz                 |       |
|        | — LPSPI3-LPSPI5              | _                       | 20                         | MHz                 |       |
|        | — LPSPI6-LPSPI7              | _                       | 30                         | MHz                 |       |
|        | Slave RX in OD mode          |                         |                            |                     |       |
|        | — LPSPI0-LPSPI2              | _                       | 12.5                       | MHz                 |       |
|        | — LPSPI3-LPSPI5              | _                       | 30                         | MHz                 |       |
|        | — LPSPI6-LPSPI7              | _                       | 75                         | MHz                 |       |
|        | Slave TX in SD mode          |                         |                            |                     |       |
|        | — LPSPI0-LPSPI2              | _                       | 12.5                       | MHz                 |       |
|        | — LPSPI3-LPSPI5              | _                       | 16                         | MHz                 |       |
|        | — LPSPI6-LPSPI7              | _                       | 25                         | MHz                 |       |
|        | Slave RX in SD mode          |                         |                            |                     |       |
|        | — LPSPI0-LPSPI2              | _                       | 12.5                       | MHz                 |       |
|        | — LPSPI3-LPSPI5              | _                       | 30                         | MHz                 |       |
|        | — LPSPI6-LPSPI7              | _                       | 50                         | MHz                 |       |
|        | Slave TX in MD mode          |                         | 12.5                       | MHz                 |       |
|        | — LPSPI0-LPSPI2              |                         | 12.5                       | MHz                 |       |
|        | — LPSPI3-LPSPI5              | _                       | 25                         | MHz                 |       |
|        | — LPSPI6-LPSPI7              | _                       | 23                         | IVII IZ             |       |
|        | Slave RX in MD mode          |                         |                            |                     |       |
|        | — LPSPI0-LPSPI2              | _                       | 12.5                       | MHz                 |       |
|        | — LPSPI3-LPSPI5              | _                       | 30                         | MHz                 |       |
|        | — LPSPI6-LPSPI7              | _                       | 30                         | MHz                 |       |
| LP2    | SCK period                   | 4 x t <sub>periph</sub> | 2048 x t <sub>periph</sub> | ns                  |       |
| LP3    | Enable lead time             | 1                       | _                          | t <sub>periph</sub> | 2     |
| LP4    | Enable lag time              | 1                       | <del></del>                | t <sub>periph</sub> | 2     |
| LP5    | Clock (SCK) high or low time | t <sub>SCK</sub> /2 - 5 | t <sub>SCK</sub> /2        | ns                  | _     |
| LP6    | Data setup time (inputs)     |                         |                            | ns                  | _     |
|        | • LPSPI0~LPSPI2              | 14.4                    | _                          |                     |       |
|        | • LPSPI3~LPSPI5              | 6                       |                            |                     |       |
|        | • LPSPI6~LPSPI7              | 2.4                     |                            |                     |       |
| LP7    | Data hold time (inputs)      | 0                       | _                          | ns                  | _     |
| LP8    | Slave access time            | _                       | t <sub>periph</sub>        | ns                  | 2,3   |

Table continues on the next page...

Table 52. LPSPI slave mode timing...continued

| Symbol | Description                                                                    | Min. | Max.                | Unit | Notes |
|--------|--------------------------------------------------------------------------------|------|---------------------|------|-------|
| LP9    | Slave SDO disable time                                                         | _    | t <sub>periph</sub> | ns   | 2,4   |
| LP10   | Data valid (after SCK edge)  • LPSPI0~LPSPI2  • LPSPI3~LPSPI5  • LPSPI6~LPSPI7 | _    | 31.2<br>17<br>13    | ns   | _     |
| LP11   | Data hold time (outputs)                                                       | 2    | _                   | ns   | _     |

- 1. The frequency of operation is also limited to a minimum of  $f_{periph}/2048$  and a max of  $f_{periph}/4$ , where  $f_{periph}$  is the LPSPI peripheral functional clock.
- t<sub>periph</sub> = 1/f<sub>periph</sub>
   Time to data active from high-impedance state
- 4. Hold time to high-impedance state





# 4.6.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C) specifications

Table 53. I <sup>2</sup>C timing

| Characteristic                                                                               | Symbol                | Standa           | rd Mode           | Fast                               | Mode             | Unit |
|----------------------------------------------------------------------------------------------|-----------------------|------------------|-------------------|------------------------------------|------------------|------|
|                                                                                              |                       | Min.             | Max.              | Min.                               | Max.             |      |
| SCL Clock Frequency                                                                          | f <sub>SCL</sub>      | 0                | 100               | 0                                  | 400              | kHz  |
| Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 4                | _                 | 0.6                                | _                | μs   |
| LOW period of the SCL clock                                                                  | t <sub>LOW</sub>      | 4.7              | _                 | 1.25                               | _                | μs   |
| HIGH period of the SCL clock                                                                 | t <sub>HIGH</sub>     | 4                | _                 | 0.6                                | _                | μs   |
| Set-up time for a repeated START condition                                                   | t <sub>SU</sub> ; STA | 4.7              | _                 | 0.6                                | _                | μs   |
| Data hold time for I <sup>2</sup> C bus devices                                              | t <sub>HD</sub> ; DAT | 01               | 3.45 <sup>2</sup> | 03                                 | 0.9 <sup>1</sup> | μs   |
| Data set-up time                                                                             | t <sub>SU</sub> ; DAT | 250 <sup>4</sup> | _                 | 100 <sup>2,5</sup>                 | _                | ns   |
| Rise time of SDA and SCL signals                                                             | t <sub>r</sub>        | _                | 1000              | 20 +0.1C <sub>b</sub> <sup>6</sup> | 300              | ns   |
| Fall time of SDA and SCL signals                                                             | t <sub>f</sub>        | _                | 300               | 20 +0.1C <sub>b</sub> <sup>5</sup> | 300              | ns   |
| Set-up time for STOP condition                                                               | t <sub>SU</sub> ; STO | 4                | _                 | 0.6                                | _                | μs   |
| Bus free time between STOP and START condition                                               | t <sub>BUF</sub>      | 4.7              | _                 | 1.3                                | _                | μs   |
| Pulse width of spikes that must be suppressed by the input filter                            | t <sub>SP</sub>       | N/A              | N/A               | 0                                  | 50               | ns   |

The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves
acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL
lines.

2. The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal.

MCXN23x All information provided in this document is subject to legal disclaimers.

- 3. Input signal Slew = 10 ns and Output Load = 50 pF
- 4. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty.
- 5. A Fast mode  $I^2C$  bus device can be used in a Standard mode  $I^2C$  bus system, but the requirement  $t_{SU; DAT} \ge 250$  ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line  $t_{rmax} + t_{SU; DAT} = 1000 + 250 = 1250$  ns (according to the Standard mode  $I^2C$  bus specification) before the SCL line is released.
- 6.  $C_b$  = total capacitance of the one bus line in pF.

Table 54. I <sup>2</sup>C 1 Mbps timing

| Characteristic                                                                               | Symbol                | Min.                               | Max.         | Unit |
|----------------------------------------------------------------------------------------------|-----------------------|------------------------------------|--------------|------|
| SCL Clock Frequency                                                                          | f <sub>SCL</sub>      | 0                                  | 1            | MHz  |
| Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 0.26                               | <del>_</del> | μs   |
| LOW period of the SCL clock                                                                  | t <sub>LOW</sub>      | 0.5                                | _            | μs   |
| HIGH period of the SCL clock                                                                 | t <sub>HIGH</sub>     | 0.26                               | _            | μs   |
| Set-up time for a repeated START condition                                                   | t <sub>SU</sub> ; STA | 0.26                               | _            | μs   |
| Data hold time for I <sub>2</sub> C bus devices                                              | t <sub>HD</sub> ; DAT | 0                                  | _            | μs   |
| Data set-up time                                                                             | t <sub>SU</sub> ; DAT | 50                                 | _            | ns   |
| Rise time of SDA and SCL signals                                                             | t <sub>r</sub>        | 20 +0.1C <sub>b</sub> <sup>1</sup> | 120          | ns   |
| Fall time of SDA and SCL signals                                                             | t <sub>f</sub>        | 20 +0.1C <sub>b</sub> <sup>1</sup> | 120          | ns   |
| Set-up time for STOP condition                                                               | t <sub>SU</sub> ; STO | 0.26                               | _            | μs   |
| Bus free time between STOP and START condition                                               | t <sub>BUF</sub>      | 0.5                                | _            | μs   |
| Pulse width of spikes that must be suppressed by the input filter                            | t <sub>SP</sub>       | 0                                  | 50           | ns   |

1.  $C_b$  = total capacitance of the one bus line in pF.



### 4.6.4 Improved Inter-Integrated Circuit Interface (MIPI-I3C) specifications

Unless otherwise specified, MIPI-I3C specifications are timed to/from the VIH and/or VIL signal points.

Table 55. MIPI-I3C specifications when communicating with legacy I<sup>2</sup>C devices

| Symbol                                        | Characteristic                                                    | 400 kHz/F                              | ast mode | 1 MHz/ Fa                              | Unit |     |
|-----------------------------------------------|-------------------------------------------------------------------|----------------------------------------|----------|----------------------------------------|------|-----|
|                                               |                                                                   | Min.                                   | Max.     | Min.                                   | Max. |     |
| f <sub>SCL</sub>                              | SCL Clock Frequency                                               | 0                                      | 0.4      | 0                                      | 1.0  | MHz |
| t <sub>SU_STA</sub>                           | Set-up time for a repeated START condition                        | 600                                    | _        | 260                                    | _    | ns  |
| Hold time<br>(repeated)<br>START<br>condition | t <sub>HD</sub> ; STA                                             | 600                                    | _        | 260                                    | _    | ns  |
| t <sub>LOW</sub>                              | LOW period of the SCL clock                                       | 1300                                   | _        | 500                                    | _    | ns  |
| t <sub>HIGH</sub>                             | HIGH period of the SCL clock                                      | 600                                    | _        | 260                                    | _    | ns  |
| t <sub>SU_DAT</sub>                           | Data set-up time                                                  | 100                                    | _        | 50                                     | _    | ns  |
| t <sub>HD_DAT</sub>                           | Data hold time for I <sub>2</sub> C bus devices                   | 0                                      | _        | 0                                      | _    | ns  |
| t <sub>f</sub>                                | Fall time of SDA and SCL signals                                  | 20 +<br>0.1C <sub>b</sub> <sup>1</sup> | 300      | 20 +<br>0.1C <sub>b</sub> <sup>1</sup> | 120  | ns  |
| t <sub>r</sub>                                | Rise time of SDA and SCL signals                                  | 20 +<br>0.1C <sub>b</sub> <sup>1</sup> | 300      | 20 +<br>0.1C <sub>b</sub> <sup>1</sup> | 120  | ns  |
| t <sub>SU_STO</sub>                           | Set-up time for STOP condition                                    | 600                                    | _        | 260                                    | _    | ns  |
| t <sub>BUF</sub>                              | Bus free time between STOP and START condition                    | 1.3                                    | _        | 0.5                                    | _    | μs  |
| t <sub>SP</sub>                               | Pulse width of spikes that must be suppressed by the input filter | 0                                      | 50       | 0                                      | 50   | ns  |

<sup>1.</sup>  $C_b$  = total capacitance of the one bus line in pF.

Table 56. MIPI-I3C open drain mode specifications

| Symbol                | Characteristic                          | Min.                                            | Max.  | Unit | Notes |
|-----------------------|-----------------------------------------|-------------------------------------------------|-------|------|-------|
| t <sub>LOW_OD</sub>   | LOW period of the SCL clock             | 200                                             | _     | ns   |       |
| t <sub>DIG_OD_L</sub> |                                         | t <sub>LOW_OD</sub> + t <sub>fDA_OD</sub> (min) | _     | ns   |       |
| t <sub>HIGH</sub>     | HIGH period of the SCL clock            | t <sub>CF</sub>                                 | 12    | ns   |       |
| t <sub>fDA_OD</sub>   | Fall time of SDA signal                 | 20 +0.1C <sub>b</sub>                           | 120   | ns   | 1     |
| t <sub>SU_OD</sub>    | Data set-up time during open drain mode | 3                                               | _     | ns   |       |
| t <sub>CAS</sub>      | Clock after START (S) Condition         |                                                 |       |      |       |
|                       | • ENTAS0                                | 38.4 n                                          | 1 μ   | s    |       |
|                       | • ENTAS1                                | 38.4 n                                          | 100 μ | s    |       |
|                       | • ENTAS2                                | 38.4 n                                          | 2 m   | s    |       |
|                       | • ENTAS3                                | 38.4 n                                          | 50 m  | s    |       |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 56. MIPI-I3C open drain mode specifications...continued

| Symbol                 | Characteristic                                                 | Min.                     | Max. | Unit | Notes |
|------------------------|----------------------------------------------------------------|--------------------------|------|------|-------|
| t <sub>CBP</sub>       | Clock before STOP (P) condition                                | t <sub>CAS</sub> (min)/2 | _    | ns   |       |
| t <sub>MMOverlap</sub> | Current master to secondary master overlap time during handoff | t <sub>DIG_OD_L</sub>    | _    | ns   |       |
| t <sub>AVAL</sub>      | Bus available condition                                        | 1                        | _    | μs   |       |
| t <sub>IDLE</sub>      | Bus idle condition                                             | 1                        | _    | ms   |       |
| t <sub>MMLock</sub>    | Time internal where new master not driving SDA low             | t <sub>AVAL</sub>        | _    | μs   |       |

<sup>1.</sup>  $C_b$  = total capacitance of the one bus line in pF.

Table 57. MIPI-I3C push-pull specifications for SDR and HDR-DDR modes

| Symbol                  | Characteristic                                    | Min.                                           | Тур. | Max.                                              | Unit | Notes |
|-------------------------|---------------------------------------------------|------------------------------------------------|------|---------------------------------------------------|------|-------|
| f <sub>SCL</sub>        | SCL Clock Frequency                               | 0.01                                           | 12   | 12.5                                              | MHz  |       |
| t <sub>LOW</sub>        | LOW period of the SCL clock                       | 24                                             | _    | _                                                 | ns   |       |
| t <sub>DIG_L</sub>      |                                                   | 32                                             | _    | _                                                 | ns   |       |
| t <sub>HIGH_MIXE</sub>  | HIGH period of the SCL clock for a mixed bus      | 24                                             | _    | _                                                 | ns   |       |
| t <sub>DIG_H_MIXE</sub> |                                                   | 32                                             | _    | 45                                                | ns   | 1     |
| t <sub>HIGH</sub>       | HIGH period of the SCL clock                      | 24                                             | _    | _                                                 | ns   |       |
| t <sub>DIG_H</sub>      |                                                   | 32                                             | _    | _                                                 | ns   |       |
| t <sub>SCO</sub>        | Clock in to data out for a slave                  | _                                              | _    | 12 <sup>2</sup>                                   | ns   |       |
| t <sub>CR</sub>         | SCL clock rise time                               | _                                              | _    | 150 x 1/<br>f <sub>SCL</sub><br>(capped at<br>60) | ns   |       |
| t <sub>CF</sub>         | SCL clock fall time                               | _                                              | _    | 150 x 1/<br>f <sub>SCL</sub><br>(capped at<br>60) | ns   |       |
| t <sub>HD_PP</sub>      | SDA signal data hold  • Master mode  • Slave mode | t <sub>CR</sub> + 3 and<br>t <sub>CF</sub> + 3 |      |                                                   | ns   |       |
| t <sub>SU_PP</sub>      | SDA signal setup                                  | 3                                              | _    | _                                                 | ns   |       |
| t <sub>CASr</sub>       | Clock after repeated START (Sr)                   | t <sub>CAS</sub> (min)                         | _    | _                                                 | ns   |       |
| t <sub>CBSr</sub>       | Clock before repeated START (Sr)                  | t <sub>CAS</sub> (min)/2                       | _    | _                                                 | ns   |       |
| C <sub>b</sub>          | Capacitive load per bus line                      | -                                              | _    | 50                                                | pF   |       |

<sup>1.</sup> When communicating with an I3C Device on a mixed Bus, the t<sub>DIG\_H\_MIXED</sub> period must be constrained in order to make sure that I<sup>2</sup>C devices do not interpret I3C signaling as valid I<sup>2</sup>C signaling.

MCXN23x

All information provided in this document is subject to legal disclaimers.

#### 2. It doesn't include output pad delay.



### 4.6.5 USB High-Speed PHY specifications

This section describes High-Speed PHY parameters. The high-speed PHY is capable of full and low-speed signaling as well. The USB PHY meets the electrical compliance requirements defined in the Universal Serial Bus Revision 2.0 Specification with the amendments below.

- · Universal Serial Bus Specification, Revision 2.0, 2000, with amendments including the ones listed below:
- Errata for "USB Revision 2.0 April 27, 2000" as of 12/7/2000
- Errata for "USB Revision 2.0 April 27, 2000" as of May 28, 2002
- Pull-up / Pull-down Resistors (USB Engineering Change Notice)
- Suspend Current Limit Changes (USB Engineering Change Notice)
- Device Capacitance (USB Engineering Change Notice)
- USB 2.0 Connect Timing Update (USB Engineering Change Notice as of April 4, 2013)
- USB 2.0 VBUS Max Limit (USB Engineering Change Notice)
- On-The-Go and Embedded Host Supplement to the USB Revision 2.0 Specification, Revision 2.0 version 1.1a, July 27, 2012
- Maximum VBUS Voltage (USB OTGEH Engineering Change Notice)
- Universal Serial Bus Micro-USB Cables and Connectors Specification, Revision 1.01, 2007

USB1\_VBUS pin is a detector function which is 5V tolerant and complies with the above specifications without needing any external voltage division components.

NOTE
The USB HS PHY does not support operation when VDD\_CORE is configured to 1.0V level

#### 4.6.6 CAN switching specifications

See General switching specifications.

### 4.6.7 I2S/SAI switching specifications

This section provides the AC timing for the I2S/SAI module in master mode (clocks are driven) and slave mode (clocks are input). All timing is given for non-inverted serial clock polarity (TCR2[BCP] = 0 and RCR2[BCP] = 0) and a non-inverted frame sync (TCR4[FSP] = 0 and RCR4[FSP] = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the bit clock signal (BCLK) and/or the frame sync (FS) signal shown in the following figures.

All timing shown is also with respect to input signal transitions of 3 ns and a 50 pF maximum load.

All information provided in this document is subject to legal disclaimers.

© 2025 NXP B.V. All rights reserved.

**Product Data Sheet** 

Table 58. I2S/SAI master mode timing

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               |      | _    | ns          |
|      | • OD mode                                                         | 20   |      |             |
|      | SD mode                                                           | 25   |      |             |
|      | • MD mode                                                         | 28.6 |      |             |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 40   | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 8.4  | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 1    | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | _    | 10   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 1    | _    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK                  |      |      |             |
|      | • P2 and P3                                                       | 14   | _    | ns          |
|      | • P1                                                              | 15.6 |      |             |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | _    | ns          |



Table 59. I2S/SAI slave mode timing

| Num. | Characteristic                                                  | Min.     | Max. | Unit        |
|------|-----------------------------------------------------------------|----------|------|-------------|
|      | Operating voltage                                               | 1.71     | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)  OD mode             | 40       | _    | ns          |
|      | • SD mode                                                       | 50       |      |             |
|      | MD mode                                                         | 50       |      |             |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)            | 45%      | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK  | 6        | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK    | 2        | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                   | _        | 20   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                 | -1.5     | _    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                | 6        | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                  | 2        |      | ns          |
| S19  | I2S_TX_FS input assertion for I2S_TXD output valid <sup>1</sup> | <u> </u> | 25   | ns          |

#### 1. Applies to first in each frame and only if the TCR4[FSE] bit is clear



### 4.6.8 Flexible IO controller (FlexIO)

Table 60. FlexIO Timing Specifications

| Symbol           | Description                                                                                                     | Min | Тур | Max | Unit | Notes |
|------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-------|
| t <sub>ODS</sub> | Output delay skew between any two FlexIO_Dx pins configured as outputs that toggle on same internal clock cycle | 0   |     | 8   | ns   | 1     |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 60. FlexIO Timing Specifications ...continued

| Symbol           | Description                                                                                                            | Min | Тур | Max | Unit | Notes |
|------------------|------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-------|
| t <sub>IDS</sub> | Input delay skew between any two FlexIO_Dx pins configured as inputs that are sampled on the same internal clock cycle | 0   |     | 8   | ns   | 1     |

<sup>1.</sup> Assumes pins muxed on same VDD\_Px domain with same load

### 4.7 Human Machine Interface (HMI) modules

### 4.7.1 Microphone (MIC)

The PDM microphones must meet the setup and hold timing requirements shown in Table 61 and Figure 27. The "k" factor value in Table 61 depends on the selected quality mode as shown in Table 62.

Table 61. Timing Parameters

| Parameter | Value                                                        |
|-----------|--------------------------------------------------------------|
| trs, tfs  | <=[floor (KxCLKDIV) -1]/[functional clock rate] <sup>1</sup> |
| trh, tfh  | >=0                                                          |

1. Depending on K value, the user must make sure floor(K x CLKDIV) > 1 to avoid timing problems

Table 62. K factor value

| Quality mode                          | K factor |
|---------------------------------------|----------|
| High Quality                          | 1/2      |
| Medium Quality, Very<br>Low Quality 0 | 1        |
| Low Quality, Very Low<br>Quality 1    | 2        |
| Very Low Quality 2                    | 4        |



### 4.7.2 General Purpose Input/Output (GPIO)

See General switching specifications.

MCXN23x

All information provided in this document is subject to legal disclaimers.

# 4.8 Security modules

### 4.8.1 Tamper

Table 63. Tamper electrical specifications

| Symbol | Description                                      | Min   | Тур   | Max   | Unit | Notes |
|--------|--------------------------------------------------|-------|-------|-------|------|-------|
|        | Tamper pin VBAT operating voltage                | 1.613 |       | 3.848 | V    |       |
|        | Tamper pin operating temperature                 | -64   |       | 143   | °C   | 1     |
|        | Temperature Tamper Detect assertion              |       |       |       |      | 1     |
|        | low temperature detect                           | -64   | -50   | -38   | °C   |       |
|        | high temperature detect                          | 128   | 135   | 143   | °C   |       |
|        | Temperature Tamper No flag range                 | -37   |       | 125   | °C   | 1     |
|        | Temperature tamper detect VBAT operating voltage | 1.613 |       | 3.848 | V    |       |
|        | Low Voltage Detect Threshold                     | 1.613 | 1.656 | 1.698 | V    |       |
|        | High Voltage Detect Threshold                    | 3.65  | 3.75  | 3.848 | V    |       |
|        | Voltage Tamper Detect operational temperature    |       |       |       |      | 1     |
|        | no false alarms                                  | -38   |       | 125   | °C   |       |
|        | with possible false alarms                       | -64   |       | 143   | °C   |       |
|        | Clock tamper detect assertion                    | Ref   |       |       |      |       |
|        | Clock tamper detect VBAT operating voltage       | 1.613 |       | 3.848 | V    |       |
|        | Clock tamper detect operating temperature        | -64   |       | 143   | °C   | 1     |

<sup>1.</sup> Temperature specifications in this table are all for junction temperature.

# 5 Package dimensions

### 5.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to nxp.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |  |  |
|------------------------------------------|-------------------------------|--|--|
| VFBGA184                                 | 98ASA01888D                   |  |  |
| HLQFP100                                 | 98ASA02131D                   |  |  |
| HDQFP172                                 | 98ASA01107D                   |  |  |

MCXN23x

# 6 Pinout

# 6.1 MCXN23x Signal Multiplexing and Pin Assignments

The signal multiplexing and pin assignments are provided in an Excel file attached to this document:

- 1. Click the paperclip symbol on the left side of the PDF window.
- 2. Double-click on the Excel file to open it.
- 3. Select the MCXN23x\_Pinmux tab.

The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

However, pinout table is also given below:

Table 64. Pinmux Assignments

| Pin Name | 184BGA Ball | 172HDQFP ALL | 100HLQFP | Pinmux Assignment       | Pad Settings           | Alternate Functions   |
|----------|-------------|--------------|----------|-------------------------|------------------------|-----------------------|
| P1_8     | A1          | 172          | 1        | <b>ALT0</b> - P1_8      | IO Supply - VDD        | ISP - UART_RXD        |
|          |             |              |          | ALT1 - TRACE_DATA0      | Pad type - MED+I2C+I3C | ANALOG - ADC1_A8      |
|          |             |              |          | <b>ALT2</b> - FC4_P0    | Default - DIS          | VDD SYS -             |
|          |             |              |          | <b>ALT3</b> - FC5_P4    |                        | WUU0_IN10/LPTMR1_ALT3 |
|          |             |              |          | ALT4 - CT_INP8          |                        |                       |
|          |             |              |          | ALT6 - FLEXIO0_D16      |                        |                       |
|          |             |              |          | ALT7 - SmartDMA_PIO4    |                        |                       |
|          |             |              |          | <b>ALT10</b> - I3C1_SDA |                        |                       |
| P1_9     | B1          | 1            | 2        | <b>ALT0</b> - P1_9      | IO Supply - VDD        | ISP - UART_TXD        |
|          |             |              |          | ALT1 - TRACE_DATA1      | Pad type - MED+I2C     | ANALOG - ADC1_A9      |
|          |             |              |          | <b>ALT2</b> - FC4_P1    | Default - DIS          |                       |
|          |             |              |          | <b>ALT3</b> - FC5_P5    |                        |                       |
|          |             |              |          | ALT4 - CT_INP9          |                        |                       |
|          |             |              |          | ALT6 - FLEXIO0_D17      |                        |                       |
|          |             |              |          | ALT7 - SmartDMA_PIO5    |                        |                       |
|          |             |              |          | ALT10 - I3C1_SCL        |                        |                       |
| P1_10    | С3          | 2            | 3        | <b>ALT0</b> - P1_10     | IO Supply - VDD        | ISP - CAN_TXD         |
|          |             |              |          | ALT1 - TRACE_DATA2      | Pad type - MED         | ANALOG - ADC1_A10     |
|          |             |              |          | <b>ALT2</b> - FC4_P2    | Default - DIS          |                       |
|          |             |              |          | <b>ALT3</b> - FC5_P6    |                        |                       |
|          |             |              |          | ALT4 - CT2_MAT0         |                        |                       |
|          |             |              |          | ALT6 - FLEXIO0_D18      |                        |                       |
|          |             |              |          | ALT7 - SmartDMA_PIO6    |                        |                       |
|          |             |              |          | ALT11 - CAN0_TXD        |                        |                       |
| P1_11    | D3          | 3            | 4        | <b>ALT0</b> - P1_11     | IO Supply - VDD        | ISP - CAN_RXD         |
|          |             |              |          | ALT1 - TRACE_DATA3      | Pad type - MED         | ANALOG - ADC1_A11     |
|          |             |              |          | <b>ALT2</b> - FC4_P3    | Default - DIS          | VDD SYS - WUU0_IN11   |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball | 172HDQFP ALL | 100HLQFP | Pinmux Assignment       | Pad Settings           | Alternate Functions |
|----------|-------------|--------------|----------|-------------------------|------------------------|---------------------|
|          |             |              |          | ALT4 - CT2_MAT1         |                        |                     |
|          |             |              |          | ALT6 - FLEXIO0_D19      |                        |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO7    |                        |                     |
|          |             |              |          | <b>ALT10</b> - I3C1_PUR |                        |                     |
|          |             |              |          | ALT11 - CAN0_RXD        |                        |                     |
| P1_12    | D2          | 4            | 5        | <b>ALT0</b> - P1_12     | IO Supply - VDD        | ANALOG - ADC1_A12   |
|          |             |              |          | ALT1 - TRACE_CLK        | Pad type - MED         | VDD SYS - WUU0_IN12 |
|          |             |              |          | <b>ALT2</b> - FC4_P4    | Default - DIS          |                     |
|          |             |              |          | <b>ALT3</b> - FC3_P0    |                        |                     |
|          |             |              |          | ALT4 - CT2_MAT2         |                        |                     |
|          |             |              |          | ALT6 - FLEXIO0_D20      |                        |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO8    |                        |                     |
|          |             |              |          | ALT11 - CAN1_RXD        |                        |                     |
| P1_13    | D1          | 5            | 6        | <b>ALT0</b> - P1_13     | IO Supply - VDD        | ANALOG - ADC1_A13   |
|          |             |              |          | ALT1 - TRIG_IN3         | Pad type - MED         |                     |
|          |             |              |          | <b>ALT2</b> - FC4_P5    | Default - DIS          |                     |
|          |             |              |          | <b>ALT3</b> - FC3_P1    |                        |                     |
|          |             |              |          | ALT4 - CT2_MAT3         |                        |                     |
|          |             |              |          | ALT6 - FLEXIO0_D21      |                        |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO9    |                        |                     |
|          |             |              |          | ALT11 - CAN1_TXD        |                        |                     |
| P1_14    | D4          | 6            | 7        | <b>ALT0</b> - P1_14     | IO Supply - VDD        | ANALOG - ADC1_A14   |
|          |             |              |          | <b>ALT2</b> - FC4_P6    | Pad type - MED         |                     |
|          |             |              |          | <b>ALT3</b> - FC3_P2    | Default - DIS          |                     |
|          |             |              |          | ALT4 - CT_INP10         |                        |                     |
|          |             |              |          | ALT6 - FLEXIO0_D22      |                        |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO10   |                        |                     |
| P1_15    | E4          | 7            | 8        | <b>ALT0</b> - P1_15     | IO Supply - VDD        | ANALOG - ADC1_A15   |
|          |             |              |          | <b>ALT3</b> - FC3_P3    | Pad type - MED         | VDD SYS - WUU0_IN13 |
|          |             |              |          | ALT4 - CT_INP11         | Default - DIS          |                     |
|          |             |              |          | ALT6 - FLEXIO0_D23      |                        |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO11   |                        |                     |
|          |             |              |          | <b>ALT10</b> - I3C1_PUR |                        |                     |
| P1_16    | F6          | 8            |          | <b>ALT0</b> - P1_16     | IO Supply - VDD        | ANALOG - ADC1_A16   |
|          |             |              |          | <b>ALT2</b> - FC5_P0    | Pad type - MED+I2C+I3C | VDD SYS - WUU0_IN14 |
|          |             |              |          |                         | t .                    |                     |

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball | 172HDQFP ALL | 100HLQFP | Pinmux Assignment       | Pad Settings       | Alternate Functions |
|----------|-------------|--------------|----------|-------------------------|--------------------|---------------------|
|          |             |              |          | ALT4 - CT_INP12         |                    |                     |
|          |             |              |          | ALT6 - FLEXIO0_D24      |                    |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO12   |                    |                     |
|          |             |              |          | <b>ALT10</b> - I3C1_SDA |                    |                     |
| P1_17    | F4          | 9            |          | <b>ALT0</b> - P1_17     | IO Supply - VDD    | ANALOG - ADC1_A17   |
|          |             |              |          | <b>ALT2</b> - FC5_P1    | Pad type - MED+I2C |                     |
|          |             |              |          | <b>ALT3</b> - FC3_P5    | Default - DIS      |                     |
|          |             |              |          | ALT4 - CT_INP13         |                    |                     |
|          |             |              |          | ALT6 - FLEXIO0_D25      |                    |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO13   |                    |                     |
|          |             |              |          | <b>ALT10</b> - I3C1_SCL |                    |                     |
| P1_18    | G4          | 10           |          | <b>ALT0</b> - P1_18     | IO Supply - VDD    | ANALOG - ADC1_A18   |
|          |             |              |          | ALT1 - FREQME_CLK_IN0   | Pad type - MED     |                     |
|          |             |              |          | <b>ALT2</b> - FC5_P2    | Default - DIS      |                     |
|          |             |              |          | <b>ALT3</b> - FC3_P6    |                    |                     |
|          |             |              |          | ALT4 - CT3_MAT0         |                    |                     |
|          |             |              |          | ALT6 - FLEXIO0_D26      |                    |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO14   |                    |                     |
|          |             |              |          | ALT11 - CAN0_TXD        |                    |                     |
| P1_19    | G5          | 11           |          | <b>ALT0</b> - P1_19     | IO Supply - VDD    | ANALOG - ADC1_A19   |
|          |             |              |          | ALT1 - FREQME_CLK_IN1   | Pad type - MED     | VDD SYS - WUU0_IN15 |
|          |             |              |          | <b>ALT2</b> - FC5_P3    | Default - DIS      |                     |
|          |             |              |          | <b>ALT4</b> - CT3_MAT1  |                    |                     |
|          |             |              |          | ALT6 - FLEXIO0_D27      |                    |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO15   |                    |                     |
|          |             |              |          | ALT11 - CAN0_RXD        |                    |                     |
| RESET_B  | F3          | 12           | 9        |                         | IO Supply - VDD    |                     |
|          |             |              |          |                         | Pad type - RST     |                     |
|          |             |              |          |                         | Default - RESET_B  |                     |
| P1_30    | F1          | 13           | 10       | <b>ALT0</b> - P1_30     | IO Supply - VDD    | ANALOG - XTAL48M    |
|          |             |              |          | ALT1 - TRIG_OUT3        | Pad type - MED     |                     |
|          |             |              |          | ALT4 - CT_INP16         | Default - DIS      |                     |
|          |             |              |          | ALT10 - SAI0_MCLK       |                    |                     |
| P1_31    | F2          | 14           | 11       | <b>ALT0</b> - P1_31     | IO Supply - VDD    | ANALOG - EXTAL48M   |
|          |             |              |          | ALT1 - TRIG_IN4         | Pad type - MED     |                     |
|          |             |              |          | ALT4 - CT_INP17         | Default - DIS      |                     |

Table 64. Pinmux Assignments...continued

| Pin Name     | 184BGA Ball  | 172HDQFP ALL | 100HLQFP | Pinmux Assignment                                                                                            | Pad Settings                                     | Alternate Functions      |
|--------------|--------------|--------------|----------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------|
| vss          | D6,E5,G2,H5, | 15           | 0        |                                                                                                              | IO Supply - VDD                                  |                          |
| VDD_CORE     | K10,L11      | 16           | 12       |                                                                                                              | IO Supply - VDD                                  |                          |
| VDD_LDO_CORE | К6           | 17           | 13       |                                                                                                              | IO Supply - VDD                                  | ANALOG<br>- VDD_LDO_CORE |
| VDD          | G7,H6,H8,    | 18           | 13       |                                                                                                              | IO Supply - VDD                                  |                          |
| VDD_P2       | K8,L7        | 19           | 13       |                                                                                                              | IO Supply - VDD_P2                               |                          |
| VSS          | D6,E5,G2,H5, |              | 0        |                                                                                                              | IO Supply - VDD_P2                               |                          |
| P2_0         | H2           | 20           | 14       | ALT0 - P2_0  ALT1 - TRIG_IN5  ALT5 - PWM1_A3  ALT6 - FLEXIO0_D8  ALT7 - SmartDMA_PIO20  ALT10 - SAI0_RX_BCLK | IO Supply - VDD_P2 Pad type - FAST Default - DIS |                          |
| P2_1         | H1           | 21           | 15       | ALT0 - P2_1  ALT1 - TRACE_CLK  ALT5 - PWM1_B3  ALT6 - FLEXIO0_D9  ALT7 - SmartDMA_PIO21  ALT10 - SAI0_RX_FS  | IO Supply - VDD_P2 Pad type - FAST Default - DIS |                          |
| P2_2         | Н3           | 22           | 16       | ALT0 - P2_2 ALT1 - CLKOUT ALT5 - PWM1_A2 ALT6 - FLEXIO0_D10 ALT7 - SmartDMA_PIO22 ALT10 - SAI0_TXD0          | IO Supply - VDD_P2 Pad type - FAST Default - DIS | VDD SYS - WUU0_IN16      |
| P2_3         | J3           | 23           | 17       | ALT0 - P2_3  ALT5 - PWM1_B2  ALT6 - FLEXIO0_D11  ALT7 - SmartDMA_PIO23  ALT10 - SAI0_RXD0                    | IO Supply - VDD_P2 Pad type - FAST Default - DIS |                          |
| P2_4         | кз           | 24           | 18       | ALT0 - P2_4  ALT5 - PWM1_A1  ALT6 - FLEXIO0_D12  ALT7 - SmartDMA_PIO24  ALT10 - SAI0_RXD1                    | IO Supply - VDD_P2 Pad type - FAST Default - DIS | VDD SYS - WUU0_IN17      |

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball | 172HDQFP ALL | 100HLQFP              | Pinmux Assignment        | Pad Settings       | Alternate Functions |
|----------|-------------|--------------|-----------------------|--------------------------|--------------------|---------------------|
| P2_5     | K1          | 25           | 19                    | <b>ALT0</b> - P2_5       | IO Supply - VDD_P2 |                     |
|          |             |              |                       | ALT1 - TRIG_OUT3         | Pad type - FAST    |                     |
|          |             |              | <b>ALT5</b> - PWM1_B1 | Default - DIS            |                    |                     |
|          |             |              |                       | ALT6 - FLEXIO0_D13       |                    |                     |
|          |             |              |                       | ALT7 - SmartDMA_PIO25    |                    |                     |
|          |             |              |                       | <b>ALT10</b> - SAI0_TXD1 |                    |                     |
| NONE     |             | 26           |                       |                          | IO Supply - VDD_P2 |                     |
| NONE     |             | 27           |                       |                          | IO Supply - VDD_P2 |                     |
| P2_6     | K2          | 28           | 20                    | <b>ALT0</b> - P2_6       | IO Supply - VDD_P2 |                     |
|          |             |              |                       | ALT1 - TRIG_IN4          | Pad type - FAST    |                     |
|          |             |              |                       | <b>ALT5</b> - PWM1_A0    | Default - DIS      |                     |
|          |             |              |                       | ALT6 - FLEXIO0_D14       |                    |                     |
|          |             |              |                       | ALT7 - SmartDMA_PIO26    |                    |                     |
|          |             |              |                       | ALT10 - SAIO_TX_BCLK     |                    |                     |
| P2_7     | L2          | 29           | 21                    | <b>ALT0</b> - P2_7       | IO Supply - VDD_P2 |                     |
|          |             |              |                       | ALT1 - TRIG_IN5          | Pad type - FAST    |                     |
|          |             |              |                       | <b>ALT5</b> - PWM1_B0    | Default - DIS      |                     |
|          |             |              |                       | ALT6 - FLEXIO0_D15       |                    |                     |
|          |             |              |                       | ALT7 - SmartDMA_PIO27    |                    |                     |
|          |             |              |                       | ALT10 - SAI0_TX_FS       |                    |                     |
| P2_8     | M2          | 30           | -                     | <b>ALT0</b> - P2_8       | IO Supply - VDD_P2 |                     |
|          |             |              |                       | ALT1 - TRACE_DATA0       | Pad type - FAST    |                     |
|          |             |              |                       | ALT5 - PWM1_X0           | Default - DIS      |                     |
|          |             |              |                       | ALT6 - FLEXIO0_D16       |                    |                     |
|          |             |              |                       | ALT7 - SmartDMA_PIO28    |                    |                     |
|          |             |              |                       | <b>ALT10</b> - SAI1_TXD0 |                    |                     |
| P2_9     | M1          | 31           | -                     | <b>ALT0</b> - P2_9       | IO Supply - VDD_P2 |                     |
|          |             |              |                       | ALT1 - TRACE_DATA1       | Pad type - FAST    |                     |
|          |             |              |                       | <b>ALT5</b> - PWM1_X1    | Default - DIS      |                     |
|          |             |              |                       | ALT6 - FLEXIO0_D17       |                    |                     |
|          |             |              |                       | ALT7 - SmartDMA_PIO29    |                    |                     |
|          |             |              |                       | <b>ALT10</b> - SAI1_RXD0 |                    |                     |
| P2_10    | M3          | 32           |                       | <b>ALT0</b> - P2_10      | IO Supply - VDD_P2 |                     |
|          |             |              |                       | ALT1 - TRACE_DATA2       | Pad type - FAST    |                     |
|          |             |              |                       | <b>ALT5</b> - PWM1_X2    | Default - DIS      |                     |
|          |             |              |                       | ALT6 - FLEXIO0_D18       |                    |                     |

Table continues on the next page...

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball  | 172HDQFP ALL | 100HLQFP | Pinmux Assignment     | Pad Settings       | Alternate Functions                       |
|----------|--------------|--------------|----------|-----------------------|--------------------|-------------------------------------------|
|          |              |              |          | ALT7 - SmartDMA_PIO31 |                    |                                           |
|          |              |              |          | ALT10 - SAI1_RXD1     |                    |                                           |
| P2_11    | N4           | 33           |          | <b>ALT0</b> - P2_11   | IO Supply - VDD_P2 |                                           |
|          |              |              |          | ALT1 - TRACE_DATA3    | Pad type - FAST    |                                           |
|          |              |              |          | <b>ALT5</b> - PWM1_X3 | Default - DIS      |                                           |
|          |              |              |          | ALT6 - FLEXIO0_D19    |                    |                                           |
|          |              |              |          | ALT7 - SmartDMA_PIO30 |                    |                                           |
|          |              |              |          | ALT10 - SAI1_TXD1     |                    |                                           |
| VSS      | D6,E5,G2,H5, | 34           | 0        |                       | IO Supply - VDD_P2 |                                           |
| VDD_P2   | K8,L7        | 35           |          |                       | IO Supply - VDD_P2 |                                           |
| VDD_P4   | N5,P4,       | 36           |          |                       | IO Supply - VDD_P4 |                                           |
| VSS_P4   | P6,P7,P9,    | 37           |          |                       | IO Supply - VDD_P4 |                                           |
| P4_0     | P1           | 38           | 22       | <b>ALT0</b> - P4_0    | IO Supply - VDD_P4 | ANALOG - ADC0_A0                          |
|          |              |              |          | ALT1 - TRIG_IN6       | Pad type - SLOW    | VDD SYS - WUU0_IN18                       |
|          |              |              |          | <b>ALT2</b> - FC2_P0  | Default - DIS      |                                           |
|          |              |              |          | ALT4 - CT_INP16       |                    |                                           |
|          |              |              |          | ALT7 - SmartDMA_PIO24 |                    |                                           |
| NONE     |              | 39           |          |                       |                    |                                           |
| NONE     |              | 40           |          |                       |                    |                                           |
| P4_1     | P2           | 41           | 23       | <b>ALT0</b> - P4_1    | IO Supply - VDD_P4 | ANALOG - ADC0_B0                          |
|          |              |              |          | ALT1 - TRIG_IN7       | Pad type - SLOW    |                                           |
|          |              |              |          | <b>ALT2</b> - FC2_P1  | Default - DIS      |                                           |
|          |              |              |          | ALT4 - CT_INP17       |                    |                                           |
|          |              |              |          | ALT7 - SmartDMA_PIO25 |                    |                                           |
| P4_2     | T1           | 42           | 24       | <b>ALT0</b> - P4_2    | IO Supply - VDD_P4 | ANALOG                                    |
|          |              |              |          | ALT1 - TRIG_IN6       | Pad type - SLOW    | - ADC0_A4/ADC1_A4/<br>CMP0_IN4N/CMP1_IN4N |
|          |              |              |          | <b>ALT2</b> - FC2_P2  | Default - DIS      |                                           |
|          |              |              |          | ALT4 - CT_INP12       |                    |                                           |
|          |              |              |          | ALT7 - SmartDMA_PIO26 |                    |                                           |
| P4_3     | U1           | 43           | 25       | <b>ALT0</b> - P4_3    | IO Supply - VDD_P4 | ANALOG                                    |
|          |              |              |          | ALT1 - TRIG_IN7       | Pad type - SLOW    | - ADC0_B4/ADC1_B4/<br>CMP0_IN5N/CMP1_IN5N |
|          |              |              |          | <b>ALT2</b> - FC2_P3  | Default - DIS      | VDD SYS - WUU0_IN19                       |
|          |              |              |          | ALT4 - CT_INP13       |                    |                                           |
|          |              |              |          | ALT7 - SmartDMA_PIO27 |                    |                                           |

Table 64. Pinmux Assignments...continued

| Pin Name   | 184BGA Ball | 172HDQFP ALL | 100HLQFP | Pinmux Assignment      | Pad Settings       | Alternate Functions   |
|------------|-------------|--------------|----------|------------------------|--------------------|-----------------------|
| P4_4       | M6          | 44           | 26       | <b>ALT0</b> - P4_4     | IO Supply - VDD_P4 | ANALOG - ADC1_A0      |
|            |             |              |          | <b>ALT2</b> - FC2_P4   | Pad type - SLOW    |                       |
|            |             |              |          | ALT4 - CT_INP14        | Default - DIS      |                       |
|            |             |              |          | ALT7 - SmartDMA_PIO28  |                    |                       |
| NONE       |             | 45           |          |                        |                    |                       |
| NONE       |             | 46           |          |                        |                    |                       |
| P4_5       | M8          | 47           | 27       | <b>ALT0</b> - P4_5     | IO Supply - VDD_P4 | ANALOG - ADC1_B0      |
|            |             |              |          | <b>ALT2</b> - FC2_P5   | Pad type - SLOW    |                       |
|            |             |              |          | ALT4 - CT_INP15        | Default - DIS      |                       |
|            |             |              |          | ALT7 - SmartDMA_PIO29  |                    |                       |
| NONE       |             | 48           |          |                        |                    |                       |
| P4_6       | N7          | 49           | 28       | <b>ALT0</b> - P4_6     | IO Supply - VDD_P4 | ANALOG -              |
|            |             |              |          | ALT1 - TRIG_OUT4       | Pad type - SLOW    | ADC0_A3/ADC1_A3       |
|            |             |              |          | <b>ALT2</b> - FC2_P6   | Default - DIS      |                       |
|            |             |              |          | ALT4 - CT_INP18        |                    |                       |
|            |             |              |          | ALT7 - SmartDMA_PIO30  |                    |                       |
| P4_7       | T4          | 50           |          | <b>ALT0</b> - P4_7     | IO Supply - VDD_P4 |                       |
|            |             |              |          | ALT4 - CT_INP19        | Pad type - SLOW    |                       |
|            |             |              |          | ALT7 - SmartDMA_PIO31  | Default - DIS      |                       |
| ANA_7      | U4          | 51           |          |                        | IO Supply - VDD_P4 | ANALOG - VREFI/VREFO/ |
|            |             |              |          |                        | Pad type - ANA     | ADC0_A7/ADC1_A7       |
| P4_7/ANA_7 |             |              | 29       | <b>ALT0</b> - P4_7     | IO Supply - VDD_P4 | ANALOG - VREFI/VREFO/ |
|            |             |              |          | ALT4 - CT_INP19        | Pad type - SLOW    | ADC0_A7/ADC1_A7       |
|            |             |              |          | ALT7 - SmartDMA_PIO31  | Default - DIS      |                       |
| VDD_ANA    | R4          | 52           | 30       |                        | IO Supply - VDD_P4 |                       |
| VREFH      | R5          | 53           | 31       |                        | IO Supply - VDD_P4 | ANALOG - VREFH        |
| VREFL      | R6          | 54           | 32       |                        | IO Supply - VDD_P4 | ANALOG - VREFL        |
| VSS_P4     | P6,P7,P9,   | 55           | 33       |                        | IO Supply - VDD_P4 |                       |
| VDD_P4     | N5,P4,      | 56           | 34       |                        | IO Supply - VDD_P4 |                       |
| P4_12      | Т6          | 57           | 35       | <b>ALT0</b> - P4_12    | IO Supply - VDD_P4 | ANALOG -              |
|            |             |              |          | <b>ALT2</b> - FC2_P0   | Pad type - SLOW    | ADC0_A5/ADC1_A5       |
|            |             |              |          | <b>ALT4</b> - CT4_MAT0 | Default - DIS      | VDD SYS - WUU0_IN20   |
|            |             |              |          | ALT6 - FLEXIOO_D20     |                    |                       |
|            |             |              |          | ALT11 - CAN0_RXD       |                    |                       |

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball | 172HDQFP ALL | 100HLQFP        | Pinmux Assignment      | Pad Settings       | Alternate Functions |
|----------|-------------|--------------|-----------------|------------------------|--------------------|---------------------|
| P4_13    | Т7          | 58           | 36              | <b>ALT0</b> - P4_13    | IO Supply - VDD_P4 | ANALOG -            |
|          |             |              | ALT1 - TRIG_IN8 | Pad type - SLOW        | ADC0_B5/ADC1_B5    |                     |
|          |             |              |                 | <b>ALT2</b> - FC2_P1   | Default - DIS      |                     |
|          |             |              |                 | ALT3 - USB1_OTGn_ID    |                    |                     |
|          |             |              |                 | <b>ALT4</b> - CT4_MAT1 |                    |                     |
|          |             |              |                 | ALT6 - FLEXIO0_D21     |                    |                     |
|          |             |              |                 | ALT11 - CAN0_TXD       |                    |                     |
| NONE     |             | 59           |                 |                        |                    |                     |
| P4_14    | N8          | 60           |                 | <b>ALT0</b> - P4_14    | IO Supply - VDD_P4 |                     |
|          |             |              |                 | ALT4 - CT4_MAT2        | Pad type - SLOW    |                     |
|          |             |              |                 | ALT6 - FLEXIO0_D22     | Default - DIS      |                     |
| P4_15    | Т8          | 61           | 37              | <b>ALT0</b> - P4_15    | IO Supply - VDD_P4 | ANALOG -            |
|          |             |              |                 | ALT1 - TRIG_OUT4       | Pad type - SLOW    | ADC0_A1/CMP0_IN4P   |
|          |             |              |                 | ALT3                   | Default - DIS      | VDD SYS - WUU0_IN21 |
|          |             |              |                 | - USB1_Vbusvalid_EXT   |                    |                     |
|          |             |              |                 | ALT4 - CT4_MAT3        |                    |                     |
|          |             |              |                 | ALT6 - FLEXIO0_D23     |                    |                     |
|          |             |              |                 | ALT11 - CAN1_RXD       |                    |                     |
| P4_16    | R8          | 62           | 38              | <b>ALT0</b> - P4_16    | IO Supply - VDD_P4 | ANALOG - ADC0_A6    |
|          |             |              |                 | <b>ALT2</b> - FC2_P2   | Pad type - SLOW    |                     |
|          |             |              |                 | ALT3 - USB1_OTGn_PWR   | Default - DIS      |                     |
|          |             |              |                 | <b>ALT4</b> - CT3_MAT0 |                    |                     |
|          |             |              |                 | ALT6 - FLEXIO0_D24     |                    |                     |
|          |             |              |                 | ALT11 - CAN1_TXD       |                    |                     |
| P4_17    | R9          | 63           | 39              | <b>ALT0</b> - P4_17    | IO Supply - VDD_P4 | ANALOG - ADC0_B6    |
|          |             |              |                 | ALT1 - TRIG_IN9        | Pad type - SLOW    |                     |
|          |             |              |                 | <b>ALT2</b> - FC2_P3   | Default - DIS      |                     |
|          |             |              |                 | ALT3 - USB1_OTGn_OC    |                    |                     |
|          |             |              |                 | <b>ALT4</b> - CT3_MAT1 |                    |                     |
|          |             |              |                 | ALT6 - FLEXIO0_D25     |                    |                     |
| NONE     |             | 64           |                 |                        |                    |                     |
| P4_18    | N10         | 65           |                 | <b>ALT0</b> - P4_18    | IO Supply - VDD_P4 |                     |
|          |             |              |                 | <b>ALT4</b> - CT3_MAT2 | Pad type - SLOW    |                     |
|          |             |              |                 | ALT6 - FLEXIOO_D26     | Default - DIS      |                     |
| P4_19    | R10         | 66           |                 | <b>ALT0</b> - P4_19    | IO Supply - VDD_P4 | ANALOG -            |
|          |             |              |                 | ALT1 - TRIG_OUT5       | Pad type - SLOW    | ADC0_B1/CMP1_IN4P   |

Table 64. Pinmux Assignments...continued

| Pin Name  | 184BGA Ball | 172HDQFP ALL | 100HLQFP | Pinmux Assignment    | Pad Settings         | Alternate Functions |
|-----------|-------------|--------------|----------|----------------------|----------------------|---------------------|
|           |             |              |          | ALT4 - CT3_MAT3      | Default - DIS        |                     |
|           |             |              |          | ALT6 - FLEXIO0_D27   |                      |                     |
| P4_20     | T10         | 67           |          | <b>ALT0</b> - P4_20  | IO Supply - VDD_P4   | ANALOG - ADC1_A6    |
|           |             |              |          | ALT1 - TRIG_IN8      | Pad type - SLOW      |                     |
|           |             |              |          | <b>ALT2</b> - FC2_P4 | Default - DIS        |                     |
|           |             |              |          | ALT4 - CT2_MAT0      |                      |                     |
|           |             |              |          | ALT6 - FLEXIO0_D28   |                      |                     |
| P4_21     | T11         | 68           |          | <b>ALT0</b> - P4_21  | IO Supply - VDD_P4   | ANALOG - ADC1_B6    |
|           |             |              |          | ALT1 - TRIG_IN9      | Pad type - SLOW      |                     |
|           |             |              |          | <b>ALT2</b> - FC2_P5 | Default - DIS        |                     |
|           |             |              |          | ALT4 - CT2_MAT1      |                      |                     |
|           |             |              |          | ALT6 - FLEXIO0_D29   |                      |                     |
| NONE      |             | 69           |          |                      |                      |                     |
| P4_22     | T12         | 70           |          | <b>ALT0</b> - P4_22  | IO Supply - VDD_P4   |                     |
|           |             |              |          | ALT4 - CT2_MAT2      | Pad type - SLOW      |                     |
|           |             |              |          | ALT6 - FLEXIO0_D30   | Default - DIS        |                     |
| P4_23     | U12         | 71           |          | <b>ALT0</b> - P4_23  | IO Supply - VDD_P4   | ANALOG - ADC0_A2/   |
|           |             |              |          | ALT1 - TRIG_OUT5     | Pad type - SLOW      | ADC0_B2/ADC1_B3     |
|           |             |              |          | <b>ALT2</b> - FC2_P6 | Default - DIS        |                     |
|           |             |              |          | ALT4 - CT2_MAT3      |                      |                     |
|           |             |              |          | ALT6 - FLEXIO0_D31   |                      |                     |
| VSS_P4    | P6,P7,P9,   | 72           |          |                      | IO Supply - VDD_P4   |                     |
| VDD_P4    | N5,P4,      | 73           |          |                      | IO Supply - VDD_P4   |                     |
| VSS       | J4,J8,      |              | 0        |                      | IO Supply - VDD_USB  |                     |
| USB1_DP   | R13         | 74           | 40       |                      | IO Supply - VDD_USB  | ANALOG - USB1_DP    |
|           |             |              |          |                      | Pad type - ANA       |                     |
| USB1_DM   | R14         | 75           | 41       |                      | IO Supply - VDD_USB  | ANALOG - USB1_DM    |
|           |             |              |          |                      | Pad type - ANA       |                     |
| USB1_ID   | P11         |              |          |                      | IO Supply - VDD_USB  | ANALOG - USB1_ID    |
|           |             |              |          |                      | Pad type - ANA       |                     |
| USB1_VBUS | U14         | 76           | 42       |                      | IO Supply - VDD_USB  | ANALOG - USB1_VBUS  |
|           |             |              |          |                      | Pad type - VDDINT_5V |                     |
| VSS       | J4,J8,      | 77           | 43       |                      | IO Supply - VDD_USB  |                     |
| VDD_USB   | R12         | 78           | 44       |                      | IO Supply - VDD_USB  |                     |

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball | 172HDQFP ALL | 100HLQFP | Pinmux Assignment                                                    | Pad Settings                                        | Alternate Functions          |
|----------|-------------|--------------|----------|----------------------------------------------------------------------|-----------------------------------------------------|------------------------------|
| NONE     |             | 79           | 45       |                                                                      |                                                     |                              |
| NONE     |             | 80           | 46       |                                                                      |                                                     |                              |
| VSS      | J4,J8,      | 81           | 0        |                                                                      | IO Supply - VDD_BAT                                 |                              |
| VDD_BAT  | T17         | 82           | 47       |                                                                      | IO Supply - VDD_BAT                                 |                              |
| P5_0     | U16         | 83           | 48       | <b>ALT0</b> - P5_0 <b>ALT1</b> - TRIG_IN10 <b>ALT2</b> - LPTMR0_ALT2 | IO Supply - VDD_BAT Pad type - AON Default - DIS    | ANALOG -<br>EXTAL32K/ADC1_B8 |
| P5_1     | U17         | 84           | 49       | <b>ALT0</b> - P5_1 <b>ALT1</b> - TRIG_OUT6 <b>ALT2</b> - LPTMR1_ALT2 | IO Supply - VDD_BAT Pad type - AON Default - DIS    | ANALOG -<br>XTAL32K/ADC1_B9  |
| P5_2     | M10         | 85           | 50       | ALT0 - P5_2  ALT1 - VBAT_WAKEUP_b  ALT2 - SPC_LPREQ  ALT3 - TAMPER0  | IO Supply - VDD_BAT  Pad type - RST  Default - ALT1 | ANALOG - ADC1_B10            |
| P5_3     | N11         | 86           | 51       | ALT0 - P5_3 ALT1 - TRIG_IN11 ALT2 - RTC_CLKOUT ALT3 - TAMPER1        | IO Supply - VDD_BAT  Pad type - AON  Default - DIS  | ANALOG - ADC1_B11            |
| P5_4     | M12         | 87           |          | ALT0 - P5_4 ALT1 - TRIG_OUT7 ALT2 - SPC_LPREQ ALT3 - TAMPER2         | IO Supply - VDD_BAT Pad type - AON Default - DIS    | ANALOG - ADC1_B12            |
| P5_5     | K12         | 88           |          | ALT0 - P5_5 ALT1 - TRIG_IN10 ALT2 - LPTMR0_ALT2 ALT3 - TAMPER3       | IO Supply - VDD_BAT Pad type - AON Default - DIS    | ANALOG - ADC1_B13            |
| P5_6     | K13         | 89           | -        | ALT0 - P5_6  ALT1 - TRIG_OUT6  ALT2 - LPTMR1_ALT2  ALT3 - TAMPER4    | IO Supply - VDD_BAT Pad type - AON Default - DIS    | ANALOG - ADC1_B14            |
| P5_7     | L13         | 90           |          | <b>ALT0</b> - P5_7 <b>ALT1</b> - TRIG_IN11 <b>ALT3</b> - TAMPER5     | IO Supply - VDD_BAT Pad type - AON Default - DIS    | ANALOG - ADC1_B15            |
| NONE     |             | 91           |          |                                                                      |                                                     |                              |

Table 64. Pinmux Assignments...continued

| Pin Name    | 184BGA Ball                     | 172HDQFP ALL | 100HLQFP | Pinmux Assignment                         | Pad Settings         | Alternate Functions |
|-------------|---------------------------------|--------------|----------|-------------------------------------------|----------------------|---------------------|
| NONE        |                                 | 92           |          |                                           |                      |                     |
| VSS         | J10,J14,K9,N13,P1<br>2,P14,T16, |              |          |                                           | IO Supply - VDD_BAT  |                     |
| VDD_BAT     | T17                             |              |          |                                           | IO Supply - VDD_BAT  |                     |
| VSS_DCDC    | P16                             | 93,94        | 52       |                                           | IO Supply - VDD_DCDC |                     |
| DCDC_LX     | P17                             | 95,96        | 53       |                                           | IO Supply - VDD_DCDC | ANALOG - DCDC_LX    |
| VDD_DCDC    | R15                             | 97           | 54       |                                           | IO Supply - VDD_DCDC |                     |
| VDD_LDO_SYS | P15                             | 98           | 54       |                                           | IO Supply - VDD_P3   |                     |
| VDD_SYS     | N14                             | 99           | 55       |                                           | IO Supply - VDD_P3   |                     |
| VSS         | J10,J14,K9,N13,P1<br>2,P14,T16, |              | 0        |                                           | IO Supply - VDD_P3   |                     |
| P3_23       | M15                             | 100          |          | <b>ALTO</b> - P3_23                       | IO Supply - VDD_P3   |                     |
|             |                                 |              |          | ALT3 - FC6_P3                             | Pad type - FAST      |                     |
|             |                                 |              |          | ALTE DIAMA X2                             | Default - DIS        |                     |
|             |                                 |              |          | ALTS - PWM1_X3                            |                      |                     |
|             |                                 |              |          | ALT6 - FLEXIO0_D31  ALT7 - SmartDMA_PIO23 |                      |                     |
|             |                                 |              |          | ALT10 - SAI1_TXD1                         |                      |                     |
| P3_22       | M16                             | 101          |          | <b>ALT0</b> - P3_22                       | IO Supply - VDD_P3   |                     |
|             |                                 |              |          | <b>ALT3</b> - FC6_P2                      | Pad type - FAST      |                     |
|             |                                 |              |          | ALT4 - CT_INP10                           | Default - DIS        |                     |
|             |                                 |              |          | ALT5 - PWM1_X2                            |                      |                     |
|             |                                 |              |          | ALT6 - FLEXIO0_D30                        |                      |                     |
|             |                                 |              |          | ALT7 - SmartDMA_PIO22                     |                      |                     |
|             |                                 |              |          | ALT10 - SAI1_RXD1                         |                      |                     |
| P3_21       | L16                             | 102          | 56       | <b>ALT0</b> - P3_21                       | IO Supply - VDD_P3   |                     |
|             |                                 |              |          | ALT1 - TRIG_OUT1                          | Pad type - FAST      |                     |
|             |                                 |              |          | <b>ALT3</b> - FC6_P1                      | Default - DIS        |                     |
|             |                                 |              |          | <b>ALT4</b> - CT2_MAT3                    |                      |                     |
|             |                                 |              |          | <b>ALT5</b> - PWM1_B3                     |                      |                     |
|             |                                 |              |          | ALT6 - FLEXIO0_D29                        |                      |                     |
|             |                                 |              |          | ALT7 - SmartDMA_PIO21                     |                      |                     |
|             |                                 |              |          | ALT10 - SAI1_RXD0                         |                      |                     |
| P3_20       | M17                             | 103          | 57       | <b>ALT0</b> - P3_20                       | IO Supply - VDD_P3   | VDD SYS - WUU0_IN27 |
|             |                                 |              |          | ALT1 - TRIG_OUT0                          | Pad type - FAST      |                     |

Table 64. Pinmux Assignments...continued

| Pin Name  | 184BGA Ball       | 172HDQFP ALL | 100HLQFP | Pinmux Assignment                                                                                                             | Pad Settings                                                           | Alternate Functions        |
|-----------|-------------------|--------------|----------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------|
| vss       | J10,J14,K9,N13,P1 | 104          | 0        | ALT3 - FC6_P0  ALT4 - CT2_MAT2  ALT5 - PWM1_A3  ALT6 - FLEXIO0_D28  ALT7 - SmartDMA_PIO20  ALT10 - SAI1_TXD0                  | Default - DIS  IO Supply - VDD_P3                                      |                            |
| V/DD 00DE | 2,P14,T16,        | 405          | 50       |                                                                                                                               | 10 Owner to 1/DD DO                                                    |                            |
| VDD_CORE  | K10,L11           | 105          | 58       |                                                                                                                               | IO Supply - VDD_P3                                                     |                            |
| VDD_P3    | G11,H10,H12       | 106          | 59       |                                                                                                                               | IO Supply - VDD_P3                                                     |                            |
| P3_18     | K16               |              |          | ALT0 - P3_18  ALT3 - FC6_P6  ALT4 - CT2_MAT0  ALT5 - PWM1_X0  ALT6 - FLEXIO0_D26  ALT7 - SmartDMA_PIO18  ALT10 - SAI1_RX_BCLK | IO Supply - VDD_P3  Pad type - FAST  Default - DIS                     |                            |
| P3_17     | K15               | 107          | 60       | ALT0 - P3_17  ALT4 - CT_INP9  ALT5 - PWM1_B2  ALT6 - FLEXIO0_D25  ALT7 - SmartDMA_PIO17  ALT10 - SAI1_TX_FS                   | IO Supply - VDD_P3 Pad type - FAST Default - DIS                       | VDD SYS - WUU0_IN26        |
| P3_16     | J15               | 108          | 61       | ALT0 - P3_16  ALT4 - CT_INP8  ALT5 - PWM1_A2  ALT6 - FLEXIO0_D24  ALT7 - SmartDMA_PIO16  ALT10 - SAI1_TX_BCLK                 | IO Supply - VDD_P3 Pad type - FAST Default - DIS                       |                            |
| P3_15     | H15               | 110          | 62       | ALT0 - P3_15  ALT4 - CT_INP7  ALT5 - PWM1_B1  ALT6 - FLEXIO0_D23  ALT7 - SmartDMA_PIO15  ALT10 - SAI0_RX_FS  ALT0 - P3_14     | IO Supply - VDD_P3  Pad type - FAST  Default - DIS  IO Supply - VDD_P3 | <b>VDD SYS</b> - WUU0_IN25 |

Table continues on the next page...

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball                     | 172HDQFP ALL | 100HLQFP | Pinmux Assignment        | Pad Settings       | Alternate Functions |
|----------|---------------------------------|--------------|----------|--------------------------|--------------------|---------------------|
|          |                                 |              |          | ALT4 - CT_INP6           | Pad type - FAST    |                     |
|          |                                 |              |          | <b>ALT5</b> - PWM1_A1    | Default - DIS      |                     |
|          |                                 |              |          | ALT6 - FLEXIO0_D22       |                    |                     |
|          |                                 |              |          | ALT7 - SmartDMA_PIO14    |                    |                     |
|          |                                 |              |          | ALT10 - SAI0_RX_BCLK     |                    |                     |
| P3_13    | H16                             | 111          | 64       | <b>ALT0</b> - P3_13      | IO Supply - VDD_P3 |                     |
|          |                                 |              |          | <b>ALT2</b> - FC7_P5     | Pad type - FAST    |                     |
|          |                                 |              |          | <b>ALT3</b> - FC6_P5     | Default - DIS      |                     |
|          |                                 |              |          | ALT4 - CT1_MAT3          |                    |                     |
|          |                                 |              |          | <b>ALT5</b> - PWM1_B0    |                    |                     |
|          |                                 |              |          | ALT6 - FLEXIO0_D21       |                    |                     |
|          |                                 |              |          | ALT7 - SmartDMA_PIO13    |                    |                     |
|          |                                 |              |          | <b>ALT10</b> - SAI0_TXD1 |                    |                     |
| P3_12    | G16                             | 112          | 65       | <b>ALT0</b> - P3_12      | IO Supply - VDD_P3 |                     |
|          |                                 |              |          | <b>ALT2</b> - FC7_P4     | Pad type - FAST    |                     |
|          |                                 |              |          | <b>ALT3</b> - FC6_P4     | Default - DIS      |                     |
|          |                                 |              |          | ALT4 - CT1_MAT2          |                    |                     |
|          |                                 |              |          | <b>ALT5</b> - PWM1_A0    |                    |                     |
|          |                                 |              |          | ALT6 - FLEXIO0_D20       |                    |                     |
|          |                                 |              |          | ALT7 - SmartDMA_PIO12    |                    |                     |
|          |                                 |              |          | <b>ALT10</b> - SAI0_RXD1 |                    |                     |
| VSS      | J10,J14,K9,N13,P1<br>2,P14,T16, | 113          | 0        |                          | IO Supply - VDD_P3 |                     |
| VDD_P3   | G11,H10,H12                     | 114          | 66       |                          | IO Supply - VDD_P3 |                     |
| P3_11    | F16                             | 115          | 67       | <b>ALT0</b> - P3_11      | IO Supply - VDD_P3 | VDD SYS - WUU0_IN24 |
|          |                                 |              |          | <b>ALT2</b> - FC6_P3     | Pad type - FAST    |                     |
|          |                                 |              |          | <b>ALT3</b> - FC7_P5     | Default - DIS      |                     |
|          |                                 |              |          | ALT4 - CT1_MAT1          |                    |                     |
|          |                                 |              |          | <b>ALT5</b> - PWM0_B3    |                    |                     |
|          |                                 |              |          | ALT6 - FLEXIO0_D19       |                    |                     |
|          |                                 |              |          | ALT7 - SmartDMA_PIO11    |                    |                     |
|          |                                 |              |          | ALT10 - SAI0_RXD0        |                    |                     |
| P3_10    | F17                             | 116          | 68       | <b>ALT0</b> - P3_10      | IO Supply - VDD_P3 |                     |
|          |                                 |              |          | <b>ALT2</b> - FC6_P2     | Pad type - FAST    |                     |
|          |                                 |              |          | <b>ALT3</b> - FC7_P4     | Default - DIS      |                     |
|          |                                 |              |          | <b>ALT4</b> - CT1_MAT0   |                    |                     |

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball | 172HDQFP ALL | 100HLQFP | Pinmux Assignment      | Pad Settings       | Alternate Functions |
|----------|-------------|--------------|----------|------------------------|--------------------|---------------------|
|          |             |              |          | ALT5 - PWM0_A3         |                    |                     |
|          |             |              |          | ALT6 - FLEXIO0_D18     |                    |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO10  |                    |                     |
|          |             |              |          | ALT10 - SAI0_TXD0      |                    |                     |
| P3_9     | F15         | 117          | 69       | <b>ALT0</b> - P3_9     | IO Supply - VDD_P3 |                     |
|          |             |              |          | <b>ALT2</b> - FC6_P5   | Pad type - FAST    |                     |
|          |             |              |          | <b>ALT3</b> - FC7_P2   | Default - DIS      |                     |
|          |             |              |          | ALT4 - CT_INP5         |                    |                     |
|          |             |              |          | ALT5 - PWM0_B2         |                    |                     |
|          |             |              |          | ALT6 - FLEXIO0_D17     |                    |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO9   |                    |                     |
|          |             |              |          | ALT10 - SAI0_TX_FS     |                    |                     |
| P3_8     | E14         | 118          | 70       | <b>ALT0</b> - P3_8     | IO Supply - VDD_P3 | VDD SYS - WUU0_IN23 |
|          |             |              |          | <b>ALT2</b> - FC6_P4   | Pad type - FAST    |                     |
|          |             |              |          | <b>ALT3</b> - FC7_P0   | Default - DIS      |                     |
|          |             |              |          | ALT4 - CT_INP4         |                    |                     |
|          |             |              |          | <b>ALT5</b> - PWM0_A2  |                    |                     |
|          |             |              |          | ALT6 - FLEXIO0_D16     |                    |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO8   |                    |                     |
|          |             |              |          | ALT10 - SAI0_TX_BCLK   |                    |                     |
| P3_7     | D14         | 119          | 71       | <b>ALT0</b> - P3_7     | IO Supply - VDD_P3 |                     |
|          |             |              |          | <b>ALT2</b> - FC6_P6   | Pad type - FAST    |                     |
|          |             |              |          | <b>ALT3</b> - FC7_P1   | Default - DIS      |                     |
|          |             |              |          | <b>ALT4</b> - CT4_MAT3 |                    |                     |
|          |             |              |          | <b>ALT5</b> - PWM0_B1  |                    |                     |
|          |             |              |          | ALT6 - FLEXIO0_D15     |                    |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO7   |                    |                     |
|          |             |              |          | ALT10 - SAI0_MCLK      |                    |                     |
| P3_6     | D17         | 120          | 72       | <b>ALT0</b> - P3_6     | IO Supply - VDD_P3 |                     |
|          |             |              |          | ALT1 - CLKOUT          | Pad type - FAST    |                     |
|          |             |              |          | <b>ALT2</b> - FC6_P1   | Default - DIS      |                     |
|          |             |              |          | <b>ALT4</b> - CT4_MAT2 |                    |                     |
|          |             |              |          | <b>ALT5</b> - PWM0_A1  |                    |                     |
|          |             |              |          | ALT6 - FLEXIO0_D14     |                    |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO6   |                    |                     |
|          |             |              |          | ALT10 - SAI1_MCLK      |                    |                     |

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball                     | 172HDQFP ALL | 100HLQFP | Pinmux Assignment      | Pad Settings       | Alternate Functions |
|----------|---------------------------------|--------------|----------|------------------------|--------------------|---------------------|
| VSS      | J10,J14,K9,N13,P1<br>2,P14,T16, | 121          | 0        |                        | IO Supply - VDD_P3 |                     |
| VDD_P3   | G11,H10,H12                     | 122          | 73       |                        | IO Supply - VDD_P3 |                     |
| NONE     |                                 | 123          |          |                        |                    |                     |
| NONE     |                                 | 124          |          |                        |                    |                     |
| NONE     |                                 | 125          |          |                        |                    |                     |
| P3_2     | D15                             | 126          |          | <b>ALT0</b> - P3_2     | IO Supply - VDD_P3 |                     |
|          |                                 |              |          | <b>ALT2</b> - FC7_P0   | Pad type - FAST    |                     |
|          |                                 |              |          | <b>ALT4</b> - CT4_MAT0 | Default - DIS      |                     |
|          |                                 |              |          | <b>ALT5</b> - PWM0_X0  |                    |                     |
|          |                                 |              |          | ALT6 - FLEXIO0_D10     |                    |                     |
|          |                                 |              |          | ALT7 - SmartDMA_PIO2   |                    |                     |
| P3_1     | C15                             | 127          | 74       | <b>ALT0</b> - P3_1     | IO Supply - VDD_P3 |                     |
|          |                                 |              |          | ALT1 - TRIG_IN1        | Pad type - FAST    |                     |
|          |                                 |              |          | <b>ALT2</b> - FC6_P0   | Default - DIS      |                     |
|          |                                 |              |          | <b>ALT3</b> - FC7_P6   |                    |                     |
|          |                                 |              |          | ALT4 - CT_INP17        |                    |                     |
|          |                                 |              |          | ALT5 - PWM0_B0         |                    |                     |
|          |                                 |              |          | ALT6 - FLEXIO0_D9      |                    |                     |
|          |                                 |              |          | ALT7 - SmartDMA_PIO1   |                    |                     |
| P3_0     | B17                             | 128          | 75       | <b>ALT0</b> - P3_0     | IO Supply - VDD_P3 | VDD SYS - WUU0_IN22 |
|          |                                 |              |          | ALT1 - TRIG_IN0        | Pad type - FAST    |                     |
|          |                                 |              |          | <b>ALT3</b> - FC7_P3   | Default - DIS      |                     |
|          |                                 |              |          | ALT4 - CT_INP16        |                    |                     |
|          |                                 |              |          | ALT5 - PWM0_A0         |                    |                     |
|          |                                 |              |          | ALT6 - FLEXIO0_D8      |                    |                     |
|          |                                 |              |          | ALT7 - SmartDMA_PIO0   |                    |                     |
| VSS      | J10,J14,K9,N13,P1<br>2,P14,T16, |              |          |                        | IO Supply - VDD_P3 |                     |
| VDD_P3   | G11,H10,H12                     | 129          |          |                        | IO Supply - VDD_P3 |                     |
| VDD      | G7,H6,H8,                       | 130          |          |                        | IO Supply - VDD    |                     |
| VSS      | D9,D12,E13,H9,H1                | 131          |          |                        | IO Supply - VDD    |                     |
| P0_0     | A17                             | 132          | 76       | <b>ALT0</b> - P0_0     | IO Supply - VDD    |                     |
|          |                                 |              |          | ALT1 - TMS/SWDIO       | Pad type - MED     |                     |

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball | 172HDQFP ALL | 100HLQFP | Pinmux Assignment       | Pad Settings       | Alternate Functions |
|----------|-------------|--------------|----------|-------------------------|--------------------|---------------------|
|          |             |              |          | <b>ALT2</b> - FC1_P0    | Default - ALT1     |                     |
|          |             |              |          | ALT4 - CT_INP0          |                    |                     |
| P0_1     | A16         | 133          | 77       | <b>ALT0</b> - P0_1      | IO Supply - VDD    |                     |
|          |             |              |          | ALT1 - TCLK/SWCLK       | Pad type - MED     |                     |
|          |             |              |          | <b>ALT2</b> - FC1_P1    | Default - ALT1     |                     |
|          |             |              |          | ALT4 - CT_INP1          |                    |                     |
| P0_2     | B16         | 134          | 78       | <b>ALT0</b> - P0_2      | IO Supply - VDD    |                     |
|          |             |              |          | ALT1 - TDO/SWO          | Pad type - MED     |                     |
|          |             |              |          | <b>ALT2</b> - FC1_P2    | Default - ALT1     |                     |
|          |             |              |          | ALT4 - CT0_MAT0         |                    |                     |
|          |             |              |          | ALT5 - UTICK_CAP0       |                    |                     |
|          |             |              |          | <b>ALT10</b> - I3C0_PUR |                    |                     |
| P0_3     | B15         | 135          | 79       | <b>ALT0</b> - P0_3      | IO Supply - VDD    | ANALOG - CMP1_IN1   |
|          |             |              |          | ALT1 - TDI              | Pad type - MED     |                     |
|          |             |              |          | <b>ALT2</b> - FC1_P3    | Default - ALT1     |                     |
|          |             |              |          | ALT4 - CT0_MAT1         |                    |                     |
|          |             |              |          | ALT5 - UTICK_CAP1       |                    |                     |
|          |             |              |          | ALT8 - HSCMP0_OUT       |                    |                     |
| P0_4     | B14         | 136          | 80       | <b>ALT0</b> - P0_4      | IO Supply - VDD    | VDD SYS - WUU0_IN0  |
|          |             |              |          | ALT1 - EWM0_IN          | Pad type - MED+I2C |                     |
|          |             |              |          | <b>ALT2</b> - FC0_P0    | Default - DIS      |                     |
|          |             |              |          | <b>ALT3</b> - FC1_P4    |                    |                     |
|          |             |              |          | ALT4 - CT0_MAT2         |                    |                     |
|          |             |              |          | ALT5 - UTICK_CAP2       |                    |                     |
|          |             |              |          | ALT8 - HSCMP1_OUT       |                    |                     |
|          |             |              |          | ALT9 - PDM0_CLK         |                    |                     |
| P0_5     | A14         | 137          | 81       | <b>ALT0</b> - P0_5      | IO Supply - VDD    |                     |
|          |             |              |          | ALT1 - EWM0_OUT_b       | Pad type - MED+I2C |                     |
|          |             |              |          | <b>ALT2</b> - FC0_P1    | Default - DIS      |                     |
|          |             |              |          | <b>ALT3</b> - FC1_P5    |                    |                     |
|          |             |              |          | <b>ALT4</b> - CT0_MAT3  |                    |                     |
|          |             |              |          | ALT5 - UTICK_CAP3       |                    |                     |
|          |             |              |          | ALT9 - PDM0_DATA0       |                    |                     |
| P0_6     | C14         | 138          | 82       | <b>ALT0</b> - P0_6      | IO Supply - VDD    | ISP - ISPMODE_N     |
|          |             |              |          | ALT1 - ISPMODE_N        | Pad type - MED     |                     |
|          |             |              |          | <b>ALT2</b> - FC0_P2    | Default - ALT1     |                     |

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball      | 172HDQFP ALL | 100HLQFP | Pinmux Assignment       | Pad Settings           | Alternate Functions |
|----------|------------------|--------------|----------|-------------------------|------------------------|---------------------|
|          |                  |              |          | <b>ALT3</b> - FC1_P6    |                        |                     |
|          |                  |              |          | ALT4 - CT_INP2          |                        |                     |
|          |                  |              |          | ALT9 - PDM0_DATA1       |                        |                     |
| P0_7     | C13              | 139          |          | <b>ALT0</b> - P0_7      | IO Supply - VDD        | VDD SYS - WUU0_IN1  |
|          |                  |              |          | <b>ALT2</b> - FC0_P3    | Pad type - MED         |                     |
|          |                  |              |          | ALT4 - CT_INP3          | Default - DIS          |                     |
| NONE     |                  | 140          |          |                         |                        |                     |
| NONE     |                  | 141          |          |                         |                        |                     |
| NONE     |                  | 142          |          |                         |                        |                     |
| NONE     |                  | 143          |          |                         |                        |                     |
| VDD      | G7,H6,H8,        | 144          | 83       |                         | IO Supply - VDD        |                     |
| VSS      | D9,D12,E13,H9,H1 | 145          | 0        |                         | IO Supply - VDD        |                     |
|          | 3,               |              |          |                         |                        |                     |
| NONE     |                  | 146          |          |                         | IO Supply - VDD        |                     |
| NONE     |                  | 147          |          |                         | IO Supply - VDD        |                     |
| P0_14    | E11              | 148          |          | <b>ALT0</b> - P0_14     | IO Supply - VDD        | ANALOG - ADC0_B14   |
|          |                  |              |          | <b>ALT2</b> - FC1_P6    | Pad type - MED         |                     |
|          |                  |              |          | <b>ALT3</b> - FC0_P2    | Default - DIS          |                     |
|          |                  |              |          | ALT4 - CT_INP2          |                        |                     |
|          |                  |              |          | ALT5 - UTICK_CAP0       |                        |                     |
|          |                  |              |          | ALT6 - FLEXIO0_D6       |                        |                     |
| P0_15    | G13              | 149          |          | <b>ALT0</b> - P0_15     | IO Supply - VDD        | ANALOG - ADC0_B15   |
|          |                  |              |          | <b>ALT3</b> - FC0_P3    | Pad type - MED         |                     |
|          |                  |              |          | ALT4 - CT_INP3          | Default - DIS          |                     |
|          |                  |              |          | ALT5 - UTICK_CAP1       |                        |                     |
|          |                  |              |          | ALT6 - FLEXIO0_D7       |                        |                     |
| P0_16    | B10              | 150          | 84       | <b>ALT0</b> - P0_16     | IO Supply - VDD        | ISP - I2C_SDA       |
|          |                  |              |          | <b>ALT2</b> - FC0_P0    | Pad type - MED+I2C+I3C | ANALOG - ADC0_A8    |
|          |                  |              |          | <b>ALT4</b> - CT0_MAT0  | Default - DIS          | VDD SYS - WUU0_IN2  |
|          |                  |              |          | ALT5 - UTICK_CAP2       |                        |                     |
|          |                  |              |          | ALT6 - FLEXIOO_D0       |                        |                     |
|          |                  |              |          | ALT9 - PDM0_CLK         |                        |                     |
|          |                  |              |          | <b>ALT10</b> - I3C0_SDA |                        |                     |
| P0_17    | A10              | 151          | 85       | <b>ALT0</b> - P0_17     | IO Supply - VDD        | ISP - I2C_SCL       |
|          |                  |              |          | <b>ALT2</b> - FC0_P1    | Pad type - MED+I2C     |                     |

Table continues on the next page...

MCXN23x All information provided in this document is subject to legal disclaimers.

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball | 172HDQFP ALL | 100HLQFP | Pinmux Assignment       | Pad Settings           | Alternate Functions |
|----------|-------------|--------------|----------|-------------------------|------------------------|---------------------|
|          |             |              |          | <b>ALT4</b> - CT0_MAT1  | Default - DIS          | ANALOG - ADC0_A9    |
|          |             |              |          | ALT5 - UTICK_CAP3       |                        |                     |
|          |             |              |          | ALT6 - FLEXIO0_D1       |                        |                     |
|          |             |              |          | ALT9 - PDM0_DATA0       |                        |                     |
|          |             |              |          | ALT10 - I3C0_SCL        |                        |                     |
| P0_18    | C10         | 152          | 86       | <b>ALT0</b> - P0_18     | IO Supply - VDD        | ANALOG - ADC0_A10   |
|          |             |              |          | ALT1 - EWM0_IN          | Pad type - MED         |                     |
|          |             |              |          | <b>ALT2</b> - FC0_P2    | Default - DIS          |                     |
|          |             |              |          | ALT4 - CT0_MAT2         |                        |                     |
|          |             |              |          | ALT6 - FLEXIO0_D2       |                        |                     |
|          |             |              |          | ALT8 - HSCMP0_OUT       |                        |                     |
|          |             |              |          | ALT9 - PDM0_DATA1       |                        |                     |
| P0_19    | C9          | 153          | 87       | <b>ALT0</b> - P0_19     | IO Supply - VDD        | ANALOG - ADC0_A11   |
|          |             |              |          | ALT1 - EWM0_OUT_b       | Pad type - MED         | VDD SYS - WUU0_IN3  |
|          |             |              |          | <b>ALT2</b> - FC0_P3    | Default - DIS          |                     |
|          |             |              |          | ALT4 - CT0_MAT3         |                        |                     |
|          |             |              |          | ALT6 - FLEXIO0_D3       |                        |                     |
|          |             |              |          | ALT8 - HSCMP1_OUT       |                        |                     |
| P0_20    | C8          | 154          | 88       | <b>ALT0</b> - P0_20     | IO Supply - VDD        | ANALOG - ADC0_A12   |
|          |             |              |          | <b>ALT2</b> - FC0_P4    | Pad type - MED+I2C+I3C | VDD SYS - WUU0_IN4  |
|          |             |              |          | <b>ALT3</b> - FC1_P0    | Default - DIS          |                     |
|          |             |              |          | ALT4 - CT_INP0          |                        |                     |
|          |             |              |          | ALT6 - FLEXIO0_D4       |                        |                     |
|          |             |              |          | <b>ALT10</b> - I3C0_SDA |                        |                     |
| 20_21    | A8          | 155          | 89       | <b>ALT0</b> - P0_21     | IO Supply - VDD        | ANALOG - ADC0_A13   |
|          |             |              |          | <b>ALT2</b> - FC0_P5    | Pad type - MED+I2C     |                     |
|          |             |              |          | <b>ALT3</b> - FC1_P1    | Default - DIS          |                     |
|          |             |              |          | ALT4 - CT_INP1          |                        |                     |
|          |             |              |          | ALT6 - FLEXIO0_D5       |                        |                     |
|          |             |              |          | ALT10 - I3C0_SCL        |                        |                     |
| P0_22    | B8          | 156          | 90       | <b>ALT0</b> - P0_22     | IO Supply - VDD        | ANALOG -            |
|          |             |              |          | ALT1 - EWM0_IN          | Pad type - MED         | ADC0_A14/CMP1_IN2   |
|          |             |              |          | <b>ALT2</b> - FC0_P6    | Default - DIS          |                     |
|          |             |              |          | <b>ALT3</b> - FC1_P2    |                        |                     |
|          |             |              |          | ALT4 - CT_INP2          |                        |                     |
|          |             |              |          | ALT6 - FLEXIO0_D6       |                        |                     |

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball      | 172HDQFP ALL | 100HLQFP | Pinmux Assignment       | Pad Settings       | Alternate Functions               |
|----------|------------------|--------------|----------|-------------------------|--------------------|-----------------------------------|
|          |                  |              |          | <b>ALT10</b> - I3C0_PUR |                    |                                   |
| P0_23    | B7               | 157          | 91       | <b>ALT0</b> - P0_23     | IO Supply - VDD    | ANALOG - ADC0_A15                 |
|          |                  |              |          | ALT1 - EWM0_OUT_b       | Pad type - MED     | VDD SYS - WUU0_IN5                |
|          |                  |              |          | <b>ALT3</b> - FC1_P3    | Default - DIS      |                                   |
|          |                  |              |          | ALT4 - CT_INP3          |                    |                                   |
|          |                  |              |          | ALT6 - FLEXIO0_D7       |                    |                                   |
| VSS      | D9,D12,E13,H9,H1 |              |          |                         | IO Supply - VDD    |                                   |
| P0_24    | B6               | 158          |          | <b>ALT0</b> - P0_24     | IO Supply - VDD    | ANALOG - ADC0_B16                 |
|          |                  |              |          | <b>ALT2</b> - FC1_P0    | Pad type - MED     |                                   |
|          |                  |              |          | ALT4 - CT0_MAT0         | Default - DIS      |                                   |
| P0_25    | A6               | 159          |          | <b>ALT0</b> - P0_25     | IO Supply - VDD    | ANALOG - ADC0_B17                 |
|          |                  |              |          | <b>ALT2</b> - FC1_P1    | Pad type - MED     |                                   |
|          |                  |              |          | ALT4 - CT0_MAT1         | Default - DIS      |                                   |
| P0_26    | F10              | 160          |          | <b>ALT0</b> - P0_26     | IO Supply - VDD    | ANALOG - ADC0_B18                 |
|          |                  |              |          | <b>ALT2</b> - FC1_P2    | Pad type - MED     |                                   |
|          |                  |              |          | ALT4 - CT0_MAT2         | Default - DIS      |                                   |
| P0_27    | E10              | 161          |          | <b>ALT0</b> - P0_27     | IO Supply - VDD    | ANALOG - ADC0_B19                 |
|          |                  |              |          | <b>ALT2</b> - FC1_P3    | Pad type - MED     |                                   |
|          |                  |              |          | ALT4 - CT0_MAT3         | Default - DIS      |                                   |
| P0_28    | E8               |              |          | <b>ALT0</b> - P0_28     | IO Supply - VDD    | ANALOG - ADC0_B20                 |
|          |                  |              |          | <b>ALT2</b> - FC1_P4    | Pad type - MED     |                                   |
|          |                  |              |          | <b>ALT3</b> - FC0_P4    | Default - DIS      |                                   |
|          |                  |              |          | ALT4 - CT_INP0          |                    |                                   |
| P0_29    | F8               |              |          | <b>ALT0</b> - P0_29     | IO Supply - VDD    | ANALOG - ADC0_B21                 |
|          |                  |              |          | <b>ALT2</b> - FC1_P5    | Pad type - MED     |                                   |
|          |                  |              |          | <b>ALT3</b> - FC0_P5    | Default - DIS      |                                   |
|          |                  |              |          | ALT4 - CT_INP1          |                    |                                   |
| P1_0     | C6               | 162          | 92       | <b>ALT0</b> - P1_0      | IO Supply - VDD    | ISP - SPI_SDO                     |
|          |                  |              |          | ALT1 - TRIG_IN0         | Pad type - MED+I2C | ANALOG -                          |
|          |                  |              |          | <b>ALT2</b> - FC3_P0    | Default - DIS      | ADC0_A16/CMP0_IN0                 |
|          |                  |              |          | <b>ALT3</b> - FC4_P4    |                    | VDD SYS -<br>WUU0_IN6/LPTMR0_ALT3 |
|          |                  |              |          | ALT4 - CT_INP4          |                    | WUUU_INO/LP I MKU_AL I 3          |
|          |                  |              |          | ALT6 - FLEXIO0_D8       |                    |                                   |
|          |                  |              |          | ALT10 - SAI1_TX_BCLK    |                    |                                   |

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball      | 172HDQFP ALL | 100HLQFP | Pinmux Assignment                                                                                                                                | Pad Settings                                                                     | Alternate Functions                                                         |
|----------|------------------|--------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| P1_1     | C5               | 163          | 93       | ALT0 - P1_1  ALT1 - TRIG_IN1  ALT2 - FC3_P1  ALT3 - FC4_P5  ALT4 - CT_INP5  ALT6 - FLEXIO0_D9  ALT10 - SAI1_TX_FS  ALT0 - P1_2  ALT1 - TRIG_OUT0 | IO Supply - VDD Pad type - MED+I2C Default - DIS  IO Supply - VDD Pad type - MED | ISP - SPI_SCK  ANALOG - ADC0_A17/CMP1_IN0  ISP - SPI_SDI  ANALOG - ADC0_A18 |
|          |                  |              |          | ALT2 - FC3_P2  ALT3 - FC4_P6  ALT4 - CT1_MAT0  ALT6 - FLEXIO0_D10  ALT10 - SAI1_TXD0  ALT11 - CAN0_TXD                                           | Default - DIS                                                                    |                                                                             |
| P1_3     | B4               | 165          | 95       | ALT0 - P1_3  ALT1 - TRIG_OUT1  ALT2 - FC3_P3  ALT4 - CT1_MAT1  ALT6 - FLEXIO0_D11  ALT10 - SAI1_RXD0  ALT11 - CAN0_RXD                           | IO Supply - VDD Pad type - MED Default - DIS                                     | ISP - SPI_PCS  ANALOG - ADC0_A19/CMP0_IN1  VDD SYS - WUU0_IN7               |
| VDD      | G7,H6,H8,        | 166          | 96       |                                                                                                                                                  | IO Supply - VDD                                                                  |                                                                             |
| VSS      | D9,D12,E13,H9,H1 | 167          | 0        |                                                                                                                                                  | IO Supply - VDD                                                                  |                                                                             |
| P1_4     | A4               | 168          | 97       | ALT0 - P1_4  ALT1 - FREQME_CLK_IN0  ALT2 - FC3_P4  ALT3 - FC5_P0  ALT4 - CT1_MAT2  ALT6 - FLEXIO0_D12  ALT7 - SmartDMA_PIO0  ALT10 - SAI0_TXD1   | IO Supply - VDD Pad type - MED Default - DIS                                     | ANALOG - ADC0_A20/CMP0_IN2 VDD SYS - WUU0_IN8                               |
| P1_5     | В3               | 169          | 98       | ALT0 - P1_5  ALT1 - FREQME_CLK_IN1  ALT2 - FC3_P5                                                                                                | IO Supply - VDD Pad type - MED Default - DIS                                     | ANALOG -<br>ADC0_A21/CMP0_IN3                                               |

Table 64. Pinmux Assignments...continued

| Pin Name | 184BGA Ball | 172HDQFP ALL | 100HLQFP | Pinmux Assignment    | Pad Settings    | Alternate Functions |
|----------|-------------|--------------|----------|----------------------|-----------------|---------------------|
|          |             |              |          | <b>ALT3</b> - FC5_P1 |                 |                     |
|          |             |              |          | ALT4 - CT1_MAT3      |                 |                     |
|          |             |              |          | ALT6 - FLEXIO0_D13   |                 |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO1 |                 |                     |
|          |             |              |          | ALT10 - SAI0_RXD1    |                 |                     |
| P1_6     | B2          | 170          | 99       | <b>ALT0</b> - P1_6   | IO Supply - VDD | ANALOG - ADC0_A22   |
|          |             |              |          | ALT1 - TRIG_IN2      | Pad type - MED  |                     |
|          |             |              |          | <b>ALT2</b> - FC3_P6 | Default - DIS   |                     |
|          |             |              |          | <b>ALT3</b> - FC5_P2 |                 |                     |
|          |             |              |          | ALT4 - CT_INP6       |                 |                     |
|          |             |              |          | ALT6 - FLEXIO0_D14   |                 |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO2 |                 |                     |
|          |             |              |          | ALT10 - SAI1_RX_BCLK |                 |                     |
|          |             |              |          | ALT11 - CAN1_TXD     |                 |                     |
| P1_7     | A2          | 171          | 100      | <b>ALT0</b> - P1_7   | IO Supply - VDD | ANALOG - ADC0_A23   |
|          |             |              |          | ALT1 - TRIG_OUT2     | Pad type - MED  | VDD SYS - WUU0_IN9  |
|          |             |              |          | <b>ALT3</b> - FC5_P3 | Default - DIS   |                     |
|          |             |              |          | ALT4 - CT_INP7       |                 |                     |
|          |             |              |          | ALT6 - FLEXIO0_D15   |                 |                     |
|          |             |              |          | ALT7 - SmartDMA_PIO3 |                 |                     |
|          |             |              |          | ALT10 - SAI1_RX_FS   |                 |                     |
|          |             |              |          | ALT11 - CAN1_RXD     |                 |                     |

**Note:** Pin 54 is double bonded with VDD\_DCDC/VDD\_LDO\_SYS on HLQFP100 package, when VDD\_CORE is generated by LDO\_CORE and DCDC\_CORE is disabled, Pin 54 still needs to be powered to supply VDD\_LDO\_SYS to generate VDD\_SYS.

Note: HLQFP pin 0 is the thermal pad on the bottom of the package and must be connected to GND.

#### Note:

- 1. For BGA package, all balls with same name are shorted together on BGA package.
- 2. VSS\_ANA and VSS\_P4 are shorted together on package.
- 3. +I3C in Pad Type represents strong pull up resistor is implemented on the pin. PV bit is implemented in the Pin Control register of the pin.
- 4. +I2C in Pad Type represents I2C filter is implemented on the pin. PFE bit is implemented in the Pin Control register of the pin
- 5. DIS in default column means the pin's input buffer is disabled by default
- 6. AON and RST pads support passive filter. PFE bit is implemented in the Pin Control register of the pin
- 7. PE, PS, SRE, ODE and DSE are supported in the Pin Control register of all types of IO.

#### 6.2 MCXN23x Pinout Diagrams

The pinout diagrams are provided in an Excel file attached to this document:

MCXN23x

All information provided in this document is subject to legal disclaimers.

- 1. Click the paperclip symbol on the left side of the PDF window.
- 2. Double-click on the Excel file to open it.
- 3. Select the respective package tab.

Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, refer to the MCXN23x\_Pinmux tab in the Excel file.

## 6.3 Recommended connection for unused analog and digital pins

Table 65 shows the recommended connections for pins if those pins are not used in the customer's application

Table 65. Recommended connection for unused interfaces

| Pin Type | Pin Function     | Recommendation          | Comments                                                                                                                                                                                                                                                                     |
|----------|------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power    | VDD_LDO_CORE     | Connect to VDD_CORE     | When the LDO_CORE is bypassed, the input VDD_LDO_CORE and output VOUT_CORE/ VDD_CORE should be connected together, and tied to the output from DCDC_CORE. The regulator should also be disabled in software.                                                                 |
| Power    | VDD_CORE         | Connect to VDD_LDO_CORE | When the LDO_CORE is bypassed, the input VDD_LDO_CORE and output VOUT_CORE/ VDD_CORE should be connected together, and tied to the output from DCDC_CORE. The regulator should also be disabled in software.                                                                 |
| Power    | VDD_LDO_SYS      | Connect to VDD_SYS      | When the LDO_SYS is bypassed, the input VDD_LDO_SYS and output VDD_SYS should be connected together and tied to an external supply. The regulator should also be disabled in software.                                                                                       |
| Power    | VDD_DCDC         | Ground                  | When the DCDC is not used, the input VDD_DCDC should be tied to VSS through a 10 $k\Omega$ resistor.                                                                                                                                                                         |
| Power    | DCDC_LX          | Float/Ground            | For package where VDD_DCDC has an independent pin, connect VDD_DCDC and DCDC_LX to VSS with a 10 kΩ resistor. For package where VDD_DCDC and VDD_LDO_SYS share a package pin, DCDC_LX must be floating. The DCDC should be disabled in software.                             |
| Power    | VDD_SYS/VOUT_SYS | Must be powered         | VDD_SYS is used to power parts of the system power controller (SPC) and must be powered to use the chip. If LDO_SYS is not being used, then tie VDD_LDO_SYS to VDD_SYS/VOUT_SYS and supply power from an external source. The regulator should also be disabled in software. |
| Power    | VDD              | Must be powered         | VDD powers the mux logic for PORT 0, PORT 1, and PORT 2. It must be powered during POR. The recommendation is to keep it powered, but it can be connected to the output of the Smart                                                                                         |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 65. Recommended connection for unused interfaces...continued

| Pin Type        | Pin Function      | Recommendation                                                                                      | Comments                                                 |
|-----------------|-------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------|
|                 |                   |                                                                                                     | Power Switch and be left floating in shelf storage mode. |
| Power           | VDD_ANA           | Float                                                                                               |                                                          |
| Power           | VDD_USB           | Tie to ground through a 10 kΩ resistor if VDD_USB is an independent pin in the package version used |                                                          |
| Power           | VREFH             | Always connect to VDD_ANA potential                                                                 | Always connect to VDD_ANA potential                      |
| Power           | VREFL             | Always connect to VSS potential                                                                     | Always connect to VSS potential                          |
| Power           | VSS_ANA           | Always connect to VSS potential                                                                     | Always connect to VSS potential                          |
| Power           | VSS_DCDC          | Always connect to VSS potential                                                                     | Always connect to VSS potential                          |
| Power           | VSS_USB           | Always connect to VSS potential                                                                     | Always connect to VSS potential                          |
| Analog/non-GPIO | ADC <i>n_x</i>    | Float                                                                                               |                                                          |
| Analog/non-GPIO | VREF_OUT          | Float                                                                                               | Analog output - Float                                    |
| Analog/non-GPIO | TAMPERx           | Float                                                                                               |                                                          |
| Analog/non-GPIO | VBAT_WAKEUP_b     | Float                                                                                               |                                                          |
| Analog/non-GPIO | RTC_CLKOUT        | Float                                                                                               |                                                          |
| Analog/non-GPIO | EXTAL32K          | Float                                                                                               |                                                          |
| Analog/non-GPIO | XTAL32K           | Float                                                                                               | Analog output - Float                                    |
| Analog/non-GPIO | EXTAL_32M         | Float                                                                                               |                                                          |
| Analog/non-GPIO | XTAL_32M          | Float                                                                                               | Analog output - Float                                    |
| Analog/non-GPIO | USB1_DP           | Float                                                                                               | Float                                                    |
| Analog/non-GPIO | USB1_DM           | Float                                                                                               | Float                                                    |
| Analog/non-GPIO | USB1_VBUS         | Float                                                                                               |                                                          |
| Analog/non-GPIO | USB1_ID           | Float                                                                                               |                                                          |
| GPIO/Analog     | Px/ADC <i>n_x</i> | Float                                                                                               | Float (default is analog input)                          |
| GPIO/Analog     | Px/CMPn_INx       | Float                                                                                               | Float (default is analog input)                          |
| GPIO/Digital    | P0_1/JTAG_TCLK    | Float                                                                                               | Float (default is JTAG with pulldown)                    |
| GPIO/Digital    | P0_3/JTAG_TDI     | Float                                                                                               | Float (default is JTAG with pullup)                      |
| GPIO/Digital    | P0_2/JTAG_TDO     | Float                                                                                               | Float (default is JTAG with pullup)                      |

Table 65. Recommended connection for unused interfaces...continued

| Pin Type     | Pin Function  | Recommendation | Comments                            |
|--------------|---------------|----------------|-------------------------------------|
| GPIO/Digital | P0_0/JTAG_TMS | Float          | Float (default is JTAG with pullup) |
| GPIO/Digital | Px            | Float          | Float (default is disabled)         |

# 7 Ordering parts

## 7.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to nxp.com and perform a part number search for the following device numbers:MCXN236VDFT



## 8 Part identification

Part numbers for the device have fields that identify the specific part. Use the values of these fields to determine the specific part.

### 8.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 8.2 Part number format

Part numbers for this device have the following format:

QBPSFTPGPT

Table 66. Part number fields descriptions

| Field | Description                     | Values                                                                                      |
|-------|---------------------------------|---------------------------------------------------------------------------------------------|
| Q     | Qualification Status            | <ul><li>P = Prequalification</li><li>Blank = Fully qualified, general market flow</li></ul> |
| В     | Brand                           | • MCX                                                                                       |
| PS    | Product series name             | • N                                                                                         |
| F     | Family                          | • 23x                                                                                       |
| Т     | Junction Temperature range (°C) | • V = -40 to 125                                                                            |
| PG    | Package                         | • KL = 100 HLQFP (14 x 14 x 1 mm, 0.5 mm pitch)                                             |
|       |                                 | <ul> <li>DF = 184 VFBGA (9 x 9 x 0.85 mm, 0.5 mm<br/>pitch)</li> </ul>                      |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

Table 66. Part number fields descriptions...continued

| Field | Description  | Values                                              |
|-------|--------------|-----------------------------------------------------|
|       |              | • PB = 172 HDQFP (16 x 16 x 1.65 mm, 0.65 mm pitch) |
| PT    | Package Type | R = Tape and Reel                                   |
|       |              | • T = Tray                                          |

## 8.3 Example

This is an example part number:

MCXN236VDFT

## 8.4 Package marking

#### 8.4.1 Package marking information

VFBGA and HLQFP packages have the following top-side marking:

- · First line: NXP logo
- Second line: Part number, minus the package extension info (ex. part# = PMCXN236VDFT, marking = PMCXN236V)
- Third line: Lot Information: (assembly site + wafer/diffusion lot + assembly lot)
- Fourth line: Trace Code: (year + work week)
- · Fifth line: Mask set

#### Table 67. VFBGA and HLQFP Package marking

| Identifier |
|------------|
| (O)        |
| PMCXNxxxV  |
| AWLZ       |
| YYWW       |
| МММММ      |

HDQFP package has the following top-side marking:

- · First line: NXP logo
- Second line: Part number, minus the package extension info (ex. part# = PMCXN236VPBT, marking = PMCXN236V)
- · Third line: Mask set
- Fourth line: assembly site + wafer/diffusion lot + Trace Code (year + work week) + assembly lot

#### Table 68. Package marking HDQFP

| Identifier |  |
|------------|--|
| O)         |  |
| PMCXNxxxV  |  |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.



Table 68. Package marking HDQFP ...continued

| Identifier |
|------------|
| ММММ       |
| AAWLYYWWZZ |

# 9 Terminology and guidelines

## 9.1 Definitions

Key terms are defined in the following table:

| Term                  | Definition                                                                                                                                                                                    |  |  |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Rating                | A minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:                                                                                 |  |  |  |
|                       | Operating ratings apply during operation of the chip.                                                                                                                                         |  |  |  |
|                       | Handling ratings apply when the chip is not powered.                                                                                                                                          |  |  |  |
|                       | NOTE  The likelihood of permanent chip failure increases rapidly as soon as a characteristic begins to exceed one of its operating ratings.                                                   |  |  |  |
| Operating requirement | A specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip |  |  |  |
| Operating behavior    | A specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions            |  |  |  |
| Typical value         | A specified value for a technical characteristic that:                                                                                                                                        |  |  |  |
|                       | Lies within the range of values specified by the operating behavior                                                                                                                           |  |  |  |
|                       | Is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions                                                            |  |  |  |
|                       | NOTE -                                                                                                                                                                                        |  |  |  |
|                       | Typical values are provided as design guidelines and are neither tested nor guaranteed.                                                                                                       |  |  |  |

# 9.2 Examples

## Operating rating:

| Symbol          | Description               | Min.     | Max. | Unit |
|-----------------|---------------------------|----------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 LET | 1.2  | V    |

# Operating requirement:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

# Operating behavior that includes a typical value:

| Symbol          | Description                                    | Min.    | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|---------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10 tank | 70   | 130  | μA   |

## 9.3 Typical-value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol         | Description         | Value | Unit |
|----------------|---------------------|-------|------|
| T <sub>A</sub> | Ambient temperature | 25    | °C   |
| $V_{DD}$       | Supply voltage      | 3.3   | V    |

### 9.4 Relationship between ratings and operating requirements



## 9.5 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- · Never exceed any of the chip's ratings.
- · During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 10 Revision History

The following table provides a revision history for this document.

Table 69. Revision History

| Document ID.  | Release Date | Substantial Changes                                                                                                     |
|---------------|--------------|-------------------------------------------------------------------------------------------------------------------------|
| MCXN23x v.3.0 | 21 Jan 2025  | Added HDQFP172 package details.                                                                                         |
|               |              | Updated notes in Feature Comparison                                                                                     |
|               |              | Updated Table 66.                                                                                                       |
|               |              | Updated Table 64.                                                                                                       |
|               |              | Updated Power Consumption Operating Behaviors .                                                                         |
|               |              | <ul> <li>Added table VBAT supply POR operating requirements in HVD, LVD, and POR<br/>operating requirements.</li> </ul> |
|               |              | <ul> <li>Updated clock names "FRO-144M" to "FRO144M","FRO-12M" to "FRO12M","FRO-16K"<br/>to "FRO16K".</li> </ul>        |
|               |              | Updated Feature Comparison .                                                                                            |

Table continues on the next page...

MCXN23x

All information provided in this document is subject to legal disclaimers.

## Table 69. Revision History

| Rev. No.      | Date | Substantial Changes                                                       |  |  |
|---------------|------|---------------------------------------------------------------------------|--|--|
|               |      | Removed "IDD_VBAT_TAMPER" from Power Consumption Operating Behaviors .    |  |  |
|               |      | Added a footnote in ordering Information table "Devices with prefix "P"". |  |  |
|               |      | Added V_REFH and V_REFL entries in Voltage and current maximum ratings    |  |  |
|               |      | Updated Table 63 in Tamper.                                               |  |  |
|               |      | Updated Package marking information.                                      |  |  |
|               |      | Updated Thermal attributes.                                               |  |  |
|               |      | Updated Pinout table. Added note to pin 54                                |  |  |
| MCXN23x v.2.0 |      | Initial Release                                                           |  |  |

# Legal information

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- 2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### **Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately.

Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

#### **Trademarks**

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

MCXN23x

All information provided in this document is subject to legal disclaimers.

NXP Semiconductors MCXN23x

Arm® Cortex®-M33 150MHz 32-bit MCU, up to 1MB Flash

NXP — wordmark and logo are trademarks of NXP B.V.

# **Contents**

| Thermal handling ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1     | Feature Comparison8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4.4              | Analog                                         | 49    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------|-------|
| A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2     | Ratings9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4.4.1            | ADC electrical specifications                  | 49    |
| ESD handling ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2.1   | Thermal handling ratings9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4.4.1.1          | ADC operating conditions                       | 49    |
| 2.4         Voltage and current maximum ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.2   | Moisture handling ratings9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4.4.1.2          | ADC electrical characteristics                 | 51    |
| A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.3   | ESD handling ratings9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4.4.2            | CMP and 8-bit DAC electrical specifications    | 54    |
| 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.4   | Voltage and current maximum ratings10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4.4.3            | Voltage reference electrical specifications    | 57    |
| 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.5   | Required Power-On-Reset (POR) Sequencing 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4.5              | Timers                                         | 58    |
| 3.2.         Nonswitching electrical specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4.6              | Communication interfaces                       | 58    |
| 3.2.1         Voltage and current operating requirements.         11         4.6.3         Inter-Integrated Circuit Interface (I²C) specifications.         63           3.2.2         HVD, LVD, and POR operating requirements.         15         4.6.4         Improved Inter-Integrated Circuit Interface (MIPI-Integrated Circuit Interface)         63           3.2.4         On-chip regulator electrical specifications.         16         4.6.5         Improved Inter-Integrated Circuit Interface (MIPI-Integrated Circuit Interface)         60           3.2.4.1         DCDC converter specifications.         16         4.6.5         USB High-Speed PHY specifications.         67           3.2.4.2         DCD CORE electrical specifications.         19         4.6.7         12S/SAI switching specifications.         67           3.2.4.1         DC CORE electrical specifications.         20         4.6.8         Flexible IO controller (FlexIO).         98           3.2.5         Power consumption operating behaviors.         21         4.7         Human Machine Interface (HMI) modules.         70           3.2.6         Power Consumption Operating Behaviors.         22         4.7.1         Microphone (MIC).         70           3.2.7         EMC radiated emissions operating behaviors.         24         4.8         Security modules.         71           3.2.8 <t< td=""><td>3.1</td><td>AC electrical characteristics11</td><td>4.6.1</td><td>LPUART</td><td> 58</td></t<>    | 3.1   | AC electrical characteristics11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4.6.1            | LPUART                                         | 58    |
| 3.2.1         Voltage and current operating requirements.         1.3         4.6.3         Inter-Integrated Circuit Interface (I²C)           3.2.2         HVD, LVD, and POR operating requirements.         3.3         specifications.         6.3           3.2.3         Voltage and current operating behaviors.         1.5         4.6.4         Improved Inter-Integrated Circuit Interface (MIPI-Integrated Circuit Interface)           3.2.4.1         DCDC converter specifications.         1.6         4.6.5         USB High-Speed PHY specifications.         67           3.2.4.2         DCDC ORE electrical specifications.         1.9         4.6.7         USB High-Speed PHY specifications.         67           3.2.4.1         DC) CORE electrical specifications.         2.0         4.6.8         Flexible IO controller (Field).         98           3.2.5         Power mode transition operating behaviors.         2.1         4.7         Human Machine Interface (HMI) modules.         70           3.2.6.1         Power Consumption Operating Behaviors.         2.2         4.7.1         Microphone (MIC).         70           3.2.7         EMC radiated emissions operating behaviors.         3.5         4.8         Security modules.         71           3.2.9         Capacitance attributes.         3.5         5.         Assignments.         71 <td>3.2</td> <td>Nonswitching electrical specifications</td> <td>4.6.2</td> <td>LPSPI switching specifications</td> <td>58</td> | 3.2   | Nonswitching electrical specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4.6.2            | LPSPI switching specifications                 | 58    |
| 3.2.2   HVD, LVD, and PQR operating requirements. 13   specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3.2.1 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4.6.3            |                                                |       |
| 3.2.3   Voltage and current operating behaviors.   15   4.6.4   Improved Inter-Integrated Circuit Interface (MIPI-3.2.4   On-chip regulator electrical specifications.   16   4.6.5   USB High-Speed PIPY specifications.   64   3.2.4.1   DCDC converter specifications.   16   4.6.5   USB High-Speed PIPY specifications.   67   3.2.4.2   DCDC efficiency plots.   18   4.6.6   USB High-Speed PIPY specifications.   67   3.2.4.2   DCD CORE electrical specifications.   19   4.6.7   USB High-Speed PIPY specifications.   67   3.2.4.4   DC OCNE electrical specifications.   20   4.6.8   Flexible IO controller (FlexIO).   69   63   3.2.5   Power mode transition operating behaviors.   21   4.7   Human Machine Interface (HMI) modules.   70   3.2.6   Power consumption Operating Behaviors.   22   4.7.1   Microphone (MIC).   70   3.2.7   EMC radiated emissions operating behaviors.   35   4.8   Security modules.   71   3.2.8   Designing with radiated emissions in mind.   35   4.8.1   Tamper.   71   71   71   71   71   71   71   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3.2.2 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                                                | 63    |
| 3.2.4.         On-chip regulator electrical specifications.         16         4.6.5         USB High-Speed PHY specifications.         67           3.2.4.2.         DCDC efficiency plots.         18         4.6.6         CAN switching specifications.         67           3.2.4.2.         LDO_CORE electrical specifications.         19         4.6.7         I2S/SAI switching specifications.         67           3.2.4.         LDO_CORE electrical specifications.         20         4.6.8         Flexible IO controller (FlexIO).         69           3.2.5.         Power consumption operating behaviors.         21         4.7         Human Machine Interface (HMI) modules.         70           3.2.6.         Power consumption operating behaviors.         22         4.7.1         Microphone (MIC).         70           3.2.7.         EMC radiated emissions operating behaviors.         35         4.8         Security modules.         71           3.2.9.         Capacitance attributes.         35         5         Package dimensions.         71           3.3.1.         Device clock specifications.         35         5.1         Obtaining package dimensions.         71           3.3.4.         Thermal specifications.         37         6.2         MCXN23x Signal Multiplexing and Pin           4.1.         <                                                                                                                                                                    | 3.2.3 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4.6.4            | Improved Inter-Integrated Circuit Interface (M | IIPI- |
| 3.2.4.1         DCDC converter specifications.         16         4.6.5         USB High-Speed PHY specifications.         67           3.2.4.2         DCD SYS electrical specifications.         18         4.6.6         CAN switching specifications.         67           3.2.4.4         LDO_CORE electrical specifications.         20         4.6.8         Flexible IO controller (FlexIO).         69           3.2.5         Power mode transition operating behaviors.         21         4.7         Human Machine Interface (HMI) modules.         70           3.2.6         Power Consumption Operating Behaviors.         22         4.7.1         Microphone (MIC).         70           3.2.7         EMC radiated emissions operating behaviors.         35         4.8         Security modules.         71           3.2.7         EMC radiated emissions operating behaviors.         35         4.8         Security modules.         71           3.2.7         EMC radiated emissions in mind.         35         5.1         Obtaining package dimensions.         71           3.2.9         Capacitance attributes.         35         5.1         Obtaining package dimensions.         71           3.3.1         Device clock specifications.         35         6.1         MCXN23x Signal Multiplexing and Pin           3.4.1                                                                                                                                                                         | 3.2.4 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                                                |       |
| 3.2.4.2         DCDC efficiency plots.         18         4.6.6         CAN switching specifications.         67           3.2.4.3         LDO_CYS electrical specifications.         19         4.6.7         I2S/SAI switching specifications.         67           3.2.4.4         LDO_CORE electrical specifications.         20         4.6.8         Flexible IO controller (FlexIO).         68           3.2.5         Power consumption operating behaviors.         21         4.7         Human Machine Interface (HMI) modules.         70           3.2.6.1         Power Consumption Operating behaviors.         22         4.7.2         General Purpose Input/Output (GPIO).         70           3.2.7         EMC radiated emissions operating behaviors.         35         4.8         Security modules.         71           3.2.8         Designing with radiated emissions in mind.         35         4.8         1         Tamper.         71           3.2.9         Capacitance attributes.         35         5         Package dimensions.         71           3.3.1         Device clock specifications.         35         5.1         Obtaining package dimensions.         71           3.3.2         General switching specifications.         35         6.1         MCXN23x Signal Multiplexing and Pin           3.4                                                                                                                                                                              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4.6.5            |                                                |       |
| 3.2.4.3         LDO_SYS electrical specifications.         19         4.6.7         I2S/SAI switching specifications.         67           3.2.4.4         LDO_CORE electrical specifications.         20         4.6.8         Flexible IO controller (FleXIO).         69           3.2.5. Power mode transition operating behaviors.         21         4.7.1         Human Machine Interface (HMI) modules.         70           3.2.6. Power consumption operating behaviors.         22         4.7.1         Microphone (MIC).         70           3.2.6. Every temporal consumption operating behaviors.         22         4.7.1         Microphone (MIC).         70           3.2.6. Every temporal consumption operating behaviors.         22         4.7.1         Microphone (MIC).         70           3.2.6. Dewer Consumption Operating behaviors.         22         4.7.2         General Purpose Input/Output (GPIO).         70           3.2.9. Every temporal consisting specifications.         35         4.8.1         Tamper.         71           3.2.9. Capacitance attributes.         35         5         Package dimensions.         71           3.3. Switching specifications.         35         6.1         MCXN23x Signal Multiplexing and Pin           3.4. Thermal specifications.         37         6.2         MCXN23x Pinout Diagrams.         92 <td></td> <td>-</td> <td></td> <td></td> <td></td>                                                                                     |       | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |                                                |       |
| 3.2.4.4         LDO_CORE electrical specifications         20         4.6.8         Flexible IO controller (FlexIO)         69           3.2.5         Power mode transition operating behaviors         21         4.7         Human Machine Interface (HMI) modules         70           3.2.6         Power consumption operating behaviors         22         4.7.1         Microphone (MIC)         70           3.2.7         EMC radiated emissions operating behaviors         35         4.8         Security modules         71           3.2.8         Designing with radiated emissions in mind         35         4.8         Security modules         71           3.2.9         Capacitance attributes         35         5         Package dimensions         71           3.3.1         Device clock specifications         35         6.1         Obtaining package dimensions         71           3.3.1         Device clock specifications         35         6.1         MCXN23x Signal Multiplexing and Pin         72           3.3.1         Thermal specifications         37         6.2         MCXN23x Pinout Diagrams         92           3.4.1         Thermal apperating requirements and behaviors         37         6.3         Recommended connection for unused analog and digital pins         93           4.1.1                                                                                                                                                                                 |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                                                |       |
| 3.2.5         Power mode transition operating behaviors                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4.6.8            | _ ·                                            |       |
| 3.2.6         Power consumption operating behaviors         22         4.7.1         Microphone (MIC)         .70           3.2.6.1         Power Consumption Operating Behaviors         22         4.7.2         General Purpose Input/Output (GPIO)         .70           3.2.7         EMC radiated emissions operating behaviors         35         4.8.1         Tamper         .71           3.2.9         Designing with radiated emissions in mind         35         4.8.1         Tamper         .71           3.2.9         Capacitance attributes         35         5         Package dimensions         .71           3.3         Switching specifications         35         5.1         Obtaining package dimensions         .71           3.3.1         Device clock specifications         35         6.1         MCXN23x Signal Multiplexing and Pin         .72           3.4.1         Thermal specifications         37         6.2         MCXN23x Signal Multiplexing and Pin         .72           3.4.1         Thermal attributes         37         6.2         MCXN23x Pinout Diagrams         .92           3.4.1         Thermal attributes         37         6.2         MCXN23x Pinout Diagrams         .93           4.1.1         Debug trace timing specifications         38         7.1                                                                                                                                                                                                          |       | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  | · · · · · · · · · · · · · · · · · · ·          |       |
| 3.2.6.1         Power Consumption Operating Behaviors         22         4.7.2         General Purpose Input/Output (GPIO)         .70           3.2.7         EMC radiated emissions operating behaviors         4.8         Security modules         .71           3.2.8         Designing with radiated emissions in mind         35         4.8.1         Tamper         .71           3.2.9         Capacitance attributes         35         5         Package dimensions         .71           3.3.1         Device clock specifications         35         6.1         Obtaining package dimensions         .71           3.3.1         Device clock specifications         35         6.1         MCXN23x Signal Multiplexing and Pin           3.4         Thermal specifications         37         6.2         MCXN23x Signal Multiplexing and Pin           3.4.1         Thermal attributes         37         6.2         MCXN23x Pinout Diagrams         92           3.4.2         Thermal attributes         37         6.3         Recommended connection for unused analog and digital pins         93           4.1.1         Debug trace timing specifications         38         7         Determining valid orderable parts         95           4.1.2         JTAG electricals         41         8.2         Part identificati                                                                                                                                                                                 |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                                                |       |
| 3.2.7         EMC radiated emissions operating behaviors. 35         4.8         Security modules                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |                                                |       |
| 3.2.8         Designing with radiated emissions in mind                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                                                |       |
| 3.2.9         Capacitance attributes         35         5         Package dimensions         71           3.3         Switching specifications         35         5.1         Obtaining package dimensions         71           3.3.1         Device clock specifications         35         6         Pinout         72           3.3.2         General switching specifications         35         6.1         MCXN23x Signal Multiplexing and Pin           3.4         Thermal specifications         37         6.2         MCXN23x Pinout Diagrams         92           3.4.1         Thermal attributes         37         6.3         Recommended connection for unused analog and digital pins         93           4.2         Thermal attributes         38         7         Ordering parts         93           4.1         Core modules         38         7.1         Determining valid orderable parts         95           4.1.1         Debug trace timing specifications         38         8         Part identification         95           4.1.2         JTAG electricals         39         8.1         Description         95           4.1.3         SWD electricals         41         8.2         Part number format         95           4.2.1         Refere                                                                                                                                                                                                                                               |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | •                                              |       |
| 3.3 Switching specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                | ·                                              |       |
| 3.3.1         Device clock specifications         35         6         Pinout         72           3.3.2         General switching specifications         .35         6.1         MCXN23x Signal Multiplexing and Pin           3.4         Thermal specifications         .37         Assignments         .72           3.4.1         Thermal operating requirements         .37         6.2         MCXN23x Pinout Diagrams         .92           3.4.2         Thermal attributes         .37         6.3         Recommended connection for unused analog and digital pins         .93           4.4         Peripheral operating requirements and behaviors         .38         7         Ordering parts         .93           4.1         Core modules         .38         7.1         Determining valid orderable parts         .95           4.1.1         Debug trace timing specifications         .38         8         Part identification         .95           4.1.2         JTAG electricals         .41         8.2         Part number format         .95           4.1.3         SWD electricals         .41         8.2         Part number format         .95           4.2.1         Reference Oscillator Specification         .42         8.3         Example         .96           4                                                                                                                                                                                                                             |       | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  | =                                              |       |
| 3.3.2       General switching specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                                                |       |
| 3.4.         Thermal specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |                                                |       |
| 3.4.1       Thermal operating requirements       37       6.2       MCXN23x Pinout Diagrams       92         3.4.2       Thermal attributes       37       6.3       Recommended connection for unused analog and digital pins       93         4       Peripheral operating requirements and behaviors       digital pins       93         4.1       Core modules       38       7       Ordering parts       95         4.1.1       Debug trace timing specifications       38       8       Part identification       95         4.1.2       JTAG electricals       39       8.1       Description       95         4.1.3       SWD electricals       41       8.2       Part number format       95         4.2.1       Reference Oscillator Specification       42       8.3       Example       96         4.2.1       Reference Oscillator Specifications       43       8.4.1       Package marking       96         4.2.2       32 kHz oscillator electrical specifications       43       8.4.1       Package marking information       96         4.2.3       Free-running oscillator FRO12M specifications       9       Terminology and guidelines       97         4.2.4       Free-running oscillator FRO12M specifications       9.2       Examples <td< td=""><td></td><td></td><td><b></b></td><td></td><td>72</td></td<>                                                                                                                                                                                              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b></b>          |                                                | 72    |
| 3.4.2         Thermal attributes         37         6.3         Recommended connection for unused analog and digital pins         93           4         Peripheral operating requirements and behaviors         38         7         Ordering parts         95           4.1         Core modules         38         7.1         Determining valid orderable parts         95           4.1.1         Debug trace timing specifications         38         8         Part identification         95           4.1.2         JTAG electricals         39         8.1         Description         95           4.1.3         SWD electricals         41         8.2         Part number format         95           4.1.3         SWD electricals         41         8.2         Part number format         95           4.2.1         Reference Oscillator Specifications         42         8.3         Example         96           4.2.1         Reference Oscillator Specifications         43         8.4.1         Package marking information         96           4.2.2         32 kHz oscillator FRO144M specifications         9.1         Definitions         97           4.2.4         Free-running oscillator FRO12M specifications         9.2         Examples         98           4.2.5 <td></td> <td>· · · · · · · · · · · · · · · · · · ·</td> <td>6.2</td> <td>-</td> <td></td>                                                                                                                                     |       | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.2              | -                                              |       |
| 44         Peripheral operating requirements and behaviors         digital pins         93           38         7         Ordering parts         95           4.1         Core modules         38         7.1         Determining valid orderable parts         95           4.1.1         Debug trace timing specifications         38         8         Part identification         95           4.1.2         JTAG electricals         39         8.1         Description         95           4.1.3         SWD electricals         41         8.2         Part number format         95           4.2.1         Reference Oscillator Specification         42         8.3         Example         96           4.2.1         Reference Oscillator Specifications         43         8.4.1         Package marking information         96           4.2.2         32 kHz oscillator electrical specifications         43         8.4.1         Package marking information         96           4.2.3         Free-running oscillator FRO144M specifications         9         Terminology and guidelines         97           4.2.4         Free-running oscillator FRO12M specifications46         9.1         Examples         98           4.2.5         Free-running oscillator FRO16K specifications46         9.3 </td <td></td> <td></td> <td></td> <td><del>-</del></td> <td></td>                                                                                                                                          |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | <del>-</del>                                   |       |
| 38         7         Ordering parts         95           4.1         Core modules         38         7.1         Determining valid orderable parts         95           4.1.1         Debug trace timing specifications         38         8         Part identification         95           4.1.2         JTAG electricals         39         8.1         Description         95           4.1.3         SWD electricals         41         8.2         Part number format         95           4.2.1         Reference Oscillator Specification         42         8.3         Example         96           4.2.1         Reference Oscillator Specifications         42         8.4         Package marking         96           4.2.2         32 kHz oscillator specifications         43         8.4.1         Package marking information         96           4.2.3         Free-running oscillator FRO144M specifications         9         Terminology and guidelines         97           4.2.4         Free-running oscillator FRO12M specifications45         9.2         Examples         98           4.2.5         Free-running oscillator FRO16K specifications46         9.3         Typical-value conditions         98           4.2.6         550 MHz PLL specifications         46                                                                                                                                                                                                                                 | -     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.0              | _                                              |       |
| 4.1       Core modules       38       7.1       Determining valid orderable parts       95         4.1.1       Debug trace timing specifications       38       8       Part identification       95         4.1.2       JTAG electricals       39       8.1       Description       95         4.1.3       SWD electricals       41       8.2       Part number format       95         4.2       Clock modules       42       8.3       Example       96         4.2.1       Reference Oscillator Specification       42       8.4       Package marking       96         4.2.2       32 kHz oscillator electrical specifications       43       8.4.1       Package marking information       96         4.2.3       Free-running oscillator FRO144M specifications       9       Terminology and guidelines       97         4.2.4       Free-running oscillator FRO12M specifications45       9.2       Examples       98         4.2.5       Free-running oscillator FRO16K specifications46       9.3       Typical-value conditions       98         4.2.6       550 MHz PLL specifications       46       9.4       Relationship between ratings and operating requirements       99         4.3.1       Flash electrical specifications       46       9.5 <t< td=""><td>-</td><td></td><td>7</td><td></td><td></td></t<>                                                                                                                                                                                                      | -     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7                |                                                |       |
| 4.1.1       Debug trace timing specifications       38       8       Part identification       95         4.1.2       JTAG electricals       39       8.1       Description       95         4.1.3       SWD electricals       41       8.2       Part number format       95         4.2.1       Reference Oscillator Specification       42       8.3       Example       96         4.2.1       Reference Oscillator Specifications       42       8.4       Package marking       96         4.2.2       32 kHz oscillator electrical specifications       43       8.4.1       Package marking information       96         4.2.3       Free-running oscillator FRO144M specifications       9       Terminology and guidelines       97         4.2.4       Free-running oscillator FRO12M specifications45       9.2       Examples       98         4.2.5       Free-running oscillator FRO16K specifications46       9.3       Typical-value conditions       98         4.2.6       550 MHz PLL specifications       46       9.4       Relationship between ratings and operating requirements       99         4.3.1       Flash electrical specifications       46       9.5       Guidelines for ratings and operating requirements       99         4.3.1.2       Flash high voltage                                                                                                                                                                                                                                      | 4.1   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ' <del>-</del> ' |                                                |       |
| 4.1.2       JTAG electricals       39       8.1       Description       95         4.1.3       SWD electricals       41       8.2       Part number format       95         4.2       Clock modules       42       8.3       Example       96         4.2.1       Reference Oscillator Specification       42       8.4       Package marking       96         4.2.1       Reference Oscillator Electrical specifications       43       8.4.1       Package marking information       96         4.2.2       32 kHz oscillator ERO144M specifications       9       Terminology and guidelines       96         4.2.3       Free-running oscillator FRO144M specifications       9       Terminology and guidelines       97         4.2.4       Free-running oscillator FRO12M specifications45       9.2       Examples       98         4.2.5       Free-running oscillator FRO16K specifications 46       9.3       Typical-value conditions       98         4.2.6       550 MHz PLL specifications       46       9.4       Relationship between ratings and operating requirements       99         4.3.1       Flash electrical specifications       46       9.5       Guidelines for ratings and operating requirements       99         4.3.1.2       Flash high voltage current behavior                                                                                                                                                                                                                                    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                                                |       |
| 4.1.3       SWD electricals       41       8.2       Part number format       95         4.2       Clock modules       42       8.3       Example       96         4.2.1       Reference Oscillator Specification       42       8.4       Package marking       96         4.2.2       32 kHz oscillator electrical specifications       43       8.4.1       Package marking information       96         4.2.3       Free-running oscillator FRO144M specifications       9       Terminology and guidelines       97         4.2.4       Free-running oscillator FRO12M specifications45       9.2       Examples       97         4.2.5       Free-running oscillator FRO16K specifications 46       9.3       Typical-value conditions       98         4.2.6       550 MHz PLL specifications       46       9.4       Relationship between ratings and operating requirements       99         4.3.1       Flash electrical specifications       46       9.5       Guidelines for ratings and operating requirements       99         4.3.1.1       Timing specifications       46       48       10       Revision History       99         4.3.1.2       Flash high voltage current behavior       48       10       Revision History       99         4.3.1.3       Flash relia                                                                                                                                                                                                                                              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                                                |       |
| 4.2       Clock modules       42       8.3       Example       96         4.2.1       Reference Oscillator Specification       42       8.4       Package marking       96         4.2.2       32 kHz oscillator electrical specifications       43       8.4.1       Package marking information       96         4.2.3       Free-running oscillator FRO144M specifications       9       Terminology and guidelines       97         4.2.4       Free-running oscillator FRO12M specifications45       9.2       Example       97         4.2.5       Free-running oscillator FRO16K specifications46       9.3       Typical-value conditions       98         4.2.6       550 MHz PLL specifications       46       9.4       Relationship between ratings and operating requirements       99         4.3.1       Flash electrical specifications       46       9.5       Guidelines for ratings and operating requirements       99         4.3.1.1       Timing specifications       46       46       Revision History       99         4.3.1.2       Flash high voltage current behavior       48       40       Revision History       99         4.3.1.3       Flash reliability specifications       48       48       48       49       40       40       40       40 <td< td=""><td></td><td></td><td></td><td>•</td><td></td></td<>                                                                                                                                                                                     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | •                                              |       |
| 4.2.1Reference Oscillator Specification428.4Package marking964.2.232 kHz oscillator electrical specifications438.4.1Package marking information964.2.3Free-running oscillator FRO144M specifications9Terminology and guidelines974.2.4Free-running oscillator FRO12M specifications459.2Examples984.2.5Free-running oscillator FRO16K specifications 469.3Typical-value conditions984.2.6550 MHz PLL specifications469.4Relationship between ratings and operating requirements994.3.1Flash electrical specifications469.5Guidelines for ratings and operating requirements994.3.1.1Timing specifications469.5Guidelines for ratings and operating requirements994.3.1.2Flash high voltage current behavior4810Revision History994.3.1.3Flash reliability specifications48Legal information101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                |                                                |       |
| 4.2.2 32 kHz oscillator electrical specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | ·                                              |       |
| 4.2.3 Free-running oscillator FRO144M specifications 45 9.1 Definitions 97 4.2.4 Free-running oscillator FRO12M specifications45 9.2 Examples 98 4.2.5 Free-running oscillator FRO16K specifications 46 9.3 Typical-value conditions 98 4.2.6 550 MHz PLL specifications 46 9.4 Relationship between ratings and operating requirements 99 4.3.1 Flash electrical specifications 46 9.5 Guidelines for ratings and operating requirements 99 4.3.1.1 Timing specifications 46 9.5 Guidelines for ratings and operating requirements 99 4.3.1.2 Flash high voltage current behavior 48 48 4.3.1.3 Flash reliability specifications 48 Legal information 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       | the contract of the contract o |                  | <u> </u>                                       |       |
| 4.2.4 Free-running oscillator FRO12M specifications45 9.2 Examples                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                                                |       |
| 4.2.4Free-running oscillator FRO12M specifications459.2Examples                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1.2.0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                                                |       |
| 4.2.5Free-running oscillator FRO16K specifications 469.3Typical-value conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 424   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                                                |       |
| 4.2.6550 MHz PLL specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       | · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  | ·                                              |       |
| 4.3Memories and memory interfaces                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | * *                                            | 00    |
| 4.3.1       Flash electrical specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.1              |                                                | gg    |
| 4.3.1.1Timing specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9.5              | · · · · · · · · · · · · · · · · · · ·          | 55    |
| 4.3.1.2 Flash high voltage current behavior                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.0              |                                                | ga    |
| 4.3.1.3 Flash reliability specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10               | · · · · · · · · · · · · · · · · · · ·          |       |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10               |                                                |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | Logai illioilliatioil                          | 101   |

MCXN23x



Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© 2025 NXP B.V.

All rights reserved.

For more information, please visit: https://www.nxp.com