

# **Rocky Lake System FPGA**

**Architecture and Programming Guide** 

March, 2011

Revision 0.9.2



Contacts: Michael Konow

Udo Grüning

Matthias Steidl

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL.'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility amplications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Intel Corporation may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied, by 2stoppels or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights.

IMPORTANT - PLEASE READ BEFORE INSTALLING OR USING INTEL® PRE-RELEASE PRODUCTS.

Please review the terms at <a href="http://www.intel.com/netcomms/prerelease\_terms.htm">http://www.intel.com/netcomms/prerelease\_terms.htm</a> carefully before using any Intel® pre-release product, including any evaluation, development or reference hardware and/or software product (collectively, "Pre-Release Product"). By using the Pre-Release Product, you indicate your acceptance of these terms, which constitute the agreement (the "Agreement") between you and Intel Corporation ("Intel"). In the event that you do not agree with any of these terms and conditions, do not use or install the Pre-Release Product and promptly return it unused to Intel

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See <a href="http://www.intel.com/products/processor\_number">http://www.intel.com/products/processor\_number</a> for details.

This document contains information on products in the design phase of development. The information here is subject to change without notice. Do not finalize a design with this information.

The NAME OF PRODUCT may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

MPEG is an international standard for video compression/decompression promoted by ISO. Implementations of MPEG CODECs, or MPEG enabled platforms may require licenses from various entities, including Intel Corporation.

Hyper-Threading Technology requires a computer system with an Intel® Pentium® 4 processor supporting HT Technology and a HT Technology enabled chipset, BIOS and operating system. Performance will vary depending on the specific hardware and software you use. See http://www.intel.com/products/ht/Hyperthreading\_more.htm for additional information.

This Test Plan as well as the software described in it is furnished under license and may only be used or copied in accordance with the terms of the license. The information in this manual is furnished for informational use only, is subject to change without notice, and should not be construed as a commitment by Intel Corporation. Intel Corporation assumes no responsibility or liability for any errors or inaccuracies that may appear in this document or any software that may be provided in association with this document.

Except as permitted by such license, no part of this document may be reproduced, stored in a retrieval system, or transmitted in any form or by any means without the express written consent of Intel Corporation.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at <a href="http://www.intel.com">http://www.intel.com</a>.

BunnyPeople, Celeron, Celeron Inside, Centrino, Centrino logo, Core Inside, Dialogic, FlashFile, i960, InstantIP, Intel, Intel logo, Intel386, Intel486, Intel740, IntelDX2, IntelDX2, IntelDX2, Intel Core, Intel Inside, Intel Inside, Intel Inside logo, Intel. Leap ahead., Intel. Leap ahead. Logo, Intel NetBurst, Intel NetMerge, Intel NetStructure, Intel SingleDriver, Intel SpeedStep, Intel StrataFlash, Intel Viiv, Intel Vyro, Intel Sacale, IPLink, Itanium, Itanium Inside, MCS, MMX, Oplus, OverDrive, PDCharm, Pentium Inside, skoool, Sound Mark, The Journey Inside, Vtune, Xeon, and Xeon Inside are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2006, Intel Corporation. All Rights Reserved.



# **Contents**

| 1   | Introduction                                  | 7                       |
|-----|-----------------------------------------------|-------------------------|
| 2   | Architecture                                  | 8                       |
| 2.1 | General Information                           | 8                       |
| 2   | 2.1.1 Data Types and Interfaces               | 8                       |
| 2   | 2.1.2 Address translation                     | 9                       |
| 2   | 2.1.3 Transaction ID handling                 | 10                      |
| 2.2 | Mesh Interface Unit (MIU)                     | 10                      |
|     | Router                                        |                         |
|     | PCIe Interface and DMA2.4.1 MCPC Linux Driver |                         |
|     | 2.4.2 PCIe TX Packet Generator                |                         |
| 2.5 | Interface to BMC                              | 15                      |
|     | eMAC                                          |                         |
| 2   | 2.6.1 Memory Buffer Structure                 | 17                      |
| 2   | 2.6.2 Ethernet Network Setup                  | 18                      |
| 2   | 2.6.3 Receiving Ethernet Frames               | 20                      |
| 2   | 2.6.4 Transmitting Ethernet Frames            | 24                      |
| 2   | 2.6.5 eMAC Driver Description                 | 28                      |
|     | 2.6.5.1 Initialization Xilinx IP              | 28                      |
|     | 2.6.5.2 Initialization RX                     | 29                      |
|     | 2.6.5.3 Initialization TX                     | 30                      |
|     | 2.6.5.4 Receiving Frame Data                  | 30                      |
|     | 2.6.5.5 Sending Frame Data                    | 30                      |
| 2.7 | Interrupt Handling                            | 31                      |
| 2.8 | SATAError                                     | ! Bookmark not defined. |
| 3   | Application Software Notes                    | 33                      |



| 4 Reg   | gister Definitions                                | 34  |
|---------|---------------------------------------------------|-----|
| 4.1 Reg | jister Bank Overview                              | 34  |
| _       | e Register Bank                                   |     |
| 4.3 FPG | GA Register Bank                                  | 50  |
| 4.3.1   | IODELAY control registers                         | 50  |
| 4.3.2   | Pattern generation and training control registers | 52  |
| 4.3.3   | SIF status info registers                         | 53  |
| 4.3.4   | eMAC IP Configuration Register                    | 63  |
| 4.3.5   | eMAC Application Registers                        | 87  |
| 4.3.6   | Interrupt Registers                               | 104 |
| 4.3.7   | ' Atomic Increment Counters                       | 108 |



# **Figures**

| Figure 1: Rocky Lake FPGA Overview                             | 7        |
|----------------------------------------------------------------|----------|
| Figure 2: Datatypes and Interfaces                             | 9        |
| Figure 3: Interface to BMC                                     | 15       |
| Figure 4: Overview of eMAC IP instance                         | 17       |
| Figure 5: Ethernet Frame Buffer Organization                   | 18       |
| Figure 6: MAC Address Assignment                               | 20       |
| Figure 7: Receiving Ethernet Frames – Control Flow Core Driver | 22       |
| Figure 8: Receiving Ethernet Frames - Control Flow FPGA HW     | 23       |
| Figure 9: Ethernet Packetizer Block diagram                    | 24       |
| Figure 10: Transmitting Ethernet Frames – Control Flow Core D  | river 26 |
| Figure 11: Transmitting Ethernet Frames - Control Flow FPGA H  | W27      |
| Figure 12: De-Packetizer Block Diagram                         | 28       |
| Figure 13: Interrupt Unit Block Diagram                        | 32       |



## Related Documents

- 1. Rock Creek System FPGA, External-architecture Specification (EAS), Revision 0.5, June 2008
- 2. PCI Express Base Specification, Revision 1.1, March 2005
- 3. Xilinx Virtex-5 Integrated Endpoint Block of PCIE Designs User Guide, Revision 1.3, June 2008
- 4. Xilinx Virtex-5 FPGA User Guide, Revision 4.2 (UG190), May 2008
- 5. Xilinx Virtex-5 FPGA Data Sheet: DC and and Switching Characteristics, Revision 4.6 (DS202), June 2008
- 6. Xilinx XAPP1052: Bus Master DMA Reference Design for the Xilinx Endpoint Block Plus Core for PCI Express, v1.1, August 2008
- 7. PCI Local Bus Specification, Revision 3.0, February 2004
- 8. Rock Creek Mesh Interface External-Architecture Specification (EAS), Revision 1.0
- 9. MCEMU Transactor Implementation, Revision 0.5, December 2008
- 10. Xilinx Virtex-5 FPGA Embedded Tri-Mode Ethernet MAC
- 11. Xilinx Virtex-5 FPGA Embedded Tri-Mode Ethernet MAC Wrapper v1.6
- 12. Xilinx LogiCORE IP Ethernet Statistics v3.3 User Guide



## 1 Introduction

The Rocky Lake system FPGA is the bridge between the SCC silicon and the management console PC (MCPC). It provides a PCIe connection to the PC allowing the user to setup the environment, control the programs that are running on SCC or develop MCPC applications that can communicate with the SCC silicon.

Beside this bridge functionality the FPGA acts as an I/O hub providing I/O capabilities, which can be used by the silicon directly. The major ones are four stand-alone Ethernet ports and two SATA ports. SW running on SCC can directly access the network ports to communicate with other servers via internet and can use the SATA disk drives to enable fast local storage.

For these functions customized drivers must be developed for the OS that runs on the SCC cores. Drivers are available for the standard SCC Linux.

Figure 1: Rocky Lake FPGA Overview

The following chapter describes the architecture of the different blocks inside the FPGA mainly focusing on the functionality. In chapter 3, the implementation details are described with a focus on specifics that need to be taken into account for implementation inside of a FPGA. A comprehensive list of all FPGA registers and their functions can be found at the end of the document.



## 2 Architecture

#### 2.1 General Information

#### 2.1.1 Data Types and Interfaces

The Rock Creek 2D mesh uses flits, a 144bits wide data type to transfer information between agents. One SCC packet can consist of 1, 2 or 3 flits. For details see [8]. For simplicity, the SIF defines a new, 384bit wide packet data type which maps most flit fields 1:1 as described in the SIF router section, but also dropped some of the RC mesh specific fields for simplicity. The Mesh Interface Unit (MIU) translates flits into FPGA packets and vice versa.

Another data type found in the FPGA is PCIe transaction frames. The PCIe frame header information is not used outside the host interface and further down the line to RC. Only the data payload of the PCIe transfers is further used inside the SIF and interpreted as a FPGA packet. The PCIe and SIF do not share an address range and are logically separate.

Ethernet and SATA frames are also wrapped into FPGA packets for transportation through the FPGA.



Figure 2: Datatypes and Interfaces

#### 2.1.2 Address translation

SCC and the FPGA use 34bit addresses which are mostly mapped 1:1. The exception being the upper 2 bits in the SCC addresses which are used in the MIU to determine the destination ID inside the FPGA for request transactions received by the FPGA from SCC.

The upper 10 bits (33:24) of the RC System address are configurable via the RC LUTs. It is thereby possible to select a different FPGA destination for every 16 MB block represented by one RC LUT entry for all 48 cores.

Address bits [33:31] indicate the destination:

| Destination           | Address               |
|-----------------------|-----------------------|
| Host PC               | Addr[33:31] = default |
| FPGA MIU (debug only) | Addr[33:31] = 'h1     |
| FPGA Register File    | Addr[33:31] = 'h2     |



#### 2.1.3 Transaction ID handling

For all requests from the FPGA to the SCC, the response transactions don't have the original address included. Therefore transaction IDs will be used to select the right destination within the FPGA. Each request agent, the MCPC, the four eMAC modules and the two SATA modules have their own transaction ID range.

| Transaction ID | Agent    |
|----------------|----------|
| 0 63           | Host PC  |
| 64 79          | eMAC #0  |
| 80 95          | eMAC #1  |
| 96 111         | eMAC #2  |
| 112 127        | eMAC #3  |
| 128 143        | SATA #0  |
| 144 159        | SATA #1  |
| 160 255        | Reserved |

Each agent generates the transaction IDs within his own range and increments the IDs with each request it sends to SCC. When an agent receives the response, it checks the ID against its transfer counter. During normal operation, the value is ID(n) = ID(n-1) + 1. In case of a mismatch, an out-of-order response has been found. In this case an error status bit will be set in the in register FPGAStatus(0).

### 2.2 Mesh Interface Unit (MIU)

The mesh interface unit receives and generates SCC packets. Because the physical link is just half the size of the on-die mesh link, the received data must be assembled into the 144 bit SCC flit format using buffers which reside in the clock domain of the physical interface. The synchronization of the data to the slower system clock domain is done via clock-crossing FIFOs (CCFs). On the SCC side this block receives and generates SCC packets and does the credit handling as described in the SCC EAS document. On the other side the block generates and receives FPGA packets from the different sources of the router. The FPGA packet format is very similar to the SCC packet format and described in the implementation chapter.



#### 2.3 Router

The router does simple blocking one-direction packet forwarding based on the destination field. Only one packet can pass the router at a time per output port. There is a Round-Robin arbiter associated with every output port managing the priorities. A router packet consists of 48 bytes and contains the following fields:

• data: 256bit data (one SCC cache-line)

• byteenable: 8bit byte enable defining valid bytes in non-cacheline packets

• transid: 8bit transaction identification number

• srcid: 8bit source id, indicating the FPGA packet sender

• destid: 8bit destination id, indicating the FPGA packet destination

• addr: 34bit physical target address

• cmd: 12bit command type field

• rc\_id: 8bit SCC route id field (x,y tile coordinates)

• rc\_subid: 3bit SCC srcid/destid field

• reserved: 39bit reserved for future use

| Bytes | Contents                                                           | Packet Bits     |
|-------|--------------------------------------------------------------------|-----------------|
| 47-44 | reserved[38:7]                                                     | packet[383:352] |
| 43-40 | {reserved[6:0], rc_subid[2:0], rc_id[7:0], cmd[11:0], addr[33:32]} | packet[351:320] |
| 39-36 | addr[31:0]                                                         | packet[319:288] |
| 35-32 | {destid[7:0], srcid[7:0], transid[7:0], byteenable[7:0]}           | packet[287:256] |
| 31-28 | data[255:224]                                                      | packet[255:224] |
|       |                                                                    |                 |
| 7-4   | data[63:32]                                                        | packet[063:032] |
| 3-0   | data[31:0]                                                         | packet[031:000] |

The following happens for a packet transfer:



- 1. An agent who wants to send a packet must assert his valid out signal.
- 2. The router expects the destid field. If the destination port is free and has a grant for the input, the packet is accepted into the router and forwarded to the destination port.
- 3. If multiple agents want to transfer packets to free ports at the same time, the Round-Robin engine will determine the priority.
- 4. Once the destination agent has consumed the packet, the router outport is idle again, ready to process the next packet.

#### 2.4 PCIe Interface and DMA

The PCIe establishes the connection between the SCC platform and the MCPC. It is based on the PCIe endpoint IP and a DMA application note design from Xilinx. Packets that are sent from or to the MCPC get stored in the SCEMI buffers which are 64kB each. Flow control is implemented in a way that it generates back-pressure into the SCC or to the MCPC to prevent buffer overflow.

The data transfer between the FPGA and the MCPC can be done in two different modes. In PIO mode single dwords are transferred while in DMA mode larger chunks of packets can be transferred with data rates beyond 200MB/s.

Transfers to/from memory or register space are always controlled by the MCPC and needs to be done based on FPGA packets. There is no way to transfer "raw" accesses to the FPGA, as it can handle FPGA packets only. The packets need to be assembled on the MCPC before transferring them via PIO or DMA to the FPGA.

#### 2.4.1 MCPC Linux Driver

The driver manages the data transfer with the FPGA HW via PCIe. It implements the flow control, configures the DMA transfers and handles the data exchange with the application SW..

The following section describes how the driver handles the initialization and read and write transactions. The register references are to Xilinx IP block registers (XLX\_) or system FPGA registers (RCK\_). The Xilinx DMA registers are seen from the HW perspective. This means that the read registers for the DMA engine read from MCPC memory and the write registers for DMA engine write to MCPC memory; but the system view of reading and writing data from the point of view of the application SW is vice versa.

DMA transfers as described here are done with TLP size of 4 (= 16 Bytes), thus for any number of FPGA packets (48 Bytes each) a whole number of TLP transfers is done. No fragmented packets are sent. However, this approach delivers suboptimal performance.

Better performance can be achieved by using a larger TLP size (only observed power of 2 numbers work reliably), but care must be taken to pass only complete, non-fragmented packets to the application SW. Good performance is achievable with 2 consecutive DMA transfers. The first DMA transfer is with the maximum TLP size possible on the PCIe bus (as defined by HW /



BIOS), and the second DMA transfer is with TLP size that results in the highest whole number of TLPs for the remaining data in the FIFO.

#### **Driver Initialization**

- 1. Use vendor/device ID: 8086/c148
- 2. Disable ASPM (Active State Power Management, ref PCIe standard) in PCIe root port of Rocky Lake connection (capability ID 0x10):

Found PCIe Capability structure @ 0x90 Link Control Reg @ 0xa0: 0x30410001, setting to 0x30410000

- 3. Map PCI BAR0 and read / check RCK\_ID0\_REG (bitstream ID), XLX\_DCSR1, XLX\_DLWSTAT, XLX\_DLTRSSTAT.
- 4. Keep max payloadsize of PCIe endpoint in XLX\_DLTRSSTAT[10:8] for later. Access to PCI BAR 0 will be needed later for DMA configuration.
- 5. SCEMI reset by toggling RCK\_CONFIG\_SOFTRESET bit in RCK\_CONFIG\_REG and setting RCK\_TRNCT5\_INIT bit in RCK\_TRNCT5\_REG
- 6. Switch device to MSI interrupt mode, register ISR that resets global waitForDMA flag.

#### DMA Read (SCC to MCPC)

- 1. Read FIFO status from RCK\_TRNCT4\_REG[15:0], check for error in bit [13] → fail, bailout
- 2. DataAvail = RCK\_TRNCT4\_REG[14:0] \* 2 // in DWords
- 3. If (DataAvail == 0) return // nothing to do, no read data
- 4. Assert / DeAssert Reset bit in XLX\_DCSR1[0]
- 5. Write physical address of DMA buffer (to be filled by HW) to XLX\_WDMATLPA
- 6. TLP\_size = 4 // (4 DWords), TLP\_count = DataAvail / TLP\_size, write to XLX\_WDMATLPS and XLX\_WDMATLPC respectively
- 7. Set waitForDMA = 1, then start DMA transfer by setting XLX\_DDMACR[0]
- 8. While (waitForDMA) do\_nothing();
- 9. DMA transfer is done when ISR got called and reset the global waitForDMA, data from hardware is now in DMA buffer to be passed to SCC library



#### DMA Write (MCPC to SCC)

- 1. Read FIFO status from RCK\_TRNCT4\_REG[31:16], check for error in bit [29] → fail, bailout
- 2. RoomAvail = RCK\_TRNCT4\_REG[30:16] \* 2 // in DWords, no more than RoomAvail words can be transferred to HW w/o data loss
- 3. DataCount = Number of DWords to write
- 4. dwordsToWrite = min (RoomAvail, DataCount)
- 5. Assert / DeAssert Reset bit in XLX\_DCSR1[0]
- 6. write physical address of DMA buffer (containing data to write to HW) to XLX\_RDMATLPA
- 7. TLP\_size = 4 // (4 DWords), TLP\_count = DataAvail / TLP\_size, write to XLX\_RDMATLPS and XLX\_RDMATLPC respectively
- 8. Set waitForDMA = 1, then start DMA transfer by setting XLX\_DDMACR[16]
- 9. while (waitForDMA) do\_nothing();
- 10. DMA transfer is done when ISR got called and reset the global waitForDMA

#### 2.4.2 PCIe TX Packet Generator

The TX Packet Generator can be used to access large consecutive memory areas with a minimum of MCPC data transfer required. The module is located between the SCEMI TX FIFO (MIP) and the FPGA router. When it receives a packet with a packet generation command prefix, the content of this packet triggers a state machine that sends multiple packets to the router. The contents of these new packets are derived from the original packet and depend on the specific command prefix. Packets with a NOGEN prefix are simply forwarded to the router.

The Packet generator pauses the generation of request packets when the MIU RXFIFO or the MOP FIFO are almost full to prevent the system from being flooded with packets.

The Packet Generator auto-increments the transfer ID of all packets sent out. It uses TIDs within the MCPC range only.

Packet generator supports the following commands:

*BLOCK Transaction:* Generates up to  $2^{32}$  packets based on the first one. For example, this can be used to read large chunks of DDR3 memory with just sending one request from the MCPC.

*BCMC Transaction:* Broadcasts the packet received from MCPC to all 4 memory controllers. For example, this can be used to copy an OS image into all 4 memory controllers.



*BCTILE Transaction:* Broadcasts the packet received to all 24 tiles. For example, this can be used to pull all resets in the tiles by sending just one packet from MCPC.

#### 2.5 Interface to BMC

The FPGA has a dedicated interface to the Board Management Controller (BMC). This interface is used by the BMC firmware to initialize the FPGA as well as the SCC and therefore allows the realization of a self-booting platform which does not need a MCPC to boot. This interface is an asynchronous micro-processor interface with 16 bit data and address lnes. It provides a maximum bandwidth of ~10MB, which is much less than the PCIe interface to the MCPC. This may require an additional MCPC to be connected to the self-booting platform as well (e.g. downloading of large data chunks for debugging).

The interfaces to the MCPC and to the BMC can be used exclusively. There is not HW support to ensure a safe switch from one mode to the other during operation. The SW needs to ensure that no transactions are open, before switching between the modes.

Figure 3: Interface to BMC



#### **2.6 eMAC**

The Ethernet interfaces are built upon IP blocks from Xilinx. The Xilinx Ethernet MAC IP contains two eMAC modules, EMAC0 and EMAC1. The IP supports different physical interfaces and for the Rocky Lake system the Tri-Speed operation RGMII v1.3 interface will be used. These physical interfaces are connected to the external PHY modules on the board.

Internally all eMAC modules have a 4 Kbyte FIFO for the TX and RX directions and are connected to the FPGA router via the client interface. Due to the limitation of the internal buffers, jumbo frames won't be supported.

The conversion from internal FPGA packet format to the Ethernet FIFO format is done by a packetizer and de-packetizer. The register interface of the eMAC IP blocks is connected to the internal FPGA register bank to provide a unified way of accessing all internal registers. The registers are mapped into the FPGA register address space.

Sending and receiving of Ethernet frames to/from SCC cores is done via buffers in DDR3 memory space. The sending core writes its frames into the buffer, informs the FPGA HW that new frames are present so that the HW can pull the frames from the buffer and transfers them to the external Ethernet ports. When the HW receives frames on the external Ethernet port, it puts them into the according DDR3 memory buffer, tells the core that new frames are present and the receiving SCC core starts pulling the frames from the buffer. Signaling can be done sending interrupts to the SCC core. Alternatively the core can poll the head of the buffer to determine a change in the write index.





Figure 4: Overview of eMAC IP instance

#### 2.6.1 Memory Buffer Structure

The receive and transmit buffers are build as ring buffers in DDR3 memory. The read and write indexes are stored in FPGA registers. The head address of the buffer is reserved to store copies of the read/write indexes so that the core can look them up by accessing the DDR3 memory instead of the real HW registers in the FPGA.

The buffer is organized in 32 byte chunks, which matches one cache line. The main reason for this is to optimize the data transfer between FPGA and SCC by transferring 32 byte data chunks only. Ethernet frames that are stored in the buffer always start on 32 byte boundaries. When the frame length is not a multiple of 32 bytes, the remaining bytes should be filled with 0.

The start address of the buffer can be somewhere in DDR3 memory or in the on-die MPB. The size of the buffer is limited to ~2 MB. In front of each frame the first two bytes are reserved for the frame length. The HW as well as the SW need to store the frame length there as the L/T field in the Ethernet frame header is usually used for type information. The frame length value must be set to the length of the Ethernet frame and does not include the two bytes of the frame length field itself.



Figure 5: Ethernet Frame Buffer Organization

#### 2.6.2 Ethernet Network Setup

Each core can have multiple independent network interfaces, connected to each of the four eMAC modules. The eMAC modules contain up to 48 independent register sets which can be shared among all cores. This results in a maximum of 192 different network interfaces with individual MAC addresses for one SCC and provides a maximum of flexibility to the SW.

The SW driver is responsible for configuring and enabling the network ports. Each driver does this independently for his own register sets.

- 1. Disable flow control, enable transmitter, set full duplex mode, set MAC speed and filter mode in Xilinx IP
- 2. Set up ring buffer space in DDR3 memory



- 3. Initialize *start address*, *last index*, *write/read index*, *threshold*, *route* and *MAC address* in FPGA register set
- 4. Setup signaling mode (interrupt/polling)
- 5. Activate network port by setting enable bit

Determining the right MAC addresses can be done in different ways. The easiest way is to use the MAC Address Base Register in the FPGA and to calculate the MAC address by adding the core number to it. This address then needs to be written to the MAC address register. Using this approach requires a continuous range of MAC addresses reserved for SCC. The base address can be programmed by the BMC during boot-up of the system.

Another approach could be to store a list of MAC addresses somewhere in the OS image. The cores drivers then look them up and write them to the appropriate registers.

<add description of HW ports on the board and how they are assigned to the internal MAC modules>



Figure 6: MAC Address Assignment

#### 2.6.3 Receiving Ethernet Frames

Frames that are received on the external Ethernet ports are first stored in the internal 4KB buffer of the eMAC IP. When the IP block is ready to provide the data, it signals a start of frame on the client interface. The HW then starts pulling out the data from the IP block, generating FPGA packets and writing them to the DDR3 memory.

Before the HW starts generating packets, the SW must enable the network port for this core. After reset it is disabled to allow the SW on the SCC core to configure the network interface properly and setup the buffer space before the HW starts writing packets to the buffer.



There are two ways for the SCC core to determine the existence of new frames in the buffer. The first is polling. The SCC core polls the head of the buffer to find out when the write index value has changed. It can then decide when it wants to start reading out first frames from the buffer. The second approach is to use signaling via interrupt. The HW would trigger an interrupt event when it has written a new frame to the buffer.

The core SW stops reading when the buffer is empty while the HW stops writing when the buffer is full. Usually the SW should be able to read out faster than the HW can write into the buffer. Nevertheless when the buffer in DDR3 memory overflows, the HW drops packets because no additional space exists in the FPGA. A bit in the status register section of the eMAC module will be set to indicate an overflow.

When the HW receives an Ethernet broadcast packet, it will send it to all enabled register sets of the physical interface.

- 1. FPGA HW receives start of new frame
- 2. Get MAC address from frame header
- 3. Compare MAC address with all available addresses stored in table
  - 1. If no match, packet gets dropped
  - 2. If match, get assigned core number from table
- 4. Check if network port for this core is enabled
  - 1. If enabled, continue processing of frame
  - 2. If not enabled, packet gets dropped
- 5. Put frame data in FPGA packets and write to according core buffer
  - 1. Write packet length to buffer
  - 2. If "end of frame" update write index and copy value to head of buffer
- 6. Signal interrupt to core, if in interrupt mode
- 7. Core starts servicing interrupt or in if in polling mode detects update of write index and starts reading frame data
- 8. Core updates read index in FPGA to free up buffer space

The following state diagrams describe the control flow on the core side and in the HW



Figure 7: Receiving Ethernet Frames – Control Flow Core Driver



Figure 8: Receiving Ethernet Frames - Control Flow FPGA  ${\bf HW}$ 

The figure below illustrates the structure of the packetizer block. Details about the implementation of the block can be found in the implementation chapter.



Figure 9: Ethernet Packetizer Block diagram

### **2.6.4** Transmitting Ethernet Frames

Ethernet frames that should be sent out through the external network port are written to the transmit buffer by the SCC core. The HW pulls the frames from the transmit buffer by sending 32 byte read requests, unpacks the data and transmits them to the internal buffer of the eMAC IP.

Before the HW starts pulling data from the buffer, it must be enabled by setting the appropriate bit in the eMAC TXCTRL register. After reset all network ports are disabled.

The HW determines new packets in the buffer by looking for updates in the write index register. As soon as the value changes, the HW starts reading out new packets. The de-packetizer block extracts the frame data from the FPGA packets and transmits them to the eMAC IP block. When



the buffer is empty the HW stops reading and waits for the next index register update. When the buffer is full, the SCC core stops writing new packets to the buffer.

The eMAC IP block can signal to the HW when it is not ready to receive new data. In this case, the HW stalls until the block is ready again accepting new packets.

- 1. Core writes new frames to the memory buffer
- 2. Core updates write index in TXCTRL register to indicate presence of new frames
- 3. FPGA checks if network port is enabled
  - 1. If enabled, HW starts reading of frame data from buffer
  - 2. If not enabled, HW stalls
- 4. FPGA reads packet length from buffer
- 5. Frame data extracted from FPGA packets and send to eMAC module
  - 1. If last byte reached, "end-of-frame" indication generated for eMAC
  - 2. Read index register gets updated
- 6. HW checks if other cores has data to transfer
  - 1. "Round-Robin" across all enabled cores one frame per core

The following state diagrams describe the control flow on the core side and in the HW



Figure 10: Transmitting Ethernet Frames – Control Flow Core Driver



**Figure 11: Transmitting Ethernet Frames - Control Flow FPGA HW** 

The figure below illustrates the structure of the de-packetizer block. Details about the implementation of the block can be found in the implementation chapter.



Figure 12: De-Packetizer Block Diagram

#### 2.6.5 eMAC Driver Description

For the SCC Linux a driver that handles the transfer of Ethernet packets exists. The following section describes the steps that the driver takes to send and receive packets through the eMAC interfaces.

Please note that the write index registers in the RX controllers as well as the read index registers in the TX controllers are read only by the SW and can be written by the HW only.

#### 2.6.5.1 Initialization Xilinx IP

The following description is an example for emac0 (see

| POWER:<br>SYSTEM<br>Addr | Reg         | Bits   | Bit Field | Туре | Description       |
|--------------------------|-------------|--------|-----------|------|-------------------|
| 08500                    | Slave_VMON1 | [15:0] | 1V0       | R 0  | Internal use only |



| POWER:<br>SYSTEM<br>Addr | Reg          | Bits    | Bit Field  | Туре | Description       |
|--------------------------|--------------|---------|------------|------|-------------------|
|                          |              | [31:16] | Unused     | R 0  | Unused            |
| 00504                    | Slave_VMON2  | [15:0]  | I_1V0      | R 0  | Internal use only |
| 08504                    |              | [31:16] | Unused     | R 0  | Unused            |
| 00500                    | CL. VIMONS   | [15:0]  | 1V1_VCCT   | R 0  | Internal use only |
| 08508                    | Slave_VMON3  | [31:16] | Unused     | R 0  | Unused            |
| 00500                    | Cl. VIMONA   | [15:0]  | I_1V1_VCCT | R 0  | Internal use only |
| 0850C                    | Slave_VMON4  | [31:16] | Unused     | R 0  | Unused            |
| 00510                    | CI VIMONS    | [15:0]  | 1V1_VCCA   | R 0  | Internal use only |
| 08510                    | Slave_VMON5  | [31:16] | Unused     | R 0  | Unused            |
| 00514                    | Slave_VMON6  | [15:0]  | I_1V1_VCCA | R 0  | Internal use only |
| 08514                    |              | [31:16] | Unused     | R 0  | Unused            |
|                          | Slave_VMON9  | [15:0]  | 12V0R1     | R 0  | Internal use only |
| 08518                    |              | [31:16] | Unused     | R 0  | Unused            |
| 00516                    | Slave_VMON10 | [15:0]  | 12V0R2     | R 0  | Internal use only |
| 0851C                    |              | [31:16] | Unused     | R 0  | Unused            |
| 00520                    | Class VMON11 | [15:0]  | 5V0_IN     | R 0  | Internal use only |
| 08520                    | Slave_VMON11 | [31:16] | Unused     | R 0  | Unused            |
| 00524                    | Slave VMON12 | [15:0]  | 3V3_IN     | R 0  | Internal use only |
| 08524                    | Slave_VMON12 | [31:16] | Unused     | R 0  | Unused            |
| 00520                    | Master VMON1 | [15:0]  | 3V3        | R 0  | Internal use only |
| 08528                    | Master_VMON1 | [31:16] | Unused     | R 0  | Unused            |
| 09520                    | Master VMONO | [15:0]  | I_3V3      | R 0  | Internal use only |
| 0852C                    | Master_VMON2 | [31:16] | Unused     | R 0  | Unused            |
| 08530                    | Master_VMON5 | [15:0]  | 1V65       | R 0  | Internal use only |



| POWER:<br>SYSTEM<br>Addr | Reg           | Bits    | Bit Field            | Туре | Description       |
|--------------------------|---------------|---------|----------------------|------|-------------------|
| İ                        |               | [31:16] | Unused               | R 0  | Unused            |
| 08534                    | Master_VMON6  | [15:0]  | 1V65_ADJ             | R 0  | Internal use only |
| 06334                    |               | [31:16] | Unused               | R 0  | Unused            |
| 08538                    | Master_VMON7  | [15:0]  | 1V8_SB               | R 0  | Internal use only |
| 06336                    | Master_vMON7  | [31:16] | Unused               | R 0  | Unused            |
| 0853C                    | Mastar VMONO  | [15:0]  | 5V0_PWR              | R 0  | Internal use only |
| 0853C                    | Master_VMON8  | [31:16] | Unused               | R 0  | Unused            |
| 08540                    | Master_VMON9  | [15:0]  | 3V3_PWR              | R 0  | Internal use only |
| 08340                    |               | [31:16] | Unused               | R 0  | Unused            |
| 09544                    | Master_VMON10 | [15:0]  | 2V5                  | R 0  | Internal use only |
| 08544                    |               | [31:16] | Unused               | R 0  | Unused            |
| 08548                    | Master_VMON11 | [15:0]  | 1V8_PHY              | R 0  | Internal use only |
|                          |               | [31:16] | Unused               | R 0  | Unused            |
| 0854C                    | Master IIV    | [5:0]   | Under voltage status | R 0  | Internal use only |
| 0634C                    | Master_UV     | [31:6]  | Unused               | R 0  | Unused            |
| 09550                    | Slave_UV      | [3:0]   | Under voltage status | R 0  | Internal use only |
| 08550                    |               | [31:4]  | Unused               | R 0  | Unused            |
| 08554                    | EDC A. Taure  | [7:0]   | Temperature value    | R 0  | Internal use only |
|                          | FPGA_Temp     | [31:8]  | Unused               | R 0  | Unused            |
| 08558                    | SCC_Temp      | [7:0]   | Temperature value    | R 0  | Internal use only |
|                          |               | [31:8]  | Unused               | R 0  | Unused            |

| POWER: Control Addr Bits Bit Field Type Description |
|-----------------------------------------------------|
|-----------------------------------------------------|



| POWER:<br>Control<br>Addr | Reg        | Bits    | Bit Field             | Туре | Description                                                                                       |
|---------------------------|------------|---------|-----------------------|------|---------------------------------------------------------------------------------------------------|
| 0855C                     | Timer      | [24:0]  | Update interval U82   | RW   | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms. |
|                           |            | [31:25] | Unused                | R 0  | Unused                                                                                            |
| 08560                     | Timer      | [24:0]  | Update interval U83   | RW   | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms  |
|                           |            | [31:25] | Unused                | R 0  | Unused                                                                                            |
| 08564                     | 54 Timer   | [24:0]  | Update interval U5    | RW   | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms  |
|                           |            | [31:25] | Unused                | R 0  | Unused                                                                                            |
| 08568                     | Timer      | [31:0]  | Timeout watchdog low  | RW   | Defines the time when the HW automatically disables the                                           |
| 0856C                     | Timer [7:0 | [7:0]   | Timeout watchdog high | RW   | measurement mode and switches back to normal mode.  Programming value 0 disables the watchdog.    |
|                           |            | [31:8]  | Unused                | R 0  |                                                                                                   |



eMAC IP Configuration Register section):

Map Global Register Bank (GRB) of FPGA (0xF9000000) to local memory, length 0x10000

1. Disable TX and RX flow control (GRB+0x32C0):

Set top 3 bits of the flow control configuration to zero, therefore disabling tx and rx flow control.

2. Setting the TX configuration bit to enable the transmitter and set to full duplex mode (GRB+0x3280):

Half duplex (Bit 26) = 0, Transmit enable (Bit 28) = 1, Reset (Bit 31) = 0.

3. Setting the RX configuration bit to enable the transmitter and set to full duplex mode (GRB+0x3240):

Length/Type Error Check (Bit 25) = 1, Half duplex (Bit 26) = 0, Receiver enable (Bit 28) = 1, Reset (Bit 31) = 0.

4. Setting the speed to 1Gb/s (GRB+0x3300):

Bit 31 = 1, Bit 30 = 0.

5. Set promiscuous mode (GRB+0x3390):

Promiscuous mode (Bit 31) = 1.

#### 2.6.5.2 Initialization RX

1. Set RX buffer address (GRB+0x9000):

Shift 5 times to the right and set address.

2. Read RX write index (GRB+0x9200):

Read write index (note that the write index registers are read only by SW, thus cannot be set to an initial value).

3. Set RX write index to RX read index (GRB+0x9100):

Set read index (both point to the same index now, thus the buffer is empty) and store value as driver internal read index.

4. Set RX last index (GRB+0x9300):

Set last index to define buffer size (size = last index \* 32).

5. Set RX route/destination (GRB+0x9500):

Set route and destination depending on selected core (e.g. for core0 0x600).

6. Set RX hi MAC address (GRB+0x9600):

Set high MAC address (e.g. 0x0045).



7. Set RX lo MAC address (GRB+0x9700):

Set low MAC address (e.g. 0x414D4500).

8. Activate RX network port (GRB+0x9800):

Set to 1.

#### 2.6.5.3 Initialization TX

1. Set TX buffer address (GRB+0x9900):

Shift 5 times right and set address.

2. Read TX read index (GRB+0x9A00):

Read TX read index (note that the read index is read only for SW, thus cannot be initialized).

3. Write TX write index (GRB+0x9B00):

Set write index (both point to the same index now, thus the buffer is empty) and store value as driver internal write index.

4. Set TX last index (GRB+0x9C00):

Set last index to define buffer size (size = last index \* 32).

5. Set TX route/destination (GRB+0x9D00):

Set route and destination depending on selected core (e.g. for core0 0x600).

6. Activate TX network port (GRB+0x9E00):

Set to 1.

#### 2.6.5.4 Receiving Frame Data

- 1. Check for updated write index in head of buffer (or FPGA register) (RX buffer+0x00)
  - a. Read 4 bytes from RX buffer at address 0 and compare the write index value to the internal read index value stored in the driver
- 2. Only if these indexes differ a new frame is ready and needs to be processed
  - a. Read first 2 bytes (length of frame) and then the rest of data from the driver internal read index
  - b. Set RX buffer read index to new position (GRB+0x9100)
  - c. Set driver internal read index to new position
  - d. Repeat step 2. as often as the internal read index and the write index register value still differs



#### 2.6.5.5 Sending Frame Data

- 1. If enough free space is available, write frame length and data to tx buffer (tx buffer+(driver internal write index value+1)\*32)
  - a. Set frame length to the first 2 bytes, append the frame data
  - b. Add padding where necessary
  - c. Set TX write index register to new position (GRB+0x9B00)
  - d. Set driver internal write index value to new position

## 2.7 Interrupt Handling

For each SCC core, the FPGA contains an interrupt logic unit in the register bank module which collects the events coming from internal interrupt sources or from IPIs sent by other cores and handles the generation of the interrupt packets. An interrupt packet is a write request from the FPGA to the CRB register within the tile of the receiving core which sets one of the two local interrupt bits. These bits are directly connected to the LINTO/LINT1 pins of the core. The current FPGA architecture supports 6 internal interrupt sources as well as 48 IPI sources: IPI0...IPI47, eMAC0...eMAC3 and SATA0...SATA1. The interrupt events from the eMAC modules are generated when the HW has written new packets into the buffer. For the SATA modules the generation of the event is not yet specified.

#### Interrupt Control Flow

- 1. Interrupt event(s) or IPI(s) set status bit(s)
  - 1. If not masked and no IRQ is pending, send IRQ packet to core.
  - 2. Otherwise does not send packet.
- 2. Core receives interrupt and jumps to service routine
  - 1. Reads status register.
  - 2. Determines interrupt source(s) and starts processing.
- 3. When processing has been finished
  - 1. Clears local interrupt bit in CRB.
  - 2. Writes to IRQ-Reset register to clear IRQ pending bit and according status bit(s).
- 4. If one of the status bits is still active, next IRQ packet sent to core

In case one core wants to send an IPI to another core, it writes to the appropriate IPI request register bit in the FPGA. This will set the status bit of the receiving core and triggers an interrupt.



SW can configure which one of the two local interrupt pins of the receiving core will be set by the interrupt packet.

Figure 13: Interrupt Unit Block Diagram

#### 2.8 Atomic Increment Counters

The FPGA contains 96 32-bit wide atomic increment counters split into two sets of 48 counters each. The addresses of the counter sets start at 4k page boundaries at 0xE000 and 0xF000 (Atomic Increment Counters).

Each counter consists of a pair of registers, the atomic increment counter register and the initialization counter register. The atomic counter can be loaded with a 32 bit value though a write access to the initialization counter register. A read to this register provides the actual value of the atomic counter. Reading and writing to the atomic increment counter register increments (read) or decrements (write) the counter value. In case of a read access, the unmodified value will be provided back as read data.



## 3 Application Software Notes

This chapter describes the layering and functionality between RCK silicon, the system FPGA, the driver and the application SW.

From a physical point of view, the RCK silicon is connected to the system FPGA which also holds the PCIe interface that connects to the MCPC. The FPGA implements registers that provide a FIFO-based packet-oriented interface to RCK, where mesh packets can be read and written. This is basically a SW-controlled port into the RCK on-die mesh.

To write data into RCK memory a packet has to be generated that contains the asswell as an addressing and control header. To read memory, it is necessary to first generate a read request packet containing the packet header and then to wait for a reply packet that can be read out of the FPGA registers by SW, containing the requested data.

This FIF- based interface forms the HW layer of the SCEMI implementation. The SW SCEMI layer handles the low level packet transfer over the FIFO interface, but the application SW still talks to the SCEMI layer in terms of RCK packets, not directly mapped memory accesses.

The driver only has one task: to map the registers that implement the FIFO based interface into application SW memory. This is used for "legacy" code to transfer data word by word under SW control. The DMA implementation is used to pump larger amounts of prepared packets (not raw memory data!) between the FIFOs and host memory.



## 4 Register Definitions

In this chapter all registers that exist in the FPGA will be described. The registers are located in two independent register banks.

- The PCIe register bank can be accessed through native PCIe read/write accesses from the MCPC and contains all relevant registers to configure and control the data transfer through the PCIe interface.
- The FPGA register bank contains all application specific registers that can be accessed only
  through FPGA packet read/write requests that can be sent from the MCPC, the BMC or the
  SCC cores.

## 4.1 Register Bank Overview

| Start<br>Addr | End<br>Addr                                     | Description                        | Link                                    |                 |                |           |                  |                   |  |
|---------------|-------------------------------------------------|------------------------------------|-----------------------------------------|-----------------|----------------|-----------|------------------|-------------------|--|
| 0x0000        | 0x0FFF                                          | Configuration Registers PCIe IP    | PCIe Register Bank                      |                 |                |           |                  |                   |  |
| 0x1000        | 0x1FFF                                          | Reserved                           | n/a                                     |                 |                |           |                  |                   |  |
| 0x2000        | 0x2FFF                                          | Reserved                           | n/a                                     |                 |                |           |                  |                   |  |
| 0x3000        | 0x31FF                                          | Reserved                           | n/a                                     |                 |                |           |                  |                   |  |
| 0x3200        | 0x3200 0x33FF Configuration Registers eMAC IP # | Configuration Registers eMAC IP #0 | PO<br>WE<br>R:<br>SYS<br>TE<br>M<br>Add | Reg             | Bi<br>ts       | Bit Field | T<br>y<br>p<br>e | Description       |  |
|               |                                                 |                                    | 085                                     | Slave_V<br>MON1 | [1<br>5:<br>0] | 1V0       | R<br>0           | Internal use only |  |
|               |                                                 |                                    |                                         |                 | [3<br>1:       | Unused    | R                | Unused            |  |



| Start<br>Addr | End<br>Addr | Description |           |         |                     | Link           |        |                   |
|---------------|-------------|-------------|-----------|---------|---------------------|----------------|--------|-------------------|
|               |             |             |           |         | 1<br>6]             |                | 0      |                   |
|               |             |             | 085       | Slave_V | [1<br>5:<br>0]      | I_1V0          | R<br>0 | Internal use only |
|               |             |             | 04        | MON2    | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             |           | Slave_V | [1<br>5:<br>0]      | 1V1_VC<br>CT   | R<br>0 | Internal use only |
|               |             |             | 083       | MON3    | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V | [1<br>5:<br>0]      | I_1V1_V<br>CCT | R<br>0 | Internal use only |
|               |             |             | 003<br>0C | MON4    | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V | [1<br>5:<br>0]      | 1V1_VC<br>CA   | R<br>0 | Internal use only |
|               |             |             | 085<br>10 | MON5    | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             |           | Slave_V | [1<br>5:<br>0]      | I_1V1_V<br>CCA | R<br>0 | Internal use only |
|               |             |             |           | MON6    | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |



| Start<br>Addr | End<br>Addr | Description |                     |                  |                     | Link              |        |                   |
|---------------|-------------|-------------|---------------------|------------------|---------------------|-------------------|--------|-------------------|
|               |             |             | 085                 | Slave_V          | [1<br>5:<br>0]      | 12V0R1            | R<br>0 | Internal use only |
|               |             |             | 18                  | MON9             | [3<br>1:<br>1<br>6] | Unused            | R<br>0 | Unused            |
|               |             |             | 085                 | Slave_V          | [1<br>5:<br>0]      | 12V0R2            | R<br>0 | Internal use only |
|               | 085 \$      | MON10       | [3<br>1:<br>1<br>6] | Unused           | R<br>0              | Unused            |        |                   |
|               |             | Slave_V     | [1<br>5:<br>0]      | 5V0_IN           | R<br>0              | Internal use only |        |                   |
|               |             |             | 20                  | MON11            | [3<br>1:<br>1<br>6] | Unused            | R<br>0 | Unused            |
|               |             |             | 085                 | Slave_V          | [1<br>5:<br>0]      | 3V3_IN            | R<br>0 | Internal use only |
|               |             |             | 24                  | MON12            | [3<br>1:<br>1<br>6] | Unused            | R<br>0 | Unused            |
|               |             | 00.5        | 085                 | Master_          | [1<br>5:<br>0]      | 3V3               | R<br>0 | Internal use only |
|               |             |             | 28                  | VMON1            | [3<br>1:<br>1<br>6] | Unused            | R<br>0 | Unused            |
|               |             |             | 085<br>2C           | Master_<br>VMON2 | [1<br>5:            | I_3V3             | R<br>0 | Internal use only |



| Start<br>Addr | End<br>Addr | Description | Link      |                     |                     |              |        |                   |  |  |
|---------------|-------------|-------------|-----------|---------------------|---------------------|--------------|--------|-------------------|--|--|
|               |             |             |           |                     | 0]                  |              |        |                   |  |  |
|               |             |             |           |                     | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |  |  |
|               |             |             | 085       | Master_             | [1<br>5:<br>0]      | 1V65         | R<br>0 | Internal use only |  |  |
|               |             | 30          | VMON5     | [3<br>1:<br>1<br>6] | Unused              | R<br>0       | Unused |                   |  |  |
|               |             |             | 085       | Master_             | [1<br>5:<br>0]      | 1V65_A<br>DJ | R<br>0 | Internal use only |  |  |
|               |             |             | 34 VMON6  | [3<br>1:<br>1<br>6] | Unused              | R<br>0       | Unused |                   |  |  |
|               |             |             | 085       | Master_             | [1<br>5:<br>0]      | 1V8_SB       | R<br>0 | Internal use only |  |  |
|               |             |             | 38        | VMON7               | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |  |  |
|               |             |             | 085       | Master_             | [1<br>5:<br>0]      | 5V0_PW<br>R  | R<br>0 | Internal use only |  |  |
|               |             |             | 3C        | VMON8               | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |  |  |
|               |             |             | 085<br>40 | Master_<br>VMON9    | [1<br>5:<br>0]      | 3V3_PW<br>R  | R<br>0 | Internal use only |  |  |



| Start<br>Addr | End<br>Addr | Description |     |            |                     | Link                       |        |                   |
|---------------|-------------|-------------|-----|------------|---------------------|----------------------------|--------|-------------------|
|               |             |             |     |            | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085 | Master_    | [1<br>5:<br>0]      | 2V5                        | R<br>0 | Internal use only |
|               |             |             | 44  | VMON1<br>0 | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085 | Master_    | [1<br>5:<br>0]      | 1V8_PH<br>Y                | R<br>0 | Internal use only |
|               |             |             | 48  | SO WMONII  |                     | Unused                     | R<br>0 | Unused            |
|               |             |             | 085 | Master_    | [5<br>:0<br>]       | Under<br>voltage<br>status | R<br>0 | Internal use only |
|               |             |             | 4C  | UV         | [3<br>1:<br>6]      | Unused                     | R<br>0 | Unused            |
|               |             |             |     | Slave_U    | [3<br>:0<br>]       | Under<br>voltage<br>status | R<br>0 | Internal use only |
|               |             |             | 50  | V          | [3<br>1:<br>4]      | Unused                     | R<br>0 | Unused            |
|               |             |             |     | FPGA_      | [7<br>:0<br>]       | Temperat<br>ure value      |        | Internal use only |
|               |             | 54          | 54  | Temp       | [3<br>1:<br>8]      | Unused                     | R<br>0 | Unused            |
|               |             |             | 085 | SCC_Te     | [7                  | Temperat                   | R      | Internal use      |



| Start<br>Addr | End<br>Addr | Description | Link                                      |       |                     |                           |                  |                                                                                                   |  |
|---------------|-------------|-------------|-------------------------------------------|-------|---------------------|---------------------------|------------------|---------------------------------------------------------------------------------------------------|--|
|               |             |             | 58                                        | mp    | :0<br>]             | ure value                 | 0                | only                                                                                              |  |
|               |             |             |                                           |       | [3<br>1:<br>8]      | Unused                    | R<br>0           | Unused                                                                                            |  |
|               |             |             | PO<br>WE<br>R:<br>Con<br>trol<br>Add<br>r | Reg   | Bi<br>ts            | Bit Field                 | T<br>y<br>p<br>e | Description                                                                                       |  |
|               |             |             | 085<br>5C                                 | Timer | [2<br>4:<br>0]      | Update<br>interval<br>U82 | R<br>W           | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms. |  |
|               |             |             |                                           |       | [3<br>1:<br>2<br>5] | Unused                    | R<br>0           | Unused                                                                                            |  |
|               |             |             | 085<br>60                                 | Timer | 4:                  | Update interval U83       | R<br>W           | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms  |  |
|               |             |             |                                           |       | [3<br>1:<br>2<br>5] | Unused                    | R<br>0           | Unused                                                                                            |  |
|               |             |             | 085<br>64                                 | Timer |                     | Update interval           | R<br>W           | Defines the time that the                                                                         |  |



| Start<br>Addr | End<br>Addr | Description                    |                                         |               |                     | Link                        |                                                                                                            |                                                                                       |
|---------------|-------------|--------------------------------|-----------------------------------------|---------------|---------------------|-----------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
|               |             |                                |                                         |               | 0]                  | U5                          |                                                                                                            | ADC needs<br>to sample the<br>voltage.<br>Value can be<br>set between 0<br>and ~268ms |
|               |             |                                |                                         |               | [3<br>1:<br>2<br>5] | Unused                      | R<br>O                                                                                                     | Unused                                                                                |
|               |             |                                | 085<br>68                               | Timer         | [3<br>1:<br>0]      | Timeout<br>watchdo<br>g low | R<br>W                                                                                                     | Defines the time when the HW automatically                                            |
|               |             |                                | 085<br>6C Timer                         | [7<br>:0<br>] | 0 watchdo           |                             | disables the measurement mode and switches back to normal mode. Programming value 0 disables the watchdog. |                                                                                       |
|               |             |                                |                                         |               | [3<br>1:<br>8]      | Unused                      | R<br>0                                                                                                     |                                                                                       |
|               |             |                                | eMA                                     | AC IP Co      | onfi                | guration                    | Re                                                                                                         | gister                                                                                |
| 0x3400        | 0x35FF      | Statistic Registers eMAC IP #0 | PO<br>WE<br>R:<br>SYS<br>TE<br>M<br>Add | Reg           | Bi<br>ts            | Bit Field                   | T<br>y<br>p<br>e                                                                                           | Description                                                                           |



| Start<br>Addr | End<br>Addr | Description |           |                      |                     | Link           |        |                   |
|---------------|-------------|-------------|-----------|----------------------|---------------------|----------------|--------|-------------------|
|               |             |             | 085       | Slave_V              | [1<br>5:<br>0]      | 1V0            | R<br>0 | Internal use only |
|               |             |             | 00        | MON1                 | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V              | [1<br>5:<br>0]      | I_1V0          | R<br>0 | Internal use only |
|               |             |             | 04        | MON2                 | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | 85 Slave_V<br>8 MON3 | [1<br>5:<br>0]      | 1V1_VC<br>CT   | R<br>0 | Internal use only |
|               |             |             | 08        |                      | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V              | [1<br>5:<br>0]      | I_1V1_V<br>CCT | R<br>0 | Internal use only |
|               |             |             | 0C        | MON4                 | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             |           | Slave_V              | [1<br>5:<br>0]      | 1V1_VC<br>CA   | R<br>0 | Internal use only |
|               |             |             |           | MON5                 | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085<br>14 | Slave_V<br>MON6      | [1<br>5:            | I_1V1_V<br>CCA | R<br>0 | Internal use only |



| Start<br>Addr | End<br>Addr | Description | Link      |                     |                     |        |        |                   |  |  |
|---------------|-------------|-------------|-----------|---------------------|---------------------|--------|--------|-------------------|--|--|
|               |             |             |           |                     | 0]                  |        |        |                   |  |  |
|               |             |             |           |                     | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |  |  |
|               |             |             | 085       | Slave_V             | [1<br>5:<br>0]      | 12V0R1 | R<br>0 | Internal use only |  |  |
|               |             |             | 18        | MON9                | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |  |  |
|               |             |             | 085       | Slave_V             | [1<br>5:<br>0]      | 12V0R2 | R<br>0 | Internal use only |  |  |
|               |             |             |           | MON10               | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |  |  |
|               |             |             | 085       | MON10 Slave_V       | [1<br>5:<br>0]      | 5V0_IN | R<br>0 | Internal use only |  |  |
|               |             |             | 20        | MON11               | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |  |  |
|               |             |             | 085       | Slave_V             | [1<br>5:<br>0]      | 3V3_IN | R<br>0 | Internal use only |  |  |
|               |             | 24          | MON12     | [3<br>1:<br>1<br>6] | Unused              | R<br>0 | Unused |                   |  |  |
|               |             |             | 085<br>28 | Master_<br>VMON1    | [1<br>5:<br>0]      | 3V3    | R<br>0 | Internal use only |  |  |



| Start<br>Addr | End<br>Addr | Description | Link |         |                     |              |        |                   |  |  |
|---------------|-------------|-------------|------|---------|---------------------|--------------|--------|-------------------|--|--|
|               |             |             |      |         | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |  |  |
|               |             |             | 085  | Master_ | [1<br>5:<br>0]      | I_3V3        | R<br>0 | Internal use only |  |  |
|               |             |             | 2C   | VMON2   | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |  |  |
|               |             |             |      | Master_ | [1<br>5:<br>0]      | 1V65         | R<br>0 | Internal use only |  |  |
|               |             |             | 30   | VMON5   | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |  |  |
|               |             |             | 085  | Master_ | [1<br>5:<br>0]      | 1V65_A<br>DJ | R<br>0 | Internal use only |  |  |
|               |             |             | 34   | VMON6   | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |  |  |
|               |             |             | 085  | Master_ | [1<br>5:<br>0]      | 1V8_SB       | R<br>0 | Internal use only |  |  |
|               |             |             | 38   | VMON7   | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |  |  |
|               |             |             |      | Master_ | [1<br>5:<br>0]      | 5V0_PW<br>R  | R<br>0 | Internal use only |  |  |
|               |             |             |      | VMON8   | [3<br>1:<br>1       | Unused       | R<br>0 | Unused            |  |  |



| Start<br>Addr | End<br>Addr | Description | Link                            |                     |                            |                            |                   |                   |  |  |
|---------------|-------------|-------------|---------------------------------|---------------------|----------------------------|----------------------------|-------------------|-------------------|--|--|
|               |             |             |                                 |                     | 6]                         |                            |                   |                   |  |  |
|               |             |             | 085                             | Master_             | [1<br>5:<br>0]             | 3V3_PW<br>R                | R<br>0            | Internal use only |  |  |
|               |             |             | 40                              | VMON9               | [3<br>1:<br>1<br>6]        | Unused                     | R<br>0            | Unused            |  |  |
|               |             |             | 085                             | Master_             | [1<br>5:<br>0]             | 2V5                        | R<br>0            | Internal use only |  |  |
|               |             |             | VMON1<br>0                      | [3<br>1:<br>1<br>6] | Unused                     | R<br>0                     | Unused            |                   |  |  |
|               |             | 085         | Master_                         | [1<br>5:<br>0]      | 1V8_PH<br>Y                | R<br>0                     | Internal use only |                   |  |  |
|               |             |             | 085<br>48 Master_<br>VMON1<br>1 |                     | [3<br>1:<br>1<br>6]        | Unused                     | R<br>0            | Unused            |  |  |
|               |             |             | 085                             | Master_             | [5<br>:0<br>]              | Under<br>voltage<br>status | R<br>0            | Internal use only |  |  |
|               |             |             | 4C                              | UV                  | [3<br>1:<br>6]             | Unusea                     | R<br>0            | Unused            |  |  |
|               | 085         | 085         | Slave_U                         | [3<br>:0<br>]       | Under<br>voltage<br>status | R<br>0                     | Internal use only |                   |  |  |
|               |             | 50          | V                               | [3<br>1:<br>4]      | Unused                     | R<br>0                     | Unused            |                   |  |  |
|               |             |             | 085<br>54                       | FPGA_<br>Temp       | [7<br>:0                   | Temperat<br>ure value      | R<br>0            | Internal use only |  |  |



| Start<br>Addr | End<br>Addr | Description | Link                                      |        |                     |                           |                  |                                                                                                   |  |
|---------------|-------------|-------------|-------------------------------------------|--------|---------------------|---------------------------|------------------|---------------------------------------------------------------------------------------------------|--|
|               |             |             |                                           |        | ]                   |                           |                  |                                                                                                   |  |
|               |             |             |                                           |        | [3<br>1:<br>8]      | Unused                    | R<br>0           | Unused                                                                                            |  |
|               |             |             | 085                                       | SCC_Te | [7<br>:0            | Temperat<br>ure value     |                  | Internal use only                                                                                 |  |
|               |             |             | 58                                        | mp     | [3<br>1:<br>8]      | Unused                    | R<br>0           | Unused                                                                                            |  |
|               |             |             |                                           |        |                     | I                         |                  |                                                                                                   |  |
|               |             |             | PO<br>WE<br>R:<br>Con<br>trol<br>Add<br>r | Reg    | Bi<br>ts            | Bit Field                 | T<br>y<br>p<br>e | Description                                                                                       |  |
|               |             |             | 085<br>5C                                 | Timer  | 4:                  | Update<br>interval<br>U82 | R<br>W           | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms. |  |
|               |             |             |                                           |        | [3<br>1:<br>2<br>5] | Unused                    | R<br>0           | Unused                                                                                            |  |
|               |             |             | 085<br>60                                 | Timer  | 4:                  | Update<br>interval<br>U83 | R<br>W           | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms  |  |



| Start<br>Addr | End<br>Addr | Description                   |           |         |                     | Link                         |        |                                                                                                            |
|---------------|-------------|-------------------------------|-----------|---------|---------------------|------------------------------|--------|------------------------------------------------------------------------------------------------------------|
|               |             |                               |           |         | [3<br>1:<br>2<br>5] | Unused                       | R<br>0 | Unused                                                                                                     |
|               |             |                               | 085<br>64 | Timer   | 4:                  | Update interval              | R<br>W | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms           |
|               |             |                               |           |         | [3<br>1:<br>2<br>5] | Unused                       | R<br>0 | Unused                                                                                                     |
|               |             |                               | 085<br>68 | Timer   | [3<br>1:<br>0]      | Timeout<br>watchdo<br>g low  | R<br>W | Defines the time when the HW automatically                                                                 |
|               |             |                               | 085<br>6C | Timer   | [7<br>:0<br>]       | Timeout<br>watchdo<br>g high | R<br>W | disables the measurement mode and switches back to normal mode. Programming value 0 disables the watchdog. |
|               |             |                               |           |         | [3<br>1:<br>8]      | Unused                       | R<br>0 |                                                                                                            |
|               |             |                               | eMA       | AC IP C | onfi                | guration                     | Re     | gister                                                                                                     |
| 0x3600        | 0x3FFF      | Reserved                      | n/a       |         |                     |                              |        |                                                                                                            |
| 0x4000        | 0x41FF      | Physical interface FPGA – SCC | IOD       | ELAY    | cont                | rol regist                   | ters   |                                                                                                            |



| Start<br>Addr | End<br>Addr | Description                         | Link                                    |         |                     |                |                  |                   |  |
|---------------|-------------|-------------------------------------|-----------------------------------------|---------|---------------------|----------------|------------------|-------------------|--|
|               |             |                                     | PO<br>WE<br>R:<br>SYS<br>TE<br>M<br>Add | Reg     | Bi<br>ts            | Bit Field      | T<br>y<br>p<br>e | Description       |  |
|               |             |                                     | 085                                     | Slave_V | [1<br>5:<br>0]      | 1V0            | R<br>0           | Internal use only |  |
|               |             |                                     | 00                                      | MON1    | [3<br>1:<br>1<br>6] | Unused         | R<br>0           | Unused            |  |
| 0x4200        | 0x43FF      | Configuration Projectors aMAC ID #1 | 085                                     | Slave_V | [1<br>5:<br>0]      | I_1V0          | R<br>0           | Internal use only |  |
| 0x4200        | UX43FF      | Configuration Registers eMAC IP #1  | 04                                      | MON2    | [3<br>1:<br>1<br>6] | Unused         | R<br>0           | Unused            |  |
|               |             |                                     | 085                                     | Slave_V | [1<br>5:<br>0]      | 1V1_VC<br>CT   | R<br>0           | Internal use only |  |
|               |             |                                     | 08                                      | MON3    | [3<br>1:<br>1<br>6] | Unused         | R<br>0           | Unused            |  |
|               |             |                                     | 085                                     | Slave_V | [1<br>5:<br>0]      | I_1V1_V<br>CCT | R<br>0           | Internal use only |  |
|               |             |                                     | OC                                      | C MON4  | [3<br>1:<br>1<br>6] | Unused         | R<br>0           | Unused            |  |
|               |             |                                     | 085                                     | Slave V | [1                  | 1V1 VC         | R                | Internal use      |  |



| Start<br>Addr | End<br>Addr | Description |           |                  |                     | Link           |        |                   |
|---------------|-------------|-------------|-----------|------------------|---------------------|----------------|--------|-------------------|
|               |             |             | 10        | MON5             | 5:<br>0]            | CA             | 0      | only              |
|               |             |             |           |                  | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V          | [1<br>5:<br>0]      | I_1V1_V<br>CCA | R<br>0 | Internal use only |
|               |             |             | 14 MON6   | MON6             | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             |           | Slave V          | [1<br>5:<br>0]      | 12V0R1         | R<br>0 | Internal use only |
|               |             |             | 18        | MON9             | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V          | [1<br>5:<br>0]      | 12V0R2         | R<br>0 | Internal use only |
|               |             |             | 1C        | MON10            | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             |           | Slave_V          | [1<br>5:<br>0]      | 5V0_IN         | R<br>0 | Internal use only |
|               |             |             |           | MON11            | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085<br>24 | Slave_V<br>MON12 | [1<br>5:<br>0]      | 3V3_IN         | R<br>0 | Internal use only |



| Start<br>Addr | End<br>Addr | Description |     |         |                     | Link         |        |                   |
|---------------|-------------|-------------|-----|---------|---------------------|--------------|--------|-------------------|
|               |             |             |     |         | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085 | Master_ | [1<br>5:<br>0]      | 3V3          | R<br>0 | Internal use only |
|               |             |             | 28  | VMON1   | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             |     | Master_ | [1<br>5:<br>0]      | I_3V3        | R<br>0 | Internal use only |
|               |             |             | 2C  | VMON2   | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085 | Master_ | [1<br>5:<br>0]      | 1V65         | R<br>0 | Internal use only |
|               |             |             | 30  | VMON5   | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085 | Master_ | [1<br>5:<br>0]      | 1V65_A<br>DJ | R<br>0 | Internal use only |
|               |             |             | 34  | VMON6   | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             |     | Master_ | [1<br>5:<br>0]      | 1V8_SB       | R<br>0 | Internal use only |
|               |             |             |     | VMON7   | [3<br>1:<br>1       | Unused       | R<br>0 | Unused            |



| Start<br>Addr | End<br>Addr | Description |               |            |                     | Link                       |        |                   |
|---------------|-------------|-------------|---------------|------------|---------------------|----------------------------|--------|-------------------|
|               |             |             |               |            | 6]                  |                            |        |                   |
|               |             |             | 085           | Master_    | [1<br>5:<br>0]      | 5V0_PW<br>R                | R<br>0 | Internal use only |
|               |             |             | 3C            | VMON8      | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085           | Master_    | [1<br>5:<br>0]      | 3V3_PW<br>R                | R<br>0 | Internal use only |
|               |             |             |               | VMON9      | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085           | Master_    | [1<br>5:<br>0]      | 2V5                        | R<br>0 | Internal use only |
|               |             |             | 44            | VMON1<br>0 | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085           | Master_    | [1<br>5:<br>0]      | 1V8_PH<br>Y                | R<br>0 | Internal use only |
|               |             |             | 48            | VMON1      | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085 M<br>4C U | Master_    | [5<br>:0<br>]       | Under<br>voltage<br>status | R<br>0 | Internal use only |
|               |             |             |               | UV         | [3<br>1:<br>6]      | Unused                     | R<br>0 | Unused            |
|               |             |             | 085           | Slave_U    | [3<br>:0            | Under<br>voltage           | R      | Internal use      |



| Start<br>Addr | End<br>Addr | Description |                                           |        |                     | Link                      |                  |                                                                                                   |
|---------------|-------------|-------------|-------------------------------------------|--------|---------------------|---------------------------|------------------|---------------------------------------------------------------------------------------------------|
|               |             |             | 50                                        | V      | ]                   | status                    | 0                | only                                                                                              |
|               |             |             |                                           |        | [3<br>1:<br>4]      | Unused                    | R<br>0           | Unused                                                                                            |
|               |             |             | 085                                       | FPGA_  | [7<br>:0<br>]       | Temperat<br>ure value     | R<br>0           | Internal use only                                                                                 |
|               |             |             | 54                                        | Temp   | [3<br>1:<br>8]      | Unused                    | R<br>0           | Unused                                                                                            |
|               |             |             | 085                                       | SCC_Te | [7<br>:0<br>]       | Temperat<br>ure value     |                  | Internal use only                                                                                 |
|               |             |             |                                           | mp     | [3<br>1:<br>8]      | ure value Unused          | R<br>0           | Unused                                                                                            |
|               |             |             |                                           |        |                     |                           |                  |                                                                                                   |
|               |             |             | PO<br>WE<br>R:<br>Con<br>trol<br>Add<br>r | Reg    | Bi<br>ts            | Bit Field                 | T<br>y<br>p<br>e | Description                                                                                       |
|               |             |             | 085<br>5C                                 | Timer  | 4:                  | Update<br>interval<br>U82 |                  | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms. |
|               |             |             |                                           |        | [3<br>1:<br>2<br>5] | Unused                    | R<br>0           | Unused                                                                                            |
|               |             |             | 085                                       | Timer  | [2<br>4:            | Update interval           | R                | Defines the time that the                                                                         |



| Start<br>Addr | End<br>Addr | Description | Link      |       |                     |                              |        |                                                                                                             |  |
|---------------|-------------|-------------|-----------|-------|---------------------|------------------------------|--------|-------------------------------------------------------------------------------------------------------------|--|
|               |             |             | 60        |       | 0]                  | U83                          | W      | ADC needs<br>to sample the<br>voltage.<br>Value can be<br>set between 0<br>and ~268ms                       |  |
|               |             |             |           |       | [3<br>1:<br>2<br>5] | Unused                       | R<br>O | Unused                                                                                                      |  |
|               |             |             | 085<br>64 | Timer | 4:                  | Update interval U5           | R<br>W | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms            |  |
|               |             |             |           |       | [3<br>1:<br>2<br>5] | Unused                       | R<br>0 | Unused                                                                                                      |  |
|               |             |             | 085<br>68 | Timer | [3<br>1:<br>0]      | Timeout<br>watchdo<br>g low  | R<br>W | Defines the time when the HW automatically                                                                  |  |
|               |             |             | 085<br>6C | Timer | [7<br>:0<br>]       | Timeout<br>watchdo<br>g high | R<br>W | disables the measurement mode and switches back to normal mode.  Programming value 0 disables the watchdog. |  |
|               |             |             |           |       | [3<br>1:<br>8]      | Unused                       | R<br>0 |                                                                                                             |  |



| Start<br>Addr | End<br>Addr | Description                    | Link                                    |         |                     |                |                  |                   |  |  |
|---------------|-------------|--------------------------------|-----------------------------------------|---------|---------------------|----------------|------------------|-------------------|--|--|
|               |             |                                | eMA                                     | C IP Co | nfi                 | guration       | Re               | gister            |  |  |
|               |             |                                | PO<br>WE<br>R:<br>SYS<br>TE<br>M<br>Add | Keg     | Bi<br>ts            | Bit Field      | T<br>y<br>p<br>e | Description       |  |  |
|               |             |                                | 085                                     | Slave_V | [1<br>5:<br>0]      | 1V0            | R<br>0           | Internal use only |  |  |
|               |             |                                | 00                                      | MON1    | [3<br>1:<br>1<br>6] | Unused         | R<br>0           | Unused            |  |  |
| 0x4400        | 0x45FF      | Statistic Registers eMAC IP #1 | 085                                     | Slave_V | [1<br>5:<br>0]      | I_1V0          | R<br>0           | Internal use only |  |  |
|               |             |                                | 04                                      | MON2    | [3<br>1:<br>1<br>6] | Unused         | R<br>0           | Unused            |  |  |
|               |             |                                | 085                                     | Slave_V | [1<br>5:<br>0]      | 1V1_VC<br>CT   | R<br>0           | Internal use only |  |  |
|               |             |                                | 08                                      | MON3    | [3<br>1:<br>1<br>6] | Unused         | R<br>0           | Unused            |  |  |
|               |             |                                | 085                                     | Slave_V | [1<br>5:<br>0]      | I_1V1_V<br>CCT | R<br>0           | Internal use only |  |  |
|               |             |                                | ОС                                      | MON4    | [3<br>1:<br>1       | Unused         | R<br>0           | Unused            |  |  |



| Start<br>Addr | End<br>Addr | Description |     |         |                     | Link           |        |                   |
|---------------|-------------|-------------|-----|---------|---------------------|----------------|--------|-------------------|
|               |             |             |     |         | 6]                  |                |        |                   |
|               |             |             | 085 | Slave_V | [1<br>5:<br>0]      | 1V1_VC<br>CA   | R<br>0 | Internal use only |
|               |             |             | 10  | MON5    | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085 | Slave_V | [1<br>5:<br>0]      | I_1V1_V<br>CCA | R<br>0 | Internal use only |
|               |             |             | 14  |         | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085 | Slave_V | [1<br>5:<br>0]      | 12V0R1         | R<br>0 | Internal use only |
|               |             |             | 18  | MON9    | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085 | Slave_V | [1<br>5:<br>0]      | 12V0R2         | R<br>0 | Internal use only |
|               |             |             | 1C  | MON10   | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085 | Slave_V | [1<br>5:<br>0]      | 5V0_IN         | R<br>0 | Internal use only |
|               |             |             |     | MON11   | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |



| Start<br>Addr | End<br>Addr | Description |           |                  |                     | Link         |        |                   |
|---------------|-------------|-------------|-----------|------------------|---------------------|--------------|--------|-------------------|
|               |             |             | 085       | Slave_V          | [1<br>5:<br>0]      | 3V3_IN       | R<br>0 | Internal use only |
|               |             |             | 24        | MON12            | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085       | Master_          | [1<br>5:<br>0]      | 3V3          | R<br>0 | Internal use only |
|               |             |             | 28        | VMON1            | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085       |                  | [1<br>5:<br>0]      | I_3V3        | R<br>0 | Internal use only |
|               |             |             | 2C        | VMON2            | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085       | Master_          | [1<br>5:<br>0]      | 1V65         | R<br>0 | Internal use only |
|               |             |             | 30        | VMON5            | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085       | Master_<br>VMON6 | [1<br>5:<br>0]      | 1V65_A<br>DJ | R<br>0 | Internal use only |
|               |             |             | 34        |                  | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085<br>38 | Master_<br>VMON7 | [1<br>5:            | 1V8_SB       | R<br>0 | Internal use only |



| Start<br>Addr | End<br>Addr | Description |           |               |                     | Link                       |        |                   |
|---------------|-------------|-------------|-----------|---------------|---------------------|----------------------------|--------|-------------------|
|               |             |             |           |               | 0]                  |                            |        |                   |
|               |             |             |           |               | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085       |               | [1<br>5:<br>0]      | 5V0_PW<br>R                | R<br>0 | Internal use only |
|               |             |             | 3C        | VMON8         | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085       | Master_       | [1<br>5:<br>0]      | 3V3_PW<br>R                | R<br>0 | Internal use only |
|               |             |             | 40        | VMON9         | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085       | wiasici_      | [1<br>5:<br>0]      | 2V5                        | R<br>0 | Internal use only |
|               |             |             | 44        | VMON1<br>0    | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085       | Master_       | [1<br>5:<br>0]      | 1V8_PH<br>Y                | R<br>0 | Internal use only |
|               |             |             | 48        | VMON1         | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085<br>4C | Master_<br>UV | [5<br>:0<br>]       | Under<br>voltage<br>status | R<br>0 | Internal use only |



| Start<br>Addr | End<br>Addr | Description |                                           |               |                       | Link                       |                   | Link                                                                                              |  |  |  |  |  |  |  |
|---------------|-------------|-------------|-------------------------------------------|---------------|-----------------------|----------------------------|-------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|               |             |             |                                           |               | [3<br>1:<br>6]        | Unused                     | R<br>0            | Unused                                                                                            |  |  |  |  |  |  |  |
|               |             |             | 085                                       | Slave_U       | [3<br>:0<br>]         | Under<br>voltage<br>status | R<br>0            | Internal use only                                                                                 |  |  |  |  |  |  |  |
|               |             |             | 50                                        | V             | [3<br>1:<br>4]        | Unused                     | R<br>0            | Unused                                                                                            |  |  |  |  |  |  |  |
|               |             |             | 085 FPGA_<br>54 Temp                      | [7<br>:0<br>] | Temperat<br>ure value |                            | Internal use only |                                                                                                   |  |  |  |  |  |  |  |
|               |             |             |                                           | Temp          | [3<br>1:<br>8]        | Unused                     | R<br>0            | Unused                                                                                            |  |  |  |  |  |  |  |
|               |             |             | 085                                       | SCC_Te        | [7<br>:0<br>]         | Temperat<br>ure value      |                   | Internal use only                                                                                 |  |  |  |  |  |  |  |
|               |             |             | 58                                        | mp            | [3<br>1:<br>8]        | Unused                     | R<br>0            | Unused                                                                                            |  |  |  |  |  |  |  |
|               |             |             |                                           |               |                       |                            |                   |                                                                                                   |  |  |  |  |  |  |  |
|               |             |             | PO<br>WE<br>R:<br>Con<br>trol<br>Add<br>r | Reg           | Bi<br>ts              | Bit Field                  | T<br>y<br>p<br>e  | Description                                                                                       |  |  |  |  |  |  |  |
|               |             |             | 085<br>5C                                 | Timer         |                       | Update<br>interval<br>U82  | R<br>W            | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms. |  |  |  |  |  |  |  |



| Start<br>Addr | End<br>Addr | Description |           |       |                     | Link                         |        |                                                                                                   |
|---------------|-------------|-------------|-----------|-------|---------------------|------------------------------|--------|---------------------------------------------------------------------------------------------------|
|               |             |             |           |       | [3<br>1:<br>2<br>5] | Unused                       | R<br>0 | Unused                                                                                            |
|               |             |             | 085<br>60 | Timer | 4:                  | Update<br>interval<br>U83    | R<br>W | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms  |
|               |             |             |           |       | [3<br>1:<br>2<br>5] | Unused                       | R<br>0 | Unused                                                                                            |
|               |             |             | 085<br>64 | Timer |                     | Update<br>interval<br>U5     | R<br>W | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms  |
|               |             |             |           |       | [3<br>1:<br>2<br>5] | Unused                       | R<br>0 | Unused                                                                                            |
|               |             |             | 085<br>68 | Timer |                     | Timeout<br>watchdo<br>g low  | R<br>W | Defines the time when the HW automatically                                                        |
|               |             |             | 085<br>6C | Timer | [7<br>:0<br>]       | Timeout<br>watchdo<br>g high | R<br>W | disables the measurement mode and switches back to normal mode.  Programming value 0 disables the |



| Start<br>Addr | End<br>Addr | Description                        | Link                                    |                 |                     |              |                  |                                        |  |
|---------------|-------------|------------------------------------|-----------------------------------------|-----------------|---------------------|--------------|------------------|----------------------------------------|--|
|               |             |                                    |                                         |                 |                     |              |                  | watchdog.                              |  |
|               |             |                                    |                                         |                 | [3<br>1:<br>8]      | Unused       | R<br>0           |                                        |  |
|               |             |                                    | еМА                                     | C IP Co         | nfi                 | guration     | Re               | gister                                 |  |
| 0x4600        | 0x4FFF      | Reserved                           | n/a                                     |                 |                     |              |                  |                                        |  |
| 0x5000        | 0x51FF      | Reserved                           | n/a                                     |                 |                     |              |                  |                                        |  |
|               |             |                                    | PO<br>WE<br>R:<br>SYS<br>TE<br>M<br>Add | Reg             | Bits                | Bit Field    | T<br>y<br>p<br>e | Description                            |  |
|               |             |                                    | 085                                     | Slave_V         | [1<br>5:<br>0]      | 1V0          | R<br>0           | Internal use only                      |  |
| 0x5200        | 0x53FF      | Configuration Registers eMAC IP #2 | 00                                      | MON1            | [3<br>1:<br>1<br>6] | Unused       | R<br>0           | Unused                                 |  |
|               |             |                                    | 085                                     | Slave_V         | [1<br>5:<br>0]      | I_1V0        | R<br>0           | Internal use only                      |  |
|               |             |                                    | 04                                      | MON2            | [3<br>1:<br>1<br>6] | Unused       | R<br>0           | Unused                                 |  |
|               |             |                                    | 085<br>08                               | Slave_V<br>MON3 | [1<br>5:<br>0]      | 1V1_VC<br>CT | R<br>0           | Internal use only Unused Unused Unused |  |



| Start<br>Addr | End<br>Addr | Description |           |         |                          | Link           |        |                   |
|---------------|-------------|-------------|-----------|---------|--------------------------|----------------|--------|-------------------|
|               |             |             |           |         | [3<br>1:<br>1<br>6]      | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V | [1<br>5:<br>0]           | I_1V1_V<br>CCT | R<br>0 | Internal use only |
|               |             |             | 003<br>0C | MON4    | [3<br>1:<br>1<br>6]      | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V | [1<br>5:<br>0]           | 1V1_VC<br>CA   | R<br>0 | Internal use only |
|               |             |             |           |         | [3<br>1:<br>1<br>6]      | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V | [1<br>6]<br>[1<br>5: CC2 | I_1V1_V<br>CCA | R<br>0 | Internal use only |
|               |             |             | 14        | MON6    | [3<br>1:<br>1<br>6]      | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V | [1<br>5:<br>0]           | 12V0R1         | R<br>0 | Internal use only |
|               |             |             | 085       | MON9    | [3<br>1:<br>1<br>6]      | Unused         | R<br>0 | Unused            |
|               |             |             |           | Slave_V | [1<br>5:<br>0]           | 12V0R2         | R<br>0 | Internal use only |
|               |             |             |           | MON10   | [3<br>1:<br>1            | Unused         | R<br>0 | Unused            |



| Start<br>Addr | End<br>Addr | Description |          |                     |                     | Link   |        |                   |
|---------------|-------------|-------------|----------|---------------------|---------------------|--------|--------|-------------------|
|               |             |             |          |                     | 6]                  |        |        |                   |
|               |             |             | 085      | Slave_V             | [1<br>5:<br>0]      | 5V0_IN | R<br>0 | Internal use only |
|               |             |             | 20       | MON11               | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |
|               |             |             | 085      | Slave_V             | [1<br>5:<br>0]      | 3V3_IN | R<br>0 | Internal use only |
|               |             | 24          | MON12    | [3<br>1:<br>1<br>6] | Unused              | R<br>0 | Unused |                   |
|               |             |             | 085 Mast | Master_             | [1<br>5:<br>0]      | 3V3    | R<br>0 | Internal use only |
|               |             |             | 28       | VMON1               | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |
|               |             |             | 085      | Master_             | [1<br>5:<br>0]      | I_3V3  | R<br>0 | Internal use only |
|               |             |             | 2C       | VMON2               | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |
|               |             |             | 085      | Master_             | [1<br>5:<br>0]      | 1V65   | R<br>0 | Internal use only |
|               |             | 30          |          |                     | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |
|               |             |             | 085      | Master_             | [1                  | 1V65_A | R      | Internal use      |



| Start<br>Addr | End<br>Addr | Description             | Link  |                     |                     |             |                   |                   |  |  |
|---------------|-------------|-------------------------|-------|---------------------|---------------------|-------------|-------------------|-------------------|--|--|
|               |             |                         | 34    | VMON6               | 5:<br>0]            | DJ          | 0                 | only              |  |  |
|               |             |                         |       |                     | [3<br>1:<br>1<br>6] | Unused      | R<br>0            | Unused            |  |  |
|               |             |                         | 085   | Master_             | [1<br>5:<br>0]      | 1V8_SB      | R<br>0            | Internal use only |  |  |
|               |             | 38                      | VMON7 | [3<br>1:<br>1<br>6] | Unused              | R<br>0      | Unused            |                   |  |  |
|               |             |                         |       | Master_             | [1<br>5:<br>0]      | 5V0_PW<br>R | R<br>0            | Internal use only |  |  |
|               |             |                         | 3C    | VMON8               | [3<br>1:<br>1<br>6] | Unused      | R<br>0            | Unused            |  |  |
|               |             |                         | 085   | Master_             | [1<br>5:<br>0]      | 5: R        |                   | Internal use only |  |  |
|               |             |                         | 40    | VMON9               | [3<br>1:<br>1<br>6] | Unused      | R<br>0            | Unused            |  |  |
|               |             |                         | 085   | Master_             | [1<br>5:<br>0]      | 2V5         | R<br>0            | Internal use only |  |  |
|               |             |                         | 44    | VMON1<br>0          | [3<br>1:<br>1<br>6] | Unused      | R<br>0            | Unused            |  |  |
|               |             | 085 Master_ [1 1V8_PH 1 |       |                     |                     | R<br>0      | Internal use only |                   |  |  |



| Start<br>Addr | End<br>Addr | Description | Link                                      |                |                       |                            |                   |                   |  |
|---------------|-------------|-------------|-------------------------------------------|----------------|-----------------------|----------------------------|-------------------|-------------------|--|
|               |             |             |                                           |                | [3<br>1:<br>1<br>6]   | Unused                     | R<br>0            | Unused            |  |
|               |             |             | 085                                       | Master_        | [5<br>:0<br>]         | Under<br>voltage<br>status | R<br>0            | Internal use only |  |
|               |             |             | 4C                                        | UV             | [3<br>1:<br>6]        | Unused                     | R<br>0            | Unused            |  |
|               |             |             | 085                                       | Slave_U        | [3<br>:0<br>]         | Under<br>voltage<br>status | R<br>0            | Internal use only |  |
|               |             | 50          | V                                         | [3<br>1:<br>4] | Unused                | R<br>0                     | Unused            |                   |  |
|               |             | 085         | FPGA_                                     | [7<br>:0<br>]  | Temperat<br>ure value |                            | Internal use only |                   |  |
|               |             |             | 54                                        | Temp           | [3<br>1:<br>8]        | Unused                     | R<br>0            | Unused            |  |
|               |             |             | 085                                       | SCC_Te         | [7<br>:0<br>]         | Temperat<br>ure value      |                   | Internal use only |  |
|               |             |             | 58                                        | mp             | [3<br>1:<br>8]        | Unused                     | R<br>0            | Unused            |  |
|               |             |             |                                           |                |                       | I                          |                   |                   |  |
|               |             |             | PO<br>WE<br>R:<br>Con<br>trol<br>Add<br>r | Reg            | Bi<br>ts              | Bit Field                  | T<br>y<br>p<br>e  | Description       |  |
|               |             |             | 085                                       | Timer          | [2                    | Update                     | R                 | Defines the       |  |



| Start<br>Addr | End<br>Addr | Description |           |       |                     | Link                        |        |                                                                                                  |
|---------------|-------------|-------------|-----------|-------|---------------------|-----------------------------|--------|--------------------------------------------------------------------------------------------------|
|               |             |             | 5C        |       |                     | interval<br>U82             | W      | time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms.            |
|               |             |             |           |       | [3<br>1:<br>2<br>5] | Unused                      | R<br>0 | Unused                                                                                           |
|               |             |             | 085<br>60 | Timer | 4:                  | Update<br>interval<br>U83   | R<br>W | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms |
|               |             |             |           |       | [3<br>1:<br>2<br>5] | Unused                      | R<br>0 | Unused                                                                                           |
|               |             |             | 085<br>64 | Timer |                     | Update interval U5          | R<br>W | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms |
|               |             |             |           |       | [3<br>1:<br>2<br>5] | Unused                      | R<br>0 | Unused                                                                                           |
|               |             |             | 085<br>68 | Timer | 1:                  | Timeout<br>watchdo<br>g low | R<br>W | Defines the time when the HW automatically                                                       |
|               |             |             | 085<br>6C | Timer |                     | Timeout watchdo             | R<br>W | disables the measurement                                                                         |



| Start<br>Addr | End<br>Addr | Description                    | Link                                    |         |                     |           |                  |                                                                                                           |  |
|---------------|-------------|--------------------------------|-----------------------------------------|---------|---------------------|-----------|------------------|-----------------------------------------------------------------------------------------------------------|--|
|               |             |                                |                                         |         | ]                   | g high    |                  | mode and<br>switches<br>back to<br>normal<br>mode.<br>Programming<br>value 0<br>disables the<br>watchdog. |  |
|               |             |                                |                                         |         | [3<br>1:<br>8]      | Unused    | R<br>0           |                                                                                                           |  |
|               |             |                                | еМА                                     | C IP Co | nfi                 | guration  | Re               | gister                                                                                                    |  |
|               |             |                                | PO<br>WE<br>R:<br>SYS<br>TE<br>M<br>Add | Reg     | Bi<br>ts            | Bit Field | T<br>y<br>p<br>e | Description                                                                                               |  |
| 0.5400        | 0.5500      |                                | 085                                     | Slave_V | [1<br>5:<br>0]      | 1V0       | R<br>0           | Internal use only                                                                                         |  |
| 0x5400        | 0x55FF      | Statistic Registers eMAC IP #2 | 000                                     | MON1    | [3<br>1:<br>1<br>6] | Unused    | R<br>0           | Unused                                                                                                    |  |
|               |             |                                | 085                                     | Slave_V | [1<br>5:<br>0]      | I_1V0     | R<br>0           | Internal use only                                                                                         |  |
|               |             |                                | 04                                      | MON2    | [3<br>1:<br>1<br>6] | Unused    | R<br>0           | Unused                                                                                                    |  |
|               |             |                                | 085                                     | Slave_V | [1                  | 1V1_VC    | R                | Internal use                                                                                              |  |



| Start<br>Addr | End<br>Addr | Description |                  |                     |                     | Link           |                   |                   |
|---------------|-------------|-------------|------------------|---------------------|---------------------|----------------|-------------------|-------------------|
|               |             |             | 08               | MON3                | 5:<br>0]            | СТ             | 0                 | only              |
|               |             |             |                  |                     | [3<br>1:<br>1<br>6] | Unused         | R<br>0            | Unused            |
|               |             |             | 085              | Slave_V             | [1<br>5:<br>0]      | I_1V1_V<br>CCT | R<br>0            | Internal use only |
|               |             |             | 0C               | MON4                | [3<br>1:<br>1<br>6] | Unused         | R<br>0            | Unused            |
|               |             |             |                  | Slave_V             | [1<br>5:<br>0]      | 1V1_VC<br>CA   | R<br>0            | Internal use only |
|               |             |             |                  | MON5                | [3<br>1:<br>1<br>6] | Unused         | R<br>0            | Unused            |
|               |             |             | 085              | Slave_V             | [1<br>5:<br>0]      | I_1V1_V<br>CCA | R<br>0            | Internal use only |
|               |             |             | 14               | MON6                | [3<br>1:<br>1<br>6] | Unused         | R<br>0            | Unused            |
|               |             |             | 085              | Slave_V             | [1<br>5:<br>0]      | 12V0R1         | R<br>0            | Internal use only |
|               |             | 18          | MON9             | [3<br>1:<br>1<br>6] | Unused              | R<br>0         | Unused            |                   |
|               |             | 085<br>1C   | Slave_V<br>MON10 | [1<br>5:<br>0]      | 12V0R2              | R<br>0         | Internal use only |                   |



| Start<br>Addr | End<br>Addr | Description |           |                     |                     | Link   |        |                   |
|---------------|-------------|-------------|-----------|---------------------|---------------------|--------|--------|-------------------|
|               |             |             |           |                     | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V             | [1<br>5:<br>0]      | 5V0_IN | R<br>0 | Internal use only |
|               |             |             | 20        | MON11               | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V             | [1<br>5:<br>0]      | 3V3_IN | R<br>0 | Internal use only |
|               |             | 24          |           | [3<br>1:<br>1<br>6] | Unused              | R<br>0 | Unused |                   |
|               |             |             | 085       | Master_             | [1<br>5:<br>0]      | 3V3    | R<br>0 | Internal use only |
|               |             |             | 28        | VMON1               | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |
|               |             |             | 085       | Master_             | [1<br>5:<br>0]      | I_3V3  | R<br>0 | Internal use only |
|               |             |             | 2C<br>085 | VMON2               | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |
|               |             |             |           | Master_             | [1<br>5:<br>0]      | 1V65   | R<br>0 | Internal use only |
|               |             |             |           | VMON5               | [3<br>1:<br>1       | Unused | R<br>0 | Unused            |



| Start<br>Addr | End<br>Addr | Description |        |                     |                     | Link         |        |                   |
|---------------|-------------|-------------|--------|---------------------|---------------------|--------------|--------|-------------------|
|               |             |             |        |                     | 6]                  |              |        |                   |
|               |             |             | 085    | Master_             | [1<br>5:<br>0]      | 1V65_A<br>DJ | R<br>0 | Internal use only |
|               |             |             | 34     | VMON6               | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085    | Master_             | [1<br>5:<br>0]      | 1V8_SB       | R<br>0 | Internal use only |
|               |             | 38          | VMON7  | [3<br>1:<br>1<br>6] | Unused              | R<br>0       | Unused |                   |
|               |             |             | 085 Ma | Master_             | [1<br>5:<br>0]      | 5V0_PW<br>R  | R<br>0 | Internal use only |
|               |             |             | 3C     | VMON8               | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085    | Master_             | [1<br>5:<br>0]      | 3V3_PW<br>R  | R<br>0 | Internal use only |
|               |             |             | 40     | VMON9               | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085    | Master_             | [1<br>5:<br>0]      | 2V5          | R<br>0 | Internal use only |
|               |             |             |        | VMON1<br>0          | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085    | Master_             | [1                  | 1V8_PH       | R      | Internal use      |



| Start<br>Addr | End<br>Addr | Description |         |                |                     | Link                       |        |                   |
|---------------|-------------|-------------|---------|----------------|---------------------|----------------------------|--------|-------------------|
|               |             |             | 48      | VMON1          | 5:<br>0]            | Y                          | 0      | only              |
|               |             |             |         |                | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085     | Master_        | [5<br>:0<br>]       | Under<br>voltage<br>status | R<br>0 | Internal use only |
|               |             | 4C          | UV      | [3<br>1:<br>6] | Unused              | R<br>0                     | Unused |                   |
|               |             |             | 085     |                | [3<br>:0<br>]       | Under<br>voltage<br>status | R<br>0 | Internal use only |
|               |             |             | 50      | V              | [3<br>1:<br>4]      | Unused                     | R<br>0 | Unused            |
|               |             |             | 085     | FPGA_          | [7<br>:0<br>]       | Temperat<br>ure value      |        | Internal use only |
|               |             |             | 54      | Temp           | [3<br>1:<br>8]      | Unused                     | R<br>0 | Unused            |
|               |             |             | 085   5 | SCC_Te         | [7<br>:0<br>]       | Temperat<br>ure value      |        | Internal use only |
|               |             | 58          | 58      | , imp          | [3                  | Unused                     | R<br>0 | Unused            |
|               |             |             |         |                |                     |                            |        |                   |



| Start<br>Addr | End<br>Addr | Description | Link                                      |       |                     |                           |             |                                                                                                   |  |
|---------------|-------------|-------------|-------------------------------------------|-------|---------------------|---------------------------|-------------|---------------------------------------------------------------------------------------------------|--|
|               |             |             | PO<br>WE<br>R:<br>Con<br>trol<br>Add<br>r | Reg   | Bi<br>ts            | Bit Field                 | T<br>y<br>p | Description                                                                                       |  |
|               |             |             | 085<br>5C                                 | Timer | 4:                  | Update<br>interval<br>U82 | R<br>W      | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms. |  |
|               |             |             |                                           |       | [3<br>1:<br>2<br>5] | Unused                    | R<br>0      | Unused                                                                                            |  |
|               |             |             | 085<br>60                                 | Timer | 4:                  | Update<br>interval<br>U83 |             | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms  |  |
|               |             |             |                                           |       | [3<br>1:<br>2<br>5] | Unused                    | R<br>0      | Unused                                                                                            |  |
|               |             |             | 085<br>64                                 | Timer | 4:                  | Update interval U5        |             | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms  |  |
|               |             |             |                                           |       | [3<br>1:            | Unused                    | R<br>0      | Unused                                                                                            |  |



| Start<br>Addr | End<br>Addr | Description                        |                                         |                 |                | Link                         | Link             |                                                                                                            |  |  |  |  |  |  |
|---------------|-------------|------------------------------------|-----------------------------------------|-----------------|----------------|------------------------------|------------------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|               |             |                                    |                                         |                 | 2<br>5]        |                              |                  |                                                                                                            |  |  |  |  |  |  |
|               |             |                                    | 085<br>68                               | Timer           | 1:             | Timeout<br>watchdo<br>g low  | R<br>W           | Defines the time when the HW automatically                                                                 |  |  |  |  |  |  |
|               |             |                                    | 085<br>6C                               | Timer           | [7<br>:0       | Timeout<br>watchdo<br>g high | R<br>W           | disables the measurement mode and switches back to normal mode. Programming value 0 disables the watchdog. |  |  |  |  |  |  |
|               |             |                                    |                                         |                 | [3<br>1:<br>8] | Unused                       | R<br>0           |                                                                                                            |  |  |  |  |  |  |
|               |             |                                    | eMA                                     | C IP Co         | nfi            | guration                     | Re               | gister                                                                                                     |  |  |  |  |  |  |
| 0x5600        | 0x5FFF      | Reserved                           | n/a                                     |                 |                |                              |                  |                                                                                                            |  |  |  |  |  |  |
| 0x6000        | 0x61FF      | Reserved                           | n/a                                     |                 |                |                              |                  |                                                                                                            |  |  |  |  |  |  |
|               |             |                                    |                                         |                 |                |                              |                  |                                                                                                            |  |  |  |  |  |  |
| 0x6200        | 0x63FF      | Configuration Registers eMAC IP #3 | PO<br>WE<br>R:<br>SYS<br>TE<br>M<br>Add | Reg             | Bi<br>ts       | Bit Field                    | T<br>y<br>p<br>e | Description                                                                                                |  |  |  |  |  |  |
|               |             |                                    | 085<br>00                               | Slave_V<br>MON1 | [1<br>5:<br>0] | 1V0                          | R<br>0           | Internal use only                                                                                          |  |  |  |  |  |  |
|               |             |                                    |                                         |                 | [3             | Unused                       | R                | Unused                                                                                                     |  |  |  |  |  |  |



| Start<br>Addr | End<br>Addr | Description |           |         |                     | Link           |        |                   |
|---------------|-------------|-------------|-----------|---------|---------------------|----------------|--------|-------------------|
|               |             |             |           |         | 1:<br>1<br>6]       |                | 0      |                   |
|               |             |             | 085       | Slave_V | [1<br>5:<br>0]      | I_1V0          | R<br>0 | Internal use only |
|               |             |             | 04        | MON2    | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V | [1<br>5:<br>0]      | 1V1_VC<br>CT   | R<br>0 | Internal use only |
|               |             |             | 08        | MON3    | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V |                     | I_1V1_V<br>CCT | R<br>0 | Internal use only |
|               |             |             | 083<br>0C | MON4    | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085       | Slave_V | [1<br>5:<br>0]      | 1V1_VC<br>CA   | R<br>0 | Internal use only |
|               |             |             | 10        | MON5    | [3<br>1:<br>1<br>6] | Unused         | R<br>0 | Unused            |
|               |             |             | 085       |         | [1<br>5:<br>0]      | I_1V1_V<br>CCA | R<br>0 | Internal use only |
|               |             |             |           | MON6    | [3<br>1:<br>1       | Unused         | R<br>0 | Unused            |



| Start<br>Addr | End<br>Addr | Description | Link                  |         |                     |        |        |                   |  |  |
|---------------|-------------|-------------|-----------------------|---------|---------------------|--------|--------|-------------------|--|--|
|               |             |             |                       |         | 6]                  |        |        |                   |  |  |
|               |             |             | 085                   | Slave_V | [1<br>5:<br>0]      | 12V0R1 | R<br>0 | Internal use only |  |  |
|               |             |             | 18                    | MON9    | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |  |  |
|               |             |             | 085 Slave_<br>1C MON1 | Slave V | [1<br>5:<br>0]      | 12V0R2 | R<br>0 | Internal use only |  |  |
|               |             |             |                       | MON10   |                     | Unused | R<br>0 | Unused            |  |  |
|               |             |             | 085                   | Slave_V | 5:                  | 5V0_IN | R<br>0 | Internal use only |  |  |
|               |             |             | 20                    | MON11   | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |  |  |
|               |             |             | 085                   | Slave_V | [1<br>5:<br>0]      | 3V3_IN | R<br>0 | Internal use only |  |  |
|               |             |             | 24                    | MON12   | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |  |  |
|               |             |             | 085                   | Master_ | [1<br>5:<br>0]      | 3V3    | R<br>0 | Internal use only |  |  |
|               |             |             | 28                    | VMON1   | [3<br>1:<br>1<br>6] | Unused | R<br>0 | Unused            |  |  |



| Start<br>Addr | End<br>Addr | Description |           |                  |                     | Link         |        |                   |
|---------------|-------------|-------------|-----------|------------------|---------------------|--------------|--------|-------------------|
|               |             |             | 085       | Master_          | [1<br>5:<br>0]      | I_3V3        | R<br>0 | Internal use only |
|               |             |             | 2C        | VMON2            | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085       | Master_          | [1<br>5:<br>0]      | 1V65         | R<br>0 | Internal use only |
|               |             |             | 30        | VMON5            | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085       |                  | [1<br>5:<br>0]      | 1V65_A<br>DJ | R<br>0 | Internal use only |
|               |             |             | 34        | VMON6            | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085       | Master_          | [1<br>5:<br>0]      | 1V8_SB       | R<br>0 | Internal use only |
|               |             |             | 38        | VMON7            | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085       | Master_<br>VMON8 | [1<br>5:<br>0]      | 5V0_PW<br>R  | R<br>0 | Internal use only |
|               |             |             | 3C        |                  | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085<br>40 | Master_<br>VMON9 | [1<br>5:            | 3V3_PW<br>R  | R<br>0 | Internal use only |



| Start<br>Addr | End<br>Addr | Description |         |               |                     | Link                       |        |                   |
|---------------|-------------|-------------|---------|---------------|---------------------|----------------------------|--------|-------------------|
|               |             |             |         |               | 0]                  |                            |        |                   |
|               |             |             |         |               | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085     | Master_       | [1<br>5:<br>0]      | 2V5                        | R<br>0 | Internal use only |
|               |             |             | 44      | VMON1<br>0    | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085     | Master_       | [1<br>5:<br>0]      | 1V8_PH<br>Y                | R<br>0 | Internal use only |
|               |             |             | 48      | VMON1         | [3<br>1:<br>1<br>6] | Unused                     | R<br>0 | Unused            |
|               |             |             | 085     | Master_       | [5<br>:0<br>]       | Under<br>voltage<br>status | R<br>0 | Internal use only |
|               |             |             | 4C      | UV            | [3<br>1:<br>6]      | Unused                     | R<br>0 | Unused            |
|               |             |             | 085     | Slave_U       |                     | Under<br>voltage<br>status |        | Internal use only |
|               |             |             | 085 FPG | V             | [3<br>1:<br>4]      | Unused                     | R<br>0 | Unused            |
|               |             |             |         | FPGA_<br>Temp | [7<br>:0<br>]       | Temperat<br>ure value      | R<br>0 | Internal use only |
|               |             |             | J T     | Temp          | [3<br>1:            | Unused                     | R<br>0 | Unused            |



| Start<br>Addr | End<br>Addr | Description |                                      | Link   |                     |                           |             |                                                                                                   |  |  |
|---------------|-------------|-------------|--------------------------------------|--------|---------------------|---------------------------|-------------|---------------------------------------------------------------------------------------------------|--|--|
|               |             |             |                                      |        | 8]                  |                           |             |                                                                                                   |  |  |
|               |             |             | 085                                  | SCC_Te | [7<br>:0            | Temperat<br>ure value     |             | Internal use only                                                                                 |  |  |
|               |             |             | 58                                   | mp     | [3<br>1:<br>8]      | Unused                    | R<br>0      | Unused                                                                                            |  |  |
|               |             |             | PO<br>WE<br>R:<br>Con<br>trol<br>Add | Reg    | Bi<br>ts            | Bit Field                 | T<br>y<br>p | Description                                                                                       |  |  |
|               |             |             | 085<br>5C                            | Timer  | [2<br>4:<br>0]      | Update<br>interval<br>U82 | R<br>W      | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms. |  |  |
|               |             |             |                                      |        | [3<br>1:<br>2<br>5] | Unused                    | R<br>0      | Unused                                                                                            |  |  |
|               |             |             | 085<br>60                            | Timer  | 4:                  | Update<br>interval<br>U83 | R<br>W      | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms  |  |  |
|               |             |             |                                      |        | [3<br>1:<br>2<br>5] | Unused                    | R<br>0      | Unused                                                                                            |  |  |



| Start<br>Addr | End<br>Addr | Description                    |           |         |                     | Link                         |        |                                                                                                            |
|---------------|-------------|--------------------------------|-----------|---------|---------------------|------------------------------|--------|------------------------------------------------------------------------------------------------------------|
|               |             |                                | 085<br>64 | Timer   | 4:                  | Update<br>interval<br>U5     | R<br>W | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms           |
|               |             |                                |           |         | [3<br>1:<br>2<br>5] | Unused                       | R<br>0 | Unused                                                                                                     |
|               |             |                                | 085<br>68 | Timer   | [3<br>1:<br>0]      | watchdo                      | R<br>W | Defines the time when the HW automatically                                                                 |
|               |             |                                | 085<br>6C | Timer   | [7<br>:0<br>]       | Timeout<br>watchdo<br>g high | R<br>W | disables the measurement mode and switches back to normal mode. Programming value 0 disables the watchdog. |
|               |             |                                |           |         | [3<br>1:<br>8]      | Unused                       | R<br>0 |                                                                                                            |
|               |             |                                | eMA       | AC IP C | onfi                | guration                     | Re     | gister                                                                                                     |
| 0x6400        | 0x65FF      | Statistic Registers eMAC IP #3 |           |         |                     |                              |        |                                                                                                            |



| Start<br>Addr | End<br>Addr | Description |                                         |                     |                     | Link           |             |                   |
|---------------|-------------|-------------|-----------------------------------------|---------------------|---------------------|----------------|-------------|-------------------|
|               |             |             | PO<br>WE<br>R:<br>SYS<br>TE<br>M<br>Add | Reg                 | Bi<br>ts            | Bit Field      | T<br>y<br>p | Description       |
|               |             |             | 085                                     | Slave_V             | [1<br>5:<br>0]      | 1V0            | R<br>0      | Internal use only |
|               |             |             | 00                                      | MON1                | [3<br>1:<br>1<br>6] | Unused         | R<br>0      | Unused            |
|               |             |             | 085 S                                   | Slave_V             | [1<br>5:<br>0]      | I_1V0          | R<br>0      | Internal use only |
|               |             |             | 04                                      | MON2                | [3<br>1:<br>1<br>6] | Unused         | R<br>0      | Unused            |
|               |             |             | 085                                     | Slave_V             | [1<br>5:<br>0]      | 1V1_VC<br>CT   | R<br>0      | Internal use only |
|               |             |             | 08                                      | MON3                | [3<br>1:<br>1<br>6] | Unused         | R<br>0      | Unused            |
|               |             |             | 085                                     | Slave_V             | [1<br>5:<br>0]      | I_1V1_V<br>CCT | R<br>0      | Internal use only |
|               |             | OC OC       | MON4                                    | [3<br>1:<br>1<br>6] | Unused              | R<br>0         | Unused      |                   |
|               |             |             | 085<br>10                               | Slave_V<br>MON5     | [1<br>5:            | 1V1_VC<br>CA   | R<br>0      | Internal use only |



| Start<br>Addr | End<br>Addr | Description |               |                  |                     | Link           |                   |                   |
|---------------|-------------|-------------|---------------|------------------|---------------------|----------------|-------------------|-------------------|
|               |             |             |               |                  | 0]                  |                |                   |                   |
|               |             |             |               |                  | [3<br>1:<br>1<br>6] | Unused         | R<br>0            | Unused            |
|               |             |             | 085           | Slave_V          | [1<br>5:<br>0]      | I_1V1_V<br>CCA | R<br>0            | Internal use only |
|               |             |             | 14            | MON6             | [3<br>1:<br>1<br>6] | Unused         | R<br>0            | Unused            |
|               |             |             | 085           | Slave V          | [1<br>5:<br>0]      | 12V0R1         | R<br>0            | Internal use only |
|               |             |             | 18            | Slave_V<br>MON9  | [3<br>1:<br>1<br>6] | Unused         | R<br>0            | Unused            |
|               |             |             | 085   Slave_V | [1<br>5:<br>0]   | 12V0R2              | R<br>0         | Internal use only |                   |
|               |             |             | 1C            | MON10            | [3<br>1:<br>1<br>6] | Unused         | R<br>0            | Unused            |
|               |             |             | 085           | Slave_V          | [1<br>5:<br>0]      | 5V0_IN         | R<br>0            | Internal use only |
|               |             |             | 20            | MON11            | [3<br>1:<br>1<br>6] | Unused         | R<br>0            | Unused            |
|               |             |             | 085<br>24     | Slave_V<br>MON12 | [1<br>5:<br>0]      | 3V3_IN         | R<br>0            | Internal use only |



| Start<br>Addr | End<br>Addr | Description |           |         |                     | Link         |        |                   |
|---------------|-------------|-------------|-----------|---------|---------------------|--------------|--------|-------------------|
|               |             |             |           |         | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085       | Master_ | [1<br>5:<br>0]      | 3V3          | R<br>0 | Internal use only |
|               |             |             | 28        | VMON1   | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085<br>2C | Master_ | [1<br>5:<br>0]      | I_3V3        | R<br>0 | Internal use only |
|               |             |             |           | VMON2   | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085       | Master_ | [1<br>5:<br>0]      | 1V65         | R<br>0 | Internal use only |
|               |             |             | 30        | VMON5   | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             | 085       | Master_ | [1<br>5:<br>0]      | 1V65_A<br>DJ | R<br>0 | Internal use only |
|               |             |             | 085       | VMON6   | [3<br>1:<br>1<br>6] | Unused       | R<br>0 | Unused            |
|               |             |             |           | Master_ | [1<br>5:<br>0]      | 1V8_SB       | R<br>0 | Internal use only |
|               |             |             | 38        | VMON7   | [3<br>1:<br>1       | Unused       | R<br>0 | Unused            |



| Start<br>Addr | End<br>Addr | Description | Link        |                  |                     |                            |                   |                   |
|---------------|-------------|-------------|-------------|------------------|---------------------|----------------------------|-------------------|-------------------|
|               |             |             |             |                  | 6]                  |                            |                   |                   |
|               |             |             | 005         | Mostor           | [1<br>5:<br>0]      | 5V0_PW<br>R                | R<br>0            | Internal use only |
|               |             |             | 085<br>3C   | Master_<br>VMON8 | [3<br>1:<br>1<br>6] | Unused                     | R<br>0            | Unused            |
|               |             |             | 085 Master_ | [1<br>5:<br>0]   | 3V3_PW<br>R         | R<br>0                     | Internal use only |                   |
|               |             |             | 40          | VMON9            | [3<br>1:<br>1<br>6] | Unused                     | R<br>0            | Unused            |
|               |             |             | 085         | Magtan           | [1<br>5:<br>0]      | 2V5                        | R<br>0            | Internal use only |
|               |             |             | 44          | VMON1<br>0       | [3<br>1:<br>1<br>6] | Unused                     | R<br>0            | Unused            |
|               |             |             | 085         | Master_          | [1<br>5:<br>0]      | 1V8_PH<br>Y                | R<br>0            | Internal use only |
|               |             |             | 48          | VMON1            | [3<br>1:<br>1<br>6] | Unused                     | R<br>0            | Unused            |
|               |             |             | 085         |                  | [5<br>:0<br>]       | Under<br>voltage<br>status | R<br>0            | Internal use only |
|               |             |             | 4C          | UV               | [3<br>1:<br>6]      | Unused                     | R<br>0            | Unused            |
|               |             |             | 085         | Slave_U          | [3<br>:0            | Under<br>voltage           | R                 | Internal use      |



| Start<br>Addr | End<br>Addr | Description |                                           |        |                     | Link                      |                  |                                                                                                   |
|---------------|-------------|-------------|-------------------------------------------|--------|---------------------|---------------------------|------------------|---------------------------------------------------------------------------------------------------|
|               |             |             | 50                                        | V      | ]                   | status                    | 0                | only                                                                                              |
|               |             |             |                                           |        | [3<br>1:<br>4]      | Unused                    | R<br>0           | Unused                                                                                            |
|               |             |             | 085                                       | FPGA_  | [7<br>:0<br>]       | Temperat<br>ure value     |                  | Internal use only                                                                                 |
|               |             |             | 54                                        | Temp   | [3<br>1:<br>8]      | Unused                    | R<br>0           | Unused                                                                                            |
|               |             |             | 085                                       | SCC_Te | [7<br>:0<br>]       | Temperat<br>ure value     |                  | Internal use only                                                                                 |
|               |             |             | 58                                        | mp     | [3<br>1:<br>8]      | Unused                    | R<br>0           | Unused                                                                                            |
|               |             |             |                                           |        |                     |                           |                  |                                                                                                   |
|               |             |             | PO<br>WE<br>R:<br>Con<br>trol<br>Add<br>r | Reg    | Bi<br>ts            | Bit Field                 | T<br>y<br>p<br>e | Description                                                                                       |
|               |             |             | 085<br>5C                                 | Timer  | [2<br>4:<br>0]      | Update<br>interval<br>U82 | R<br>W           | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms. |
|               |             |             |                                           |        | [3<br>1:<br>2<br>5] | Unused                    | R<br>0           | Unused                                                                                            |
|               |             |             | 085                                       | Timer  |                     | Update interval           | R                | Defines the time that the                                                                         |



| Start<br>Addr | End<br>Addr | Description |           |       |                     | Link                         |        |                                                                                                             |
|---------------|-------------|-------------|-----------|-------|---------------------|------------------------------|--------|-------------------------------------------------------------------------------------------------------------|
|               |             |             | 60        |       | 0]                  | U83                          | W      | ADC needs<br>to sample the<br>voltage.<br>Value can be<br>set between 0<br>and ~268ms                       |
|               |             |             |           |       | [3<br>1:<br>2<br>5] | Unused                       | R<br>O | Unused                                                                                                      |
|               |             |             | 085<br>64 | Timer | 4:                  | Update interval U5           | R<br>W | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms            |
|               |             |             |           |       | [3<br>1:<br>2<br>5] | Unused                       | R<br>0 | Unused                                                                                                      |
|               |             |             | 085<br>68 | Timer | [3<br>1:<br>0]      | Timeout<br>watchdo<br>g low  | R<br>W | Defines the time when the HW automatically                                                                  |
|               |             |             | 085<br>6C | Timer | [7<br>:0<br>]       | Timeout<br>watchdo<br>g high | R<br>W | disables the measurement mode and switches back to normal mode.  Programming value 0 disables the watchdog. |
|               |             |             |           |       | [3<br>1:<br>8]      | Unused                       | R<br>0 |                                                                                                             |



| Start<br>Addr | End<br>Addr | Description                      | Link                           |  |  |
|---------------|-------------|----------------------------------|--------------------------------|--|--|
|               |             |                                  | eMAC IP Configuration Register |  |  |
| 0x6600        | 0x6FFF      | Reserved                         | n/a                            |  |  |
| 0x7000        | 0x70FF      | Status Registers eMAC IP #0      | eMAC Application Registers     |  |  |
| 0x7100        | 0x71FF      | Status Registers eMAC IP #1      | eMAC Application Registers     |  |  |
| 0x7200        | 0x72FF      | Status Registers eMAC IP #2      | eMAC Application Registers     |  |  |
| 0x7300        | 0x73FF      | Status Registers eMAC IP #3      | eMAC Application Registers     |  |  |
| 0x7400        | 0x7FFF      | General Config Registers eMAC    | eMAC Application Registers     |  |  |
| 0x8000        | 0x8FFF      | FPGA Status / Config Registers   | SIF status info registers      |  |  |
| 0x9000        | 0x9FFF      | RX-/TX-Control Registers eMAC #0 | eMAC Application Registers     |  |  |
| 0xA000        | 0xAFFF      | RX-/TX-Control Registers eMAC #1 | eMAC Application Registers     |  |  |
| 0xB000        | 0xBFFF      | RX-/TX-Control Registers eMAC #2 | eMAC Application Registers     |  |  |
| 0xC000        | 0xCFFF      | RX-/TX-Control Registers eMAC #3 | eMAC Application Registers     |  |  |
| 0xD000        | 0xDFFF      | Interrupt Controller             | Interrupt Registers            |  |  |
| 0xE000        | 0xEFFF      | Atomic Increment Counters        | Atomic Increment Counters      |  |  |
| 0xF000        | 0xFFFF      | Atomic Increment Counters        | Atomic Increment Counters      |  |  |

# 4.2 PCIe Register Bank

The following registers are accessible via PCIe reads and write from the MCPC and are used for the configuration of the PCIe DMA engine.

| DCSR<br>Addr | Reg  | Bits    | Bit Field   | Туре | Description                                               |
|--------------|------|---------|-------------|------|-----------------------------------------------------------|
| 000          | DCSR | [31:24] | FPGA Family | RO   | 8'b00000000 = Invalid Entry<br>8'b00010001 = Virtex-2 PRO |



|   |         |                 |    | 8'b00010010 = Virtex-4 FX<br>8'b00010011 = Virtex-5 LXT/SXT<br>8'b00011000 = Spartan <sup>™</sup> -3<br>8'b00101000 = Spartan-3E<br>8'b00111000 = Spartan-3A |
|---|---------|-----------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [ | [23:20] | R1              | RO | Reserved                                                                                                                                                     |
|   | [19:16] | Data Path Width | RO | 4'b0000 = Invalid Entry<br>4'b0001 = 32 bit<br>4'b0010 = 64 bit<br>All other = Reserved                                                                      |
|   | [15:8]  | Version Number  | RO | Build Version Number; Corresponds to Document Revision Number                                                                                                |
|   | [7:1]   | R0              | RO | Reserved                                                                                                                                                     |
|   | [0]     | Initiator Reset | RW | 1'b1 = Resets and holds Read/Write Initiator engines in reset. Clears RO Status Registers. 1'b0 = Enable Read/Write Initiator engine operation.              |

| DDMACR<br>Addr | Reg    | Bits    | Bit Field                           | Туре | Description                                                                                                               |
|----------------|--------|---------|-------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------|
|                |        | [31]    | Read DMA<br>Operation Data<br>Error | RO   | 1'b1 = When expected Read<br>Completion Data Pattern not equal to<br>expected Data Pattern;<br>Cleared by Initiator Reset |
|                |        | [30:25] | R3                                  | RO   | Reserved                                                                                                                  |
| 004            | DDMACR | [24]    | Read DMA Done                       | RO   | 1'b1 = Read DMA Operation Done;<br>Cleared by Initiator Reset                                                             |
|                |        | [23]    | Read DMA Done<br>Interrupt Disable  | RW   | 1'b1 = Disable transmission of interrupts                                                                                 |
|                |        | [22]    | Read DMA No                         | RW   | 1'b1 = Sets No Snoop attribute bit on                                                                                     |



| DDMACR<br>Addr | Reg | Bits    | Bit Field                      | Туре | Description                                                       |
|----------------|-----|---------|--------------------------------|------|-------------------------------------------------------------------|
|                |     |         | Snoop                          |      | TLP                                                               |
|                |     | [21]    | Read DMA Relaxed<br>Ordering   | RW   | 1'b1 = Sets Relaxed Ordering attribute bit on TLP                 |
|                |     | [20:17] | R2                             | RO   | Reserved                                                          |
|                |     | [16]    | Read DMA Start                 | RW   | 1'b1 = Start the Read DMA Engine;<br>Cleared by Initiator Reset   |
|                |     | [15:9]  | R1                             | R0   | Reserved                                                          |
|                |     | [8]     | Write DMA Done                 | R0   | 1'b1 = Write DMA Operation Done;<br>Cleared by Initiator Reset    |
|                |     | [7]     | Write DMA<br>Interrupt Disable | RW   | 1'b1 = Disable transmission of interrupts                         |
|                |     | [6]     | Write DMA No<br>Snoop          | RW   | 1'b1 = Sets No Snoop attribute bit on TLP                         |
|                |     | [5]     | Write DMA Relaxed<br>Ordering  | RW   | 1'b1 = Sets Relaxed Ordering attribute bit on TLP                 |
|                |     | [4:1]   | R0                             | RO   | Reserved                                                          |
|                |     | [0]     | Write DMA Start                | RW   | 1'b1 = Start the Write DMA Engine;<br>Cleared by Initiator Reset; |

| WDMATLPA<br>Addr | Reg      | Bits   | Bit Field                      | Туре | Description                                                                                                                                                      |
|------------------|----------|--------|--------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 008              | WDMATLPA | [31:2] | Write DMA Lower<br>TLP Address | RW   | Write DMA Lower TLP Address; This address will be placed on the first Write TLP. Subsequent TLP address field values are derived from this address and TLP size. |
|                  |          | [1:0]  | R1                             | RO   | Reserved                                                                                                                                                         |

| WDMATLPS<br>Addr | Reg | Bits | Bit Field | Туре | Description |
|------------------|-----|------|-----------|------|-------------|
|------------------|-----|------|-----------|------|-------------|



|     |          | [31:24] | Write DMA Upper<br>TLP     | RW | Write DMA Upper TLP Address; Specifies 64b TLP Transaction Address bits[39:32]. TLP Transaction address bits[63:40] will always be 0 |
|-----|----------|---------|----------------------------|----|--------------------------------------------------------------------------------------------------------------------------------------|
|     |          | [23:20] | R1                         | RO | Reserved                                                                                                                             |
| 00C | WDMATLPS | [19]    | 64 Bit Write TLP<br>Enable | RW | 64bit Write TLP Enable; Setting this bit enables 64b Memory Write TLP generation.                                                    |
|     |          | [18:16] | Write DMA TLP TC           | RW | Memory Write TLP Traffic Class;<br>Controls<br>Traffic Class field of the generated TLP                                              |
|     |          | [15:13] | R0                         | RO | Reserved                                                                                                                             |
|     |          | [12:0]  | Write DMA TLP<br>Size      | RW | Memory Write TLP Payload Length in DWORDs (1 DWORD = 4 Bytes); 01H<=Length<=1FFFH                                                    |

| WDMATLPC<br>Addr | Reg      | Bits    | Bit Field              | Туре | Description                                      |
|------------------|----------|---------|------------------------|------|--------------------------------------------------|
|                  |          | [31:16] | R0                     | RO   | Reserved                                         |
| 010              | WDMATLPC | [15:0]  | Write DMA TLP<br>Count | RW   | Memory Write 32 TLP Count;<br>01D<=Count<=65535D |

| WDMATLPP<br>Addr | Reg      | Bits   | Bit Field                     | Туре | Description                                                    |
|------------------|----------|--------|-------------------------------|------|----------------------------------------------------------------|
| 014              | WDMATLPP | [31:0] | Write DMA TLP<br>Data Pattern | RW   | Memory Write 32 TLP Data Pattern; All Write TLP Payload DWORDs |



| 018 | RDMATLPP | [31:0] | Read DMA<br>Expected Data<br>Pattern | RW | Data Pattern expected in Completion with Data TLPs; All Completion TLP Payload DWORDs |
|-----|----------|--------|--------------------------------------|----|---------------------------------------------------------------------------------------|
|-----|----------|--------|--------------------------------------|----|---------------------------------------------------------------------------------------|

| RDMATLPA<br>Addr | Reg      | Bits   | Bit Field                   | Туре | Description                                                                                                                                                   |
|------------------|----------|--------|-----------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01C              | RDMATLPA | [31:2] | Read DMA Low<br>TLP Address | RW   | Read DMA Lower TLP Address; This address will be placed on the first Read TLP. Subsequent TLP address field values are derived from this address and TLP size |
|                  |          | [1:0]  | R1                          | RO   | Reserved                                                                                                                                                      |

| RDMATLPS<br>Addr | Reg         | Bits    | Bit Field                     | Туре               | Description                                                                                     |                                                                                        |
|------------------|-------------|---------|-------------------------------|--------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
|                  | 20 RDMATLPS | [31:24] | Read DMA Upper<br>TLP Address | RW                 | Read DMA Upper TLP Address; 64b Transaction Address bits[39:32]. Bits [63:40] will always be 0. |                                                                                        |
|                  |             | [23:20] | R1                            | RO                 | Reserved                                                                                        |                                                                                        |
| 020              |             | [19]    | 64 Bit Read TLP<br>Enable     | RW                 | 64bit Read TLP Enable; Setting this bit enables 64b Memory Read TLP generation.                 |                                                                                        |
|                  |             |         | [18:16]                       | Read DMA TLP<br>TC | RW                                                                                              | Memory Read TLP Traffic Class;<br>Controls Traffic Class field of the<br>generated TLP |
|                  |             | [15:13] | R0                            | RO                 | Reserved                                                                                        |                                                                                        |
|                  |             | [12:0]  | Read DMA TLP<br>Size          | RW                 | Memory Read TLP Read Length in DWORDs (1 DWORD = 4 Bytes);                                      |                                                                                        |



|  |  | 01H<=Length<=1FFFH |
|--|--|--------------------|
|  |  |                    |

| RDMATLPC<br>Addr | Reg      | Bits    | Bit Field             | Туре | Description                                     |
|------------------|----------|---------|-----------------------|------|-------------------------------------------------|
|                  |          | [31:16] | R0                    | RO   | Reserved                                        |
| 024              | RDMATLPC | [15:0]  | Read DMA TLP<br>Count | RW   | Memory Read 32 TLP Count;<br>01D<=Count<=65535D |

| WDMAPERF<br>Addr | Reg      | Bits   | Bit Field                           | Туре | Description                                                                                                                                                                                                                                                                                                       |
|------------------|----------|--------|-------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 028              | WDMAPERF | [31:0] | Write DMA<br>Performance<br>Counter | RO   | Number of Interface Clock Cycles for Write DMA transfer to complete; Cycle time depends on Core Interface Data Path (DCSR) value.  • x8 = 4 ns cycle time • x4 = 8 ns cycle time for 64 bit, 4 ns cycle time for 32 bit • x1 = 32 ns cycle time for 64 bit, 16 ns cycle time or 32 bit Cleared by Initiator Reset |

| RDMAPERF<br>Addr | Reg      | Bits   | Bit Field               | Туре | Description                                                                  |
|------------------|----------|--------|-------------------------|------|------------------------------------------------------------------------------|
| 02C              | RDMAPERF | [31:0] | Read DMA<br>Performance | RO   | Number of Interface Clock Cycles for<br>Read DMA transfer to complete; Cycle |



| Counter | time depends on Core Interface Data       |
|---------|-------------------------------------------|
|         | Path (DCSR) value.                        |
|         | • x8 = 4 ns cycle time                    |
|         | • x4 = 8 ns cycle time for 64 bit, 4 ns   |
|         | cycle time for 32 bit                     |
|         | • x1 = 32 ns cycle time for 64 bit, 16 ns |
|         | cycle time or 32 bit                      |
|         | Cleared by Initiator Reset                |

| RDMASTAT<br>Addr | Reg        | Bits    | Bit Field                     | Туре | Description                                                           |
|------------------|------------|---------|-------------------------------|------|-----------------------------------------------------------------------|
|                  |            | [31:16] | R0                            | RO   | Reserved                                                              |
| 030              | RDMASTAT [ | [15:8]  | Completion w/ UR<br>Tag       | RO   | Tag received on the last completion w/ UR; Cleared by Initiator Reset |
|                  |            | [7:0]   | Completions<br>w/ UR Received | RO   | Tag received on the last completion w/ UR; Cleared by Initiator Reset |

| NRDCOMP<br>Addr | Reg     | Bits   | Bit Field                                           | Туре | Description                                                        |
|-----------------|---------|--------|-----------------------------------------------------|------|--------------------------------------------------------------------|
| 034             | NRDCOMP | [31:0] | Number of<br>Completion w/<br>Data TLPs<br>Received | RO   | Number of completions w/ Data Received; Cleared by Initiator Reset |



| RCOMPDSIZW<br>Addr | Reg        | Bits   | Bit Field                   | Туре | Description                                             |
|--------------------|------------|--------|-----------------------------|------|---------------------------------------------------------|
| 038                | RCOMPDSIZW | [31:0] | Total size of data received | RO   | Total size of data received; Cleared by Initiator Reset |



| DLWSTAT<br>Addr | Reg     | Bits    | Bit Field                     | Туре | Description                           |
|-----------------|---------|---------|-------------------------------|------|---------------------------------------|
|                 |         | [31:14] | R1                            | RO   | Reserved                              |
|                 |         |         | 1                             |      | Negotiated Maximum Link Width for the |
|                 |         |         |                               |      | Device;                               |
|                 |         |         |                               |      | Encoding is as follows:               |
|                 |         |         |                               |      | 000000b Reserved                      |
|                 |         |         |                               |      | 000001b x 1                           |
| 03C             | DLWSTAT | [13:8]  | Negotiated Max.<br>Link Width | RO   | 000010b x 2                           |
|                 |         |         |                               |      | 000100b x 4                           |
|                 |         |         |                               |      | 001000b x 8                           |
|                 |         |         |                               |      | 001100b x 12                          |
|                 |         |         |                               |      | 010000b x 16                          |
|                 |         |         |                               |      | 100000b x 32                          |
|                 |         | [7:6]   | R0                            | RO   | Reserved                              |
|                 |         |         |                               |      | Capability Maximum Link Width for the |
|                 |         |         |                               |      | Device;                               |
|                 |         |         |                               |      | Encoding is as follows:               |
|                 |         |         |                               |      | 000000b Reserved                      |
|                 |         |         |                               |      | 000001b x 1                           |
|                 |         | [5:0]   | Capability Max.<br>Link Width | RO   | 000010b x 2                           |
|                 |         |         |                               |      | 000100b x 4                           |
|                 |         |         |                               |      | 001000b x 8                           |
|                 |         |         |                               |      | 001100b x 12                          |
|                 |         |         |                               |      | 010000b x 16                          |
|                 |         |         |                               |      | 100000b x 32                          |



| DLTRSSTAT<br>Addr | Reg       | Bits    | Bit Field                       | Туре | Description                               |
|-------------------|-----------|---------|---------------------------------|------|-------------------------------------------|
|                   |           | [31:19] | R2                              | RO   | Reserved                                  |
|                   |           |         |                                 |      | Maximum Read Request Size; Device         |
|                   |           |         |                                 |      | must not generate read requests with size |
|                   |           |         |                                 |      | exceeding the set value.                  |
|                   |           |         |                                 |      | Encoding is as follows:                   |
|                   |           |         |                                 |      | 000000b Reserved                          |
|                   |           |         | Max. Read                       |      | 000b 128B                                 |
| 040               | DLTRSSTAT | [18:16] | Request Size                    | RO   | 001b 256B                                 |
|                   |           |         |                                 |      | 010b 512B                                 |
|                   |           |         |                                 |      | 011b 1024B                                |
|                   |           |         |                                 |      | 100b 2048B                                |
|                   |           |         |                                 |      | 101b 4096B                                |
|                   |           |         |                                 |      | 110b Reserved                             |
|                   |           |         |                                 |      | 111b Reserved                             |
|                   |           | [15:11] | R1                              | RO   | Reserved                                  |
|                   |           |         |                                 |      | Programmed Maximum Payload Size for       |
|                   |           |         |                                 |      | the Device;                               |
|                   |           |         |                                 |      | Encoding is as follows:                   |
|                   |           |         |                                 |      | 000b 128B                                 |
|                   |           |         | Programmed                      |      | 001b 256B                                 |
|                   |           | [10:8]  | Max. Payload                    | RO   | 010b 512B                                 |
|                   |           |         | Size                            |      | 011b 1024B                                |
|                   |           |         |                                 |      | 100b 2048B                                |
|                   |           |         |                                 |      | 101b 4096B                                |
|                   |           |         |                                 |      | 110b Reserved                             |
|                   |           |         |                                 |      | 111b Reserved                             |
|                   |           | [7:3]   | R0                              | RO   | Reserved                                  |
|                   |           | [2:0]   | Capability Max.<br>Payload Size | RO   | Capability Maximum Payload Size for the   |
|                   |           |         |                                 |      | Device;                                   |



| DLTRSSTAT<br>Addr | Reg | Bits | Bit Field | Туре | Description             |
|-------------------|-----|------|-----------|------|-------------------------|
|                   |     |      |           |      | Encoding is as follows: |
|                   |     |      |           |      | 000b 128B               |
|                   |     |      |           |      | 001b 256B               |
|                   |     |      |           |      | 010b 512B               |
|                   |     |      |           |      | 011b 1024B              |
|                   |     |      |           |      | 100b 2048B              |
|                   |     |      |           |      | 101b 4096B              |
|                   |     |      |           |      | 110b Reserved           |
|                   |     |      |           |      | 111b Reserved           |

| DMISCCON<br>Addr | Reg       | Bits   | Bit Field                         | Туре | Description                                                                |
|------------------|-----------|--------|-----------------------------------|------|----------------------------------------------------------------------------|
|                  |           | [31:9] | R1                                | RO   | Reserved                                                                   |
| 044              | DMISCCONT | [8]    | Receive Non-<br>Posted OK         | RW   | 1'b0 = trn_rnp_ok_n driven to logic 0 1'b1= trn_rnp_ok_n driven to logic 1 |
|                  |           | [7:2]  | R0                                | RO   | Reserved                                                                   |
|                  |           | [1]    | Read Metering<br>Enable           | RW   | 1'b1= Read Metering Enabled                                                |
|                  |           | [0]    | Completion<br>Streaming<br>Enable | RW   | 1'b1= Completion Streaming Enabled                                         |



The following registers are also accessible via direct PCIe read/write accesses. They contain general configuration/status information as well as some debug hooks.

| ID<br>Addr | Reg   | Bits   | Bit Field      | Туре                             | Description                                            |
|------------|-------|--------|----------------|----------------------------------|--------------------------------------------------------|
| 300        | ID(0) | [31:0] | BitSID         | R                                | release ID of the SIF design<br>(year/month/day/count) |
| 304        | ID(1) | [31:0] | grbTest[31:0]  | R/W<br>A5A5A5A<br>5 <sub>h</sub> | basic memory for test purposes                         |
| 308        | ID(2) | [31:0] | grbTest[63:32] | R/W<br>DEADBE<br>EF <sub>h</sub> |                                                        |

| TRNCT<br>Addr | Reg       | Bits    | Bit Field        | Туре      | Description                      |
|---------------|-----------|---------|------------------|-----------|----------------------------------|
| 30C           | TRNCT(0)  | [31:0]  | barWin[0][31:0]  | R         | Message Out Port (MOP) fifo data |
| 310           | TRNCT(1)  | [31:0]  | barWin[0][63:32] | R         | Manager I. Day (MID) CC. Late    |
| 314           | TRNCT(2)  | [31:0]  | fooWin[0][31:0]  | R/W 0     | Message In Port (MIP) fifo data  |
| 318           | TRNCT(3)  | [31:0]  | fooWin[0][63:32] | R/W 0     |                                  |
| 31C           | TRNCT(4)  | [15:0]  | FIFOFI[0]        | R         | MOP Fifo Fill level              |
|               | TRIVET(+) | [31:16] | FIFOFI[1]        | R         | MIP Fifo Fill level              |
|               |           | [0]     | INIT             | TrgWr     | SCEMI reset bit                  |
| 320           | TRNCT(5)  | [1]     | TRNCTE           | R/W all 1 |                                  |
|               |           | [31:2]  | N.U.             | R 0       | unused                           |



| CONFIG<br>Addr | Reg    | Bits   | Bit Field | Туре               | Description                                                                                              |
|----------------|--------|--------|-----------|--------------------|----------------------------------------------------------------------------------------------------------|
| 324            | CONFIG | [0]    | SoftReset | R/W O <sub>d</sub> | Holds the application part of the SIF FPGA in reset when asserted (resets all SIF logic but the PCIE IF) |
|                |        | [31:1] | N.U.      | R 0                | unused                                                                                                   |

| SCEMI<br>CONFIG<br>Addr | Reg         | Bits   | Bit Field     | Туре               | Description                                                                                                                |
|-------------------------|-------------|--------|---------------|--------------------|----------------------------------------------------------------------------------------------------------------------------|
|                         |             | [0]    | MipDisableRd  | R/W 0 <sub>d</sub> | Disables automatic packet<br>forwarding from MIP to transactor<br>(and router). Stalls all transmission<br>into the design |
| 328                     | SCEMICONFIG | [1]    | ScemiLoopback | R/W 0 <sub>d</sub> | Loopback of data from MIP to MOP directly for debugging purposes                                                           |
|                         |             | [2]    | MipRdtrig     | TrgWr              | Triggers the read pointer in the MIP fifo to increment to show the next 64bit data in MipFifoDat                           |
|                         |             | [31:3] | N.U.          | R 0                | unused                                                                                                                     |

| SCEMIDATA<br>Addr | Reg          | Bits   | Bit Field         | Туре | Description                                                           |
|-------------------|--------------|--------|-------------------|------|-----------------------------------------------------------------------|
| 32C               | SCEMIDATA(0) | [31:0] | MipFifoDat[31:0]  |      | 64bit data that is at the current location of the read pointer in the |
| 330               | SCEMIDATA(1) | [31:0] | MipFifoDat[63:32] |      | MIP FIFO                                                              |



| RTRCOUNT<br>Addr | Reg         | Bits   | Bit Field | Туре | Description                                                                      |
|------------------|-------------|--------|-----------|------|----------------------------------------------------------------------------------|
| 334              | RTRCOUNT(0) | [31:0] | RTRCntP0I | R    | Software can read the number of RTR packets received by the port 0 input so far. |
| 338              | RTRCOUNT(1) | [31:0] | RTRCntP0O | R    | Software can read the number of RTR packets sent by the port 0 output so far.    |
| 33C              | RTRCOUNT(2) | [31:0] | RTRCntP1I | R    | Software can read the number of RTR packets received by the port 1 input so far. |
| 340              | RTRCOUNT(3) | [31:0] | RTRCntP1O | R    | Software can read the number of RTR packets sent by the port 1 output so far.    |
| 344              | RTRCOUNT(4) | [31:0] | RTRCntP2I | R    | Software can read the number of RTR packets received by the port 2 input so far. |
| 348              | RTRCOUNT(5) | [31:0] | RTRCntP2O | R    | Software can read the number of RTR packets sent by the port 2 output so far.    |
| 34C              | RTRCOUNT(6) | [31:0] | RTRCntP3I | R    | Software can read the number of RTR packets received by the port 3 input so far. |
| 350              | RTRCOUNT(7) | [31:0] | RTRCntP3O | R    | Software can read the number of RTR packets sent by the port 3 output so far.    |

| RESERVED<br>Addr | Reg      | Bits   | Bit Field | Туре | Description       |
|------------------|----------|--------|-----------|------|-------------------|
| 354 – 3B0        | RESERVED | [31:0] | Reserved  | R    | Internal Use Only |



| FPGA<br>CONF<br>Addr | Reg                   | Bits    | Bit Field         | Туре | Description                                                             |
|----------------------|-----------------------|---------|-------------------|------|-------------------------------------------------------------------------|
|                      |                       | [8:0]   | SCEMI Buffer Size | RO   | Size of SCEMI buffers in KB                                             |
| 3B4                  | FPGA<br>Configuration | [10:9]  | eMAC Available    | RO   | eMAC IP blocks exist in design when bit is set  [9] eMAC#0  [10] eMAC#1 |
|                      | Configuration         | [12:11] | SATA Available    | RO   | SATA IP blocks exist in design when bit is set [11] SATA#0 [12] SATA#1  |



## 4.3 FPGA Register Bank

The following registers can be accessed through FPGA packet accesses only, either from the MCPC, from the BMC or directly from SW that is running on the SCC cores.

### **4.3.1 IODELAY** control registers

The FPGA elements used for the input deskew are IODELAY cells in variable delay mode. Their delay settings can be configured at run-time via register file accesses.

| SIFPHY:<br>PHYiod<br>Control<br>Addr | Reg              | Bits    | Bit Field              | Туре               | Description                                                                                        |
|--------------------------------------|------------------|---------|------------------------|--------------------|----------------------------------------------------------------------------------------------------|
| 04000                                | PHYiodControl(0) | [31:0]  | PHYiodEnDataIn[31:0]   | R/W O <sub>d</sub> | DATA input IODELAY enable                                                                          |
| 04004                                | PHYiodControl(1) | [31:0]  | PHYiodEnDataIn[63:32]  | R/W O <sub>d</sub> | (CE), 0: no delay change 1: modify delay according to direction setting                            |
|                                      |                  | [7:0]   | PHYiodEnDataIn[71:64]  | R/W 0 <sub>d</sub> | deray according to direction setting                                                               |
| 04008                                | PHYiodControl(2) | [8]     | PHYiodEnTXIn           | R/W 0 <sub>d</sub> | TXCLK input IODELAY enable (CE), 0: no delay change 1: modify delay according to direction setting |
| 04008                                | ririodeomio(2)   | [9]     | PHYiodEnRXIn           | R/W 0 <sub>d</sub> | RXCLK input IODELAY enable (CE), 0: no delay change 1: modify delay according to direction setting |
|                                      |                  | [31:10] | N.U.                   | R 0                | unused                                                                                             |
| 0400C                                | PHYiodControl(3) | [31:0]  | PHYiodDirDataIn[31:0]  | R/W 0 <sub>d</sub> | DATA input IODELAY direction                                                                       |
| 04010                                | PHYiodControl(4) | [31:0]  | PHYiodDirDataIn[63:32] | R/W 0 <sub>d</sub> | (INC), 0: decrement delay 1:                                                                       |
|                                      | PHYiodControl(5) | [7:0]   | PHYiodDirDataIn[71:64] | R/W 0 <sub>d</sub> | increment delay                                                                                    |
| 04014                                |                  | [8]     | PHYiodDirTXIn          | R/W 0 <sub>d</sub> | TXCLK input IODELAY direction (INC), 0: decrement delay 1: increment delay                         |
|                                      |                  | [9]     | PHYiodDirRXIn          | R/W 0 <sub>d</sub> | RXCLK input IODELAY<br>direction (INC), 0: decrement<br>delay 1: increment delay                   |
|                                      |                  | [31:10] | N.U.                   | R 0                | unused                                                                                             |
| 04018                                | PHYiodControl(6) | [0]     | PHYiodClockPulse       | TrgWr              | Modify input IODELAY values,<br>Trigger on Write Signal: 0: no                                     |



| SIFPHY:<br>PHYiod<br>Control<br>Addr | Reg | Bits   | Bit Field | Туре | Description                                                                                                                                                  |
|--------------------------------------|-----|--------|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                      |     |        |           |      | delay change 1: enable one clock<br>pulse to the IODELAY control<br>interface to modify the delay by<br>one according to programmed<br>settings for each bit |
|                                      |     | [31:1] | N.U.      | R 0  | unused                                                                                                                                                       |



# **4.3.2** Pattern generation and training control registers

| SIFPHY:<br>PHYpg<br>Control<br>Addr | Reg             | Bits    | Bit Field            | Туре               | Description                                                                                                                    |
|-------------------------------------|-----------------|---------|----------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 0401C                               | PHYpgControl(0) | [31:0]  | PHYFlitData[31:0]    | R                  |                                                                                                                                |
| 04020                               | PHYpgControl(1) | [31:0]  | PHYFlitData[63:32]   | R                  | Captured data of the rx_ccf fifo                                                                                               |
| 04024                               | PHYpgControl(2) | [31:0]  | PHYFlitData[95:64]   | R                  | (32 flits, incremented via                                                                                                     |
| 04028                               | PHYpgControl(3) | [31:0]  | PHYFlitData[127:96]  | R                  | PHYNextFlit)                                                                                                                   |
| 0402G                               | DIIV. C. 1(4)   | [15:0]  | PHYFlitData[143:128] | R                  | -                                                                                                                              |
| 0402C                               | PHYpgControl(4) | [31:16] | N.U.                 | R 0                | unused                                                                                                                         |
|                                     |                 | [0]     | PHYPatternGenOn      | R/W O <sub>d</sub> | Enables the pattern generation in<br>the TX path to continuously sent a<br>pre-determined flit pattern for<br>delay adaptation |
|                                     |                 | [1]     | PHYMonitorEn         | R/W 0 <sub>d</sub> | Enables pattern monitor in the RX path (disables MIU RX depacketizer)                                                          |
| 04030                               | PHYpgControl(5) | [2]     | PHYIoLoopBackOn      | R/W 0 <sub>d</sub> | Enables loopback mode to test<br>RX/TX packetizers without<br>attached Rock Creek                                              |
|                                     |                 | [3]     | PHYCaptureFlits      | TrgWr              | Trigger on Write: enables capturing 32 received flits in RX clock crossing fifo (rx_ccf)                                       |
|                                     |                 | [4]     | PHYNextFlit          | TrgWr              | Trigger on Write: selects next captured flit to be available in register PHYFlitData                                           |
|                                     |                 | [31:5]  | N.U.                 | R 0                | unused                                                                                                                         |



# 4.3.3 SIF status info registers

| SIFCFG:<br>PCI<br>Config<br>Addr | Reg          | Bits    | Bit Field     | Type | Description                                                                                                 |
|----------------------------------|--------------|---------|---------------|------|-------------------------------------------------------------------------------------------------------------|
| 08000                            | PCIConfig(0) | [15:0]  | PCICfgStatus  | R    | Status Register: Status register from the Configuration Space Header.                                       |
|                                  |              | [31:16] | N.U.          | R 0  | unused                                                                                                      |
| 08004                            | PCIConfig(1) | [15:0]  | PCICfgDStatus | R    | Device Status Register: Device<br>status register from the PCI<br>Express Extended Capability<br>Structure. |
|                                  |              | [31:16] | N.U.          | R 0  | unused                                                                                                      |
| 08008                            | PCIConfig(2) | [15:0]  | PCICfgLStatus | R    | Link Status Register: Link status register from the PCI Express Extended Capability Structure.              |
|                                  |              | [31:16] | N.U.          | R 0  | unused                                                                                                      |
| 0800C                            | Debug Reg    | [0]     | MOPfull       | R/W  | Indicates MOP FIFO almost full                                                                              |
|                                  |              | [1]     | PacketError   | R/W  | Packet Error received                                                                                       |
|                                  |              | [31:2]  | Not used      | R 0  | Unused                                                                                                      |

| SIFCFG:<br>ID<br>Addr | Reg   | Bits   | Bit Field      | Туре                      | Description                                            |
|-----------------------|-------|--------|----------------|---------------------------|--------------------------------------------------------|
| 08010                 | ID(0) | [31:0] | BitSID         | R                         | release ID of the SIF design<br>(year/month/day/count) |
| 08014                 | ID(1) | [31:0] | grbTest[31:0]  | R/W A5A5A5A5 <sub>h</sub> | basic memory for test purposes                         |
| 08018                 | ID(2) | [31:0] | grbTest[63:32] | R/W DEADBEEF <sub>h</sub> | Custo memory for test pumposes                         |



| SIFCFG:<br>CONFIG<br>Addr | Reg    | Bits   | Bit Field        | Туре               | Description                                                                                                                                                                                                         |
|---------------------------|--------|--------|------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           |        | [0]    | N.U.             | R 0                | unused                                                                                                                                                                                                              |
| 0801C                     |        | [1]    | cfgGenRCMemComp  | R/W 1 <sub>d</sub> | Configures the SIF MIU to generate Memory Completion (without data) packets upon RC writes. Relieves host software from having to do this.  Performance feature, use with care.                                     |
|                           |        | [2]    | cfgDropRCMemComp | R/W 0 <sub>d</sub> | Configures the SIF MIU to drop<br>Memory Completion (without<br>data) packets received from RC.<br>Relieves host software from<br>having to do this. Performance<br>feature, use with care.                         |
|                           | CONFIG | [3]    | RCInitDone       | R                  | This flag indicates that the Rock Creek system initialization (power, reset, clock config, etc.) is done and the chip is ready for interaction with the SIF FPGA. The flag is driven by FFU_GPIO[0] from the board. |
|                           |        | [4]    | RtrCntRst        | TrgWr              | This bit triggers a reset to 0 of the packet counters in the rtr module. The counters are not reset via a normal system reset.                                                                                      |
|                           |        | [5]    | scemiTxRetyEn    | R/W 0 <sub>d</sub> | Enables the retry of host read/write requests at the SCEMI port after a watchdog has timed out and no response was received from RC.                                                                                |
|                           |        | [31:6] | N.U.             | R 0                | unused                                                                                                                                                                                                              |



| SIFCFG:<br>FPGA<br>Status<br>Addr | Reg           | Bits    | Bit Field     | Type               | Description                                                                      |
|-----------------------------------|---------------|---------|---------------|--------------------|----------------------------------------------------------------------------------|
| 08020                             | FPGAStatus(0) | [15:0]  | RtrStat       | R                  | Router enable and valid bits. 4 * enable IN/OUT, valid IN/OUT, port 3 down to 0. |
|                                   |               | [22:16] | OOOResponse   | R                  | TID of response packets out of order SATA#1, SATA#0, eMAC#3eMAC#0, Host          |
| 08024                             | FPGAStatus(1) | [15:0]  | RtrDebug      | R/W 0 <sub>d</sub> | Enable packet forwarding to host of router traffic                               |
|                                   |               | [16]    | EthernetDebug | R/W                | 0 – All frames get routed to SIF 1 – All frames get routed to MCPC/BMC           |
|                                   |               | [31:17] | Reserved      | R 0                | Reserved                                                                         |
| 08028                             | FPGAStatus(2) | [31:0]  | ScemiFifoLvl  | R                  | Scemi Fifo lvl of RX and TX in a RC packet domain as status info.                |



| SIFCFG:<br>RTR<br>COUNT<br>Addr | Reg              | Bits   | Bit Field              | Туре | Description                                                                      |
|---------------------------------|------------------|--------|------------------------|------|----------------------------------------------------------------------------------|
| 0802C                           | RTRCOUNT(0)      | [31:0] | RTRCntP0I              | R    | Software can read the number of RTR packets received by the port 0 input so far. |
| 08030                           | RTRCOUNT(1)      | [31:0] | RTRCntP0O              | R    | Software can read the number of RTR packets sent by the port 0 output so far.    |
| 08034                           | RTRCOUNT(2)      | [31:0] | RTRCntP1I              | R    | Software can read the number of RTR packets received by the port 1 input so far. |
| 08038                           | RTRCOUNT(3)      | [31:0] | RTRCntP1O              | R    | Software can read the number of RTR packets sent by the port 1 output so far.    |
| 0803C                           | RTRCOUNT(4)      | [31:0] | RTRCntP2I              | R    | Software can read the number of RTR packets received by the port 2 input so far. |
| 08040                           | RTRCOUNT(5)      | [31:0] | RTRCntP2O              | R    | Software can read the number of RTR packets sent by the port 2 output so far.    |
| 08044                           | RTRCOUNT(6)      | [31:0] | RTRCntP3I              | R    | Software can read the number of RTR packets received by the port 3 input so far. |
| 08048                           | RTRCOUNT(7)      | [31:0] | RTRCntP3O              | R    | Software can read the number of RTR packets sent by the port 3 output so far.    |
| 0804C                           | RTRCOUNT(8)      | [31:0] | RCKReqMonitor[31:0]    | R    |                                                                                  |
| 08050                           | RTRCOUNT(9)      | [31:0] | RCKReqMonitor[63:32]   | R    | Request Monitoring: {InvalidID,Timeout,retry,retry_co                            |
| 08088                           | <br>RTRCOUNT(23) | [31:0] | RCKReqMonitor[511:480] | R    | unt[4:0]}[63:0] - one 8bit vector<br>per core                                    |
| 0808C                           | RTRCOUNT(24)     | [7:0]  | N.U.                   | R 0  | unused                                                                           |
| VOUOC                           | RTRCOUNT(24)     | [31:8] | N.U.                   | R 0  | unused                                                                           |
| 08090                           | RTRCOUNT(25)     | [10:0] | RXFifoLvlMax           | R    | Mesh RX FiFo maximum level (ever) information (reset via                         |



| SIFCFG:<br>RTR<br>COUNT<br>Addr | Reg              | Bits    | Bit Field            | Туре | Description                                                                                                                                               |  |
|---------------------------------|------------------|---------|----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                 |                  |         |                      |      | RtrCntRst)                                                                                                                                                |  |
|                                 |                  | [15:11] | N.U.                 | R 0  | unused                                                                                                                                                    |  |
|                                 |                  | [26:16] | RXFifoLvl            | R    | Mesh RX FiFo current level information (must be below d512, otherwise there was an overflow)                                                              |  |
|                                 |                  | [31:27] | N.U.                 | R 0  | unused                                                                                                                                                    |  |
| 08094                           | RTRCOUNT(26)     | [31:0]  | RtrPktMon[31:0]      | R    | Software can read the header of NCIOWR and NCIORD packets                                                                                                 |  |
| 08098                           | RTRCOUNT(27)     | [31:0]  | RtrPktMon[63:32]     | R    | received at a sif_rtr port (4*96bit                                                                                                                       |  |
| 08150                           | <br>RTRCOUNT(73) | [31:0]  | RtrPktMon[1535:1504] | R    | per port, packet bits [351:256]).<br>packet assignment is in increasing<br>port order, i.e. [95:0] is first<br>received packet from port 0<br>(host_port) |  |

| SIFCFG:<br>BMC<br>PORT<br>Addr | Reg     | Bits   | Bit Field | Туре | Description                                                                                                |
|--------------------------------|---------|--------|-----------|------|------------------------------------------------------------------------------------------------------------|
| 08154                          | BMCPORT | [31:0] | BMCGPIO   | R    | System state as reported from BMC and to BMC: 15: PLLLOCKLOST, 14: PLLLOCK, 9: RCKPRESENT, 8: RCKPOWERISON |



| SIFCFG:<br>RTR<br>PKT<br>DEBUG<br>Addr | Reg             | Bits    | Bit Field          | Туре                  | Description                                                                                                        |
|----------------------------------------|-----------------|---------|--------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------|
|                                        |                 | [0]     | PortLoggingEn      | R/W<br>0 <sub>d</sub> | Enable the port logging for the SIF_RC_PORT.                                                                       |
|                                        |                 | [9:1]   | N.U.               | R 0                   | Not used                                                                                                           |
| 08158                                  | RTRPKTDEBUG(0)  | [10]    | Port1InPktRd       | Trg<br>Wr             | Trigger on Write: selects next packet to be read from fifo storing port1                                           |
|                                        |                 | [11]    | Port1OutPktRd      | Trg<br>Wr             | input packets                                                                                                      |
|                                        |                 | [31:12] | N.U.               | R 0                   | Not used                                                                                                           |
| 0815C                                  | RTRPKTDEBUG(1)  | [3:0]   | MAC IP Reset       | Trg<br>Wr             | Resets MAC IP block when writing a 1 to this register bits  [0] – eMAC#0  [1] – eMAC#1  [2] – eMAC#2  [3] – eMAC#3 |
|                                        |                 | [31:4]  | N.U.               | R 0                   | Not used                                                                                                           |
| 08160                                  | RTRPKTDEBUG(2)  | [31:0]  | N.U.[63:32]        | R 0                   | Not used                                                                                                           |
| 0818C                                  | RTRPKTDEBUG(12) | [31:0]  | N.U.[383:352]      | R 0                   | Not used                                                                                                           |
| 08190                                  | RTRPKTDEBUG(13) | [31:0]  | N.U.[31:0]         | R 0                   | Not used                                                                                                           |
| 08194                                  | RTRPKTDEBUG(14) | [31:0]  | N.U.[63:32]        | R 0                   | Not used                                                                                                           |
| 081BC                                  | RTRPKTDEBUG(23) | [31:0]  | N.U.[351:320]      | R 0                   | Not used                                                                                                           |
|                                        | RTRPKTDEBUG(24) | [0]     | MOPfull Enable     | R/W                   | Enable for MOPfull status bit<br>Enabled by default                                                                |
| 081C0                                  | RTRPKTDEBUG(24) | [1]     | PacketError Enable | R/W                   | Enable for PacketError Status bit<br>Enabled by default                                                            |
|                                        | RTRPKTDEBUG(24) | [31:2]  | N.U.               | R 0                   | Not used                                                                                                           |



| SIFCFG:<br>RTR<br>PKT<br>DEBUG<br>Addr | Reg             | Bits   | Bit Field            | Туре | Description                                                                              |
|----------------------------------------|-----------------|--------|----------------------|------|------------------------------------------------------------------------------------------|
| 081C4                                  | RTRPKTDEBUG(25) | [31:0] | Port1InPkt[31:0]     | R    | Captured packet from the router port 1 (RC) (up to 512 packets, select via Port1InPktRd) |
| 081C8                                  | RTRPKTDEBUG(26) | [31:0] | Port1InPkt[63:32]    | R    |                                                                                          |
| 081F0                                  | RTRPKTDEBUG(36) | [31:0] | Port1InPkt[383:352]  | R    |                                                                                          |
| 081F4                                  | RTRPKTDEBUG(37) | [31:0] | Port1OutPkt[31:0]    | R    | Captured packet to the router port 1 (RC) (up to 512 packets, select via Port1OutPktRd)  |
| 081F8                                  | RTRPKTDEBUG(38) | [31:0] | Port1OutPkt[63:32]   | R    |                                                                                          |
| 08220                                  | RTRPKTDEBUG(48) | [31:0] | Port1OutPkt[383:352] | R    |                                                                                          |

| SIFCFG:<br>TESET<br>Addr | Reg       | Bits   | Bit<br>Field | Туре | Description                                                                                          |
|--------------------------|-----------|--------|--------------|------|------------------------------------------------------------------------------------------------------|
| 08224                    | Timestamp | [31:0] |              | RO   | Provides lower 32 bits of global<br>timestamp counter based on<br>125MHz system clock of the<br>FPGA |
| 08228                    | - mesamp  | [31:0] |              | RO   | Provides upper 32 bits of global timestamp counter based on 125MHz system clock of the FPGA          |



| SIFCFG:<br>SYSTEM<br>Addr | Reg                              | Bits              | Bit Field      | Туре                        | Description                                       |
|---------------------------|----------------------------------|-------------------|----------------|-----------------------------|---------------------------------------------------|
|                           | [8:0]                            | SCEMI Buffer Size | RO             | Size of SCEMI buffers in KB |                                                   |
|                           |                                  |                   |                |                             | eMAC IP blocks exist in design when bit is set    |
|                           |                                  | [12.0]            | eMAC Available | RO                          | [9] eMAC#0                                        |
|                           |                                  | [12:9]            | ewac Avanable  | RO                          | [10] eMAC#1                                       |
| 0822C                     | FPGA Configuration               |                   |                |                             | [11] eMAC#2                                       |
| 00220                     | Tr Gri Configuration             |                   |                |                             | [12] eMAC#3                                       |
|                           |                                  | 54.4.403          | G. T           | P.0                         | SATA IP blocks exist in design when bit is set    |
|                           |                                  | [14:13]           | SATA Available | RO                          | [13] SATA#0                                       |
|                           |                                  |                   |                |                             | [14] SATA#1                                       |
|                           |                                  | [31:13]           |                | R 0                         | Unused                                            |
| 08230                     | Clock Frequency                  | [15:0]            | Fast Clock     | R/W                         | Actual frequency of the fast clock                |
|                           |                                  | [31:16]           | Unused         | R 0                         | Unused                                            |
|                           |                                  | [1:0]             | MC#0, Slot#0   | RW                          |                                                   |
|                           |                                  | [3:2]             | MC#0, Slot#1   | RW                          | Defines the size of the DIMM                      |
|                           |                                  | [5:4]             | MC#1, Slot#0   | RW                          | modules applied to slot#0 and slot#1 on the board |
|                           |                                  | [7:6]             | MC#1, Slot#1   | RW                          | 00 - 0GB                                          |
| 08234                     | Memory Configuration             | [9:8]             | MC#2, Slot#0   | RW                          | 01 – 2GB                                          |
|                           |                                  | [11:10]           | MC#2, Slot#1   | RW                          | 10 – 4GB                                          |
|                           |                                  | [13:12]           | MC#3, Slot#0   | RW                          | 11 – 8GB                                          |
|                           |                                  | [15:14]           | MC#3, Slot#1   | RW                          |                                                   |
|                           |                                  | [31:16]           | Unused         | R 0                         | Unused                                            |
| 08238                     | Linux Frame Buffer<br>Resolution | [15:0]            | X Resolution   | RW                          | Resolution of frame buffer in X dimension         |
|                           | Resolution                       | [31:16]           | Unused         | R 0                         | Unused                                            |



| SIFCFG:<br>SYSTEM<br>Addr | Reg                              | Bits    | Bit Field            | Туре  | Description                                               |
|---------------------------|----------------------------------|---------|----------------------|-------|-----------------------------------------------------------|
| 0823C                     | Linux Frame Buffer<br>Resolution | [15:0]  | Y Resolution         | RW    | Resolution of frame buffer in Y dimension                 |
|                           | Resolution                       | [31:16] | Unused               | R 0   | Unused                                                    |
| 08240                     | Linux Frame Buffer               | [7:0]   | Color Depth          | RW    | Color depth of frame buffer                               |
| 00240                     | Resolution                       | [31:8]  | Unused               | R 0   | Unused                                                    |
|                           |                                  | [7:0]   | Private Memory Slots | RW    | Number of private memory slots used by one Linux instance |
| 08244                     | Linux Private Memory             |         |                      |       | Default is set to 0x14 (320 MB)                           |
|                           |                                  | [31:8]  | Unused               | R 0   | Unused                                                    |
| 08248                     | SATA IP Config                   | [7:0]   | Tile ID              | RW    | Route to the MC where the SATA buffer is located          |
|                           |                                  | [31:8]  | Unused               | R 0   | Unused                                                    |
| 0824C                     | SATA IP Config                   | [2:0]   | Destination ID       | RW    | Router port where the MC is connected                     |
|                           |                                  | [31:3]  | Unused               | R 0   | Unused                                                    |
| 08250                     | SATA IP Config                   | [5:0]   | IRQ Core Number      | RW    | Core that receives the IRQs from SATA IP                  |
|                           |                                  | [31:6]  | Unused               | R 0   | Unused                                                    |
| 08254                     | SATA ID Config                   | [1:0]   | MC Select            | RW    | Address bits 33:32 to select MC                           |
| 00234                     | SATA IP Config                   | [31:2]  | Unused               | R 0   | Unused                                                    |
| 08258                     | CATA ID Confin                   | [0]     | SATA IP reset        | TrgWr | Resets the SATA IP block                                  |
| 06238                     | SATA IP Config                   | [31:1]  | Unused               | R 0   | Unused                                                    |

## **4.3.4** Power Measurement Registers

These registers are located in the power measurement control block and divided into two register sets. The user register set can be read by the SCC application through the SIF. The system register block is for internal use and can be read by the BMC only.



| POWER:<br>USER<br>Addr | Reg          | Bits    | Bit Field | Туре | Description                                           |
|------------------------|--------------|---------|-----------|------|-------------------------------------------------------|
| 08400                  | LTC2495_CH0  | [15:0]  | SCC_VCC0  | RO   | Supply voltage for tiles 0-2, 0-3, 1-2, 1-3           |
|                        |              | [31:16] | Unused    | R 0  | Unused                                                |
| 08404                  | LTC2495_CH1  | [15:0]  | SCC_VCC1  | RO   | Supply voltage for tiles 2-2, 2-3, 3-2, 3-3           |
|                        |              | [31:16] | Unused    | R 0  | Unused                                                |
| 08408                  | LTC2495_CH2  | [15:0]  | SCC_VCC2  | RO   | Supply voltage for mesh network / system interface    |
|                        |              | [31:16] | Unused    | R 0  | Unused                                                |
| 0840C                  | LTC2495_CH3  | [15:0]  | SCC_VCC3  | RO   | Supply voltage for tiles 4-2, 4-3, 5-2, 5-3           |
|                        |              | [31:16] | Unused    | R 0  | Unused                                                |
| 08410                  | LTC2495_CH4  | [15:0]  | SCC_VCC4  | RO   | Supply voltage for tiles 0-0, 0-1, 1-0, 1-1           |
|                        |              | [31:16] | Unused    | R 0  | Unused                                                |
| 08414                  | LTC2495_CH5  | [15:0]  | SCC_VCC5  | RO   | Supply voltage for tiles 2-0, 2-1, 3-0, 3-1           |
|                        |              | [31:16] | Unused    | R 0  | Unused                                                |
| 08418                  | LTC2495_CH7  | [15:0]  | SCC_VCC7  | RO   | Supply voltage for tiles 4-0, 4-1, 5-0, 5-1           |
|                        |              | [31:16] | Unused    | R 0  | Unused                                                |
| 0841C                  | Master_VMON3 | [15:0]  | SCC_3V3   | RO   | Supply voltage of SCC tile silicon region             |
|                        |              | [31:16] | Unused    | R 0  | Unused                                                |
| 08420                  | Slave_VMON7  | [15:0]  | MC_1V5    | RO   | Supply voltage of Memory<br>Controller silicon region |
|                        |              | [31:16] | Unused    | R 0  | Unused                                                |
| 08424                  | Master_VMON4 | [15:0]  | SCC_3V3C  | RO   | Supply current of SCC tile silicon region             |



| POWER:<br>USER<br>Addr | Reg          | Bits    | Bit Field                  | Туре | Description                                                   |
|------------------------|--------------|---------|----------------------------|------|---------------------------------------------------------------|
|                        |              | [31:16] | Unused                     | R 0  | Unused                                                        |
| 08428                  | Slave_VMON8  | [15:0]  | SCC_1V5C                   | RO   | Supply current of Memory<br>Controller silicon region         |
|                        |              | [31:16] | Unused                     | R 0  | Unused                                                        |
|                        |              | [0]     | Enable SCC_VCC0            | RW   |                                                               |
|                        |              | [1]     | Enable SCC_VCC1            | RW   | -                                                             |
|                        |              | [2]     | Enable SCC_VCC2            | RW   | =                                                             |
|                        |              | [3]     | Enable SCC_VCC3            | RW   | 1 – Domain will be measured 0 – Measurement disabled          |
|                        |              | [4]     | Enable SCC_VCC4            | RW   |                                                               |
|                        |              | [5]     | Enable SCC_VCC5            | RW   |                                                               |
| 0842C                  | DomainConfig | [6]     | Enable SCC_VCC7            | RW   | _                                                             |
| 0842C                  | Domaniconing | [7]     | Enable SCC_3V3             | RW   | _                                                             |
|                        |              | [8]     | Enable MC_1V5              | RW   | _                                                             |
|                        |              | [9]     | Enable SCC_3V3C            | RW   | -                                                             |
|                        |              | [10]    | Enable MC_1V5C             | RW   | -                                                             |
|                        |              | [11]    | Enable Measurement<br>Mode | RW   | 1 – Measurement Mode enabled<br>0 – Measurement Mode disabled |
|                        |              | [31:12] | Unused                     | R 0  | Unused                                                        |

| POWER:<br>SYSTEM<br>Addr | Reg         | Bits    | Bit Field | Туре | Description       |
|--------------------------|-------------|---------|-----------|------|-------------------|
| 08500                    | Slave VMON1 | [15:0]  | 1V0       | R 0  | Internal use only |
|                          |             | [31:16] | Unused    | R 0  | Unused            |
| 08504                    | Slave_VMON2 | [15:0]  | I_1V0     | R 0  | Internal use only |



| POWER:<br>SYSTEM<br>Addr | Reg             | Bits    | Bit Field  | Туре | Description       |
|--------------------------|-----------------|---------|------------|------|-------------------|
|                          |                 | [31:16] | Unused     | R 0  | Unused            |
| 08508                    | Slave_VMON3     | [15:0]  | 1V1_VCCT   | R 0  | Internal use only |
| 08308                    | Slave_vivions   | [31:16] | Unused     | R 0  | Unused            |
| 0850C                    | Slave VMON4     | [15:0]  | I_1V1_VCCT | R 0  | Internal use only |
| 0830C                    | Slave_VMON4     | [31:16] | Unused     | R 0  | Unused            |
| 08510                    | Slave_VMON5     | [15:0]  | 1V1_VCCA   | R 0  | Internal use only |
| 08310                    | Stave_vivion3   | [31:16] | Unused     | R 0  | Unused            |
| 08514                    | Slave_VMON6     | [15:0]  | I_1V1_VCCA | R 0  | Internal use only |
| 06314                    | Slave_viviON0   | [31:16] | Unused     | R 0  | Unused            |
| 08518                    | Slave_VMON9     | [15:0]  | 12V0R1     | R 0  | Internal use only |
| 06516                    | Stave_viviOn9   | [31:16] | Unused     | R 0  | Unused            |
| 0851C                    | Clave VMON10    | [15:0]  | 12V0R2     | R 0  | Internal use only |
| 0831C                    | Slave_VMON10    | [31:16] | Unused     | R 0  | Unused            |
| 08520                    | Slave_VMON11    | [15:0]  | 5V0_IN     | R 0  | Internal use only |
| 08320                    | Slave_viviON11  | [31:16] | Unused     | R 0  | Unused            |
| 08524                    | Slave_VMON12    | [15:0]  | 3V3_IN     | R 0  | Internal use only |
| 08324                    | Slave_viviOiv12 | [31:16] | Unused     | R 0  | Unused            |
| 08528                    | Master_VMON1    | [15:0]  | 3V3        | R 0  | Internal use only |
| 08328                    | Master_ v MON1  | [31:16] | Unused     | R 0  | Unused            |
| 0952C                    | Mostor VMON2    | [15:0]  | I_3V3      | R 0  | Internal use only |
| 0852C                    | Master_VMON2    | [31:16] | Unused     | R 0  | Unused            |
| 08530                    | Master VMON5    | [15:0]  | 1V65       | R 0  | Internal use only |
| 08530                    | Master_VMON5    | [31:16] | Unused     | R 0  | Unused            |
| 08534                    | Master_VMON6    | [15:0]  | 1V65_ADJ   | R 0  | Internal use only |



| POWER:<br>SYSTEM<br>Addr | Reg              | Bits    | Bit Field            | Туре | Description       |
|--------------------------|------------------|---------|----------------------|------|-------------------|
|                          |                  | [31:16] | Unused               | R 0  | Unused            |
| 08538                    | Master_VMON7     | [15:0]  | 1V8_SB               | R 0  | Internal use only |
| 08338                    | Wiaster_v Wion/  | [31:16] | Unused               | R 0  | Unused            |
| 0853C                    | Master_VMON8     | [15:0]  | 5V0_PWR              | R 0  | Internal use only |
| 0833C                    | Waster_v Works   | [31:16] | Unused               | R 0  | Unused            |
| 08540                    | Master_VMON9     | [15:0]  | 3V3_PWR              | R 0  | Internal use only |
| 08340                    | Wiaster_v Wiony  | [31:16] | Unused               | R 0  | Unused            |
| 08544                    | Master_VMON10    | [15:0]  | 2V5                  | R 0  | Internal use only |
| 06344                    |                  | [31:16] | Unused               | R 0  | Unused            |
| 08548                    | Master_VMON11    | [15:0]  | 1V8_PHY              | R 0  | Internal use only |
| 08348                    | Wiaster_v WiON11 | [31:16] | Unused               | R 0  | Unused            |
| 0854C                    | Master_UV        | [5:0]   | Under voltage status | R 0  | Internal use only |
| 08340                    | Waster_U v       | [31:6]  | Unused               | R 0  | Unused            |
| 08550                    | Slave_UV         | [3:0]   | Under voltage status | R 0  | Internal use only |
| 08330                    | Slave_U v        | [31:4]  | Unused               | R 0  | Unused            |
| 08554                    | FPGA_Temp        | [7:0]   | Temperature value    | R 0  | Internal use only |
|                          | TT OA_Temp       | [31:8]  | Unused               | R 0  | Unused            |
| 08558                    | SCC_Temp         | [7:0]   | Temperature value    | R 0  | Internal use only |
| 00330                    | SCC_Temp         | [31:8]  | Unused               | R 0  | Unused            |

| POWER:<br>Control<br>Addr | Reg   | Bits   | Bit Field           | Туре | Description                                                                                       |
|---------------------------|-------|--------|---------------------|------|---------------------------------------------------------------------------------------------------|
| 0855C                     | Timer | [24:0] | Update interval U82 | RW   | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms. |



| POWER:<br>Control<br>Addr | Reg   | Bits                                                 | Bit Field             | Туре | Description                                                                                      |
|---------------------------|-------|------------------------------------------------------|-----------------------|------|--------------------------------------------------------------------------------------------------|
|                           |       | [31:25]                                              | Unused                | R 0  | Unused                                                                                           |
| 08560                     | Timer | mer [24:0] Update interval U83 RW [31:25] Unused R 0 |                       | RW   | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms |
|                           |       |                                                      |                       | R 0  | Unused                                                                                           |
| 08564                     | Timer | [24:0]                                               | Update interval U5    | RW   | Defines the time that the ADC needs to sample the voltage. Value can be set between 0 and ~268ms |
|                           |       | [31:25]                                              | Unused                | R 0  | Unused                                                                                           |
| 08568                     | Timer | [31:0]                                               | Timeout watchdog low  | RW   | Defines the time when the HW automatically disables the                                          |
| 0856C                     | Timer | [7:0]                                                | Timeout watchdog high | RW   | measurement mode and switches back to normal mode.  Programming value 0 disables the watchdog.   |
|                           |       | [31:8]                                               | Unused                | R 0  |                                                                                                  |



## **4.3.5 eMAC IP Configuration Register**

These registers are located in the eMAC IP block from Xilinx. Detailed description can be found in the user guide document.

| SIFCFG:<br>eMAC #0<br>CFG<br>Addr | Reg                                      | Bits   | Bit<br>Field | Туре | Description                |  |
|-----------------------------------|------------------------------------------|--------|--------------|------|----------------------------|--|
| 03200                             | Receiver Configuration(0)                | [31:0] |              | R/W  |                            |  |
| 03240                             | Receiver Configuration(1)                | [31:0] |              | R/W  | -                          |  |
| 03280                             | Transmitter Configuration                | [31:0] |              | R/W  | soo Viling aMAC year guida |  |
| 032C0                             | Flow Control Configuration               | [31:0] |              | R/W  | see Xilinx eMAC user guide |  |
| 03300                             | Ethernet MAC Mode                        | [31:0] |              | R/W  | -                          |  |
| 03320                             | RGMII Configuration                      | [31:0] |              | R/W  | -                          |  |
| 03340                             | Management Configuration                 | [31:0] |              | R/W  |                            |  |
| 03380                             | Unicast Address (Word 0)                 | [31:0] |              | R/W  | see Xilinx eMAC user guide |  |
| 03384                             | Unicast Address (Word 1)                 | [31:0] |              | R/W  | _                          |  |
| 03388                             | Additional Address Table Access (Word 0) | [31:0] |              | R/W  |                            |  |
| 0338C                             | Additional Address Table Access (Word 1) | [31:0] |              | R/W  | see Xilinx eMAC user guide |  |
| 03390                             | Address Filter Mode                      | [31:0] |              | R/W  | -                          |  |



| SIFCFG:<br>eMAC #1<br>CFG<br>Addr | Reg                                      | Bits   | Bit<br>Field | Туре | Description                |  |
|-----------------------------------|------------------------------------------|--------|--------------|------|----------------------------|--|
| 04200                             | Receiver Configuration(0)                | [31:0] |              | R/W  |                            |  |
| 04240                             | Receiver Configuration(1)                | [31:0] |              | R/W  | -                          |  |
| 04280                             | Transmitter Configuration                | [31:0] |              | R/W  | Y'I' MAC                   |  |
| 042C0                             | Flow Control Configuration               | [31:0] |              | R/W  | see Xilinx eMAC user guide |  |
| 04300                             | Ethernet MAC Mode                        | [31:0] |              | R/W  | -                          |  |
| 04320                             | RGMII Configuration                      | [31:0] |              | R/W  | -                          |  |
| 04340                             | Management Configuration                 | [31:0] |              | R/W  |                            |  |
| 04380                             | Unicast Address (Word 0)                 | [31:0] |              | R/W  | see Xilinx eMAC user guide |  |
| 04384                             | Unicast Address (Word 1)                 | [31:0] |              | R/W  | -                          |  |
| 04388                             | Additional Address Table Access (Word 0) | [31:0] |              | R/W  |                            |  |
| 0438C                             | Additional Address Table Access (Word 1) | [31:0] |              | R/W  | see Xilinx eMAC user guide |  |
| 04390                             | Address Filter Mode                      | [31:0] |              | R/W  |                            |  |



| SIFCFG:<br>eMAC #2<br>CFG<br>Addr | Reg                                      | Bits   | Bit<br>Field | Туре | Description                |  |
|-----------------------------------|------------------------------------------|--------|--------------|------|----------------------------|--|
| 05200                             | Receiver Configuration(0)                | [31:0] |              | R/W  |                            |  |
| 05240                             | Receiver Configuration(1)                | [31:0] |              | R/W  | -                          |  |
| 05280                             | Transmitter Configuration                | [31:0] |              | R/W  | Y'I' MAC                   |  |
| 052C0                             | Flow Control Configuration               | [31:0] |              | R/W  | see Xilinx eMAC user guide |  |
| 05300                             | Ethernet MAC Mode                        | [31:0] |              | R/W  | -                          |  |
| 05320                             | RGMII Configuration                      | [31:0] |              | R/W  | -                          |  |
| 05340                             | Management Configuration                 | [31:0] |              | R/W  |                            |  |
| 05380                             | Unicast Address (Word 0)                 | [31:0] |              | R/W  | see Xilinx eMAC user guide |  |
| 05384                             | Unicast Address (Word 1)                 | [31:0] |              | R/W  | -                          |  |
| 05388                             | Additional Address Table Access (Word 0) | [31:0] |              | R/W  |                            |  |
| 0538C                             | Additional Address Table Access (Word 1) | [31:0] |              | R/W  | see Xilinx eMAC user guide |  |
| 05390                             | Address Filter Mode                      | [31:0] |              | R/W  |                            |  |



| SIFCFG:<br>eMAC #3<br>CFG<br>Addr | Reg                                      | Bits   | Bit<br>Field | Туре | Description                |  |
|-----------------------------------|------------------------------------------|--------|--------------|------|----------------------------|--|
| 06200                             | Receiver Configuration(0)                | [31:0] |              | R/W  |                            |  |
| 06240                             | Receiver Configuration(1)                | [31:0] |              | R/W  | -                          |  |
| 06280                             | Transmitter Configuration                | [31:0] |              | R/W  | Y'I' MAC                   |  |
| 062C0                             | Flow Control Configuration               | [31:0] |              | R/W  | see Xilinx eMAC user guide |  |
| 06300                             | Ethernet MAC Mode                        | [31:0] |              | R/W  | -                          |  |
| 06320                             | RGMII Configuration                      | [31:0] |              | R/W  | -                          |  |
| 06340                             | Management Configuration                 | [31:0] |              | R/W  |                            |  |
| 06380                             | Unicast Address (Word 0)                 | [31:0] |              | R/W  | see Xilinx eMAC user guide |  |
| 06384                             | Unicast Address (Word 1)                 | [31:0] |              | R/W  | -                          |  |
| 06388                             | Additional Address Table Access (Word 0) | [31:0] |              | R/W  |                            |  |
| 0638C                             | Additional Address Table Access (Word 1) | [31:0] |              | R/W  | see Xilinx eMAC user guide |  |
| 06390                             | Address Filter Mode                      | [31:0] |              | R/W  |                            |  |



The statistics registers are located in the statistics block for the Xilinx eMAC IP. Details about this block can be found in the user guide document. All registers have 64bit size.

| SIFCFG:<br>eMAC#0<br>STATISTIC<br>Addr | Reg                                              | Bits   | Bit<br>Field | Туре | Description                           |
|----------------------------------------|--------------------------------------------------|--------|--------------|------|---------------------------------------|
| 03400                                  | Transmitted bytes low                            | [31:0] |              | RO   |                                       |
| 03404                                  | Transmitted bytes high                           | [31:0] |              | RO   | -                                     |
| 03408                                  | Received bytes low                               | [31:0] |              | RO   | -                                     |
| 0340C                                  | Received bytes high                              | [31:0] |              | RO   | -                                     |
| 03410                                  | Undersize frames received low                    | [31:0] |              | RO   | -                                     |
| 03414                                  | Undersize frames received high                   | [31:0] |              | RO   | -                                     |
| 03418                                  | Fragment frames received low                     | [31:0] |              | RO   | -                                     |
| 0341C                                  | Fragment frames received high                    | [31:0] |              | RO   | -                                     |
| 03420                                  | 64 byte Frames Received OK low                   | [31:0] |              | RO   | _                                     |
| 03424                                  | 64 byte Frames Received OK high                  | [31:0] |              | RO   | -                                     |
| 03428                                  | 65-127 byte Frames Received OK low               | [31:0] |              | RO   | see Xilinx eMAC statistics user guide |
| 0342C                                  | 65-127 byte Frames Received OK high              | [31:0] |              | RO   | -                                     |
| 03430                                  | 128-255 byte Frames Received OK low              | [31:0] |              | RO   | -                                     |
| 03434                                  | 128-255 byte Frames Received OK high             | [31:0] |              | RO   | -                                     |
| 03438                                  | 256-511 byte Frames Received OK low              | [31:0] |              | RO   | _                                     |
| 0343C                                  | 256-511 byte Frames Received OK high             | [31:0] |              | RO   | _                                     |
| 03440                                  | 512-1023 byte Frames Received OK low             | [31:0] |              | RO   | _                                     |
| 03444                                  | 512-1023 byte Frames Received OK high            | [31:0] |              | RO   |                                       |
| 03448                                  | 1024-MaxFrameSize byte Frames<br>Received OK low | [31:0] |              | RO   |                                       |
| 0344C                                  | 1024-MaxFrameSize byte Frames Received OK high   | [31:0] |              | RO   |                                       |



| SIFCFG:<br>eMAC#0<br>STATISTIC<br>Addr | Reg                                               | Bits   | Bit<br>Field | Туре | Description |
|----------------------------------------|---------------------------------------------------|--------|--------------|------|-------------|
| 03450                                  | Oversize Frames Received OK low                   | [31:0] |              | RO   |             |
| 03454                                  | Oversize Frames Received OK high                  | [31:0] |              | RO   |             |
| 03458                                  | 64 byte Frames Transmitted OK low                 | [31:0] |              | RO   |             |
| 0345C                                  | 64 byte Frames Transmitted OK high                | [31:0] |              | RO   |             |
| 03460                                  | 65-127 byte Frames Transmitted OK low             | [31:0] |              | RO   |             |
| 03464                                  | 65-127 byte Frames Transmitted OK high            | [31:0] |              | RO   |             |
| 03468                                  | 128-255 byte Frames Transmitted OK low            | [31:0] |              | RO   |             |
| 0346C                                  | 128-255 byte Frames Transmitted OK high           | [31:0] |              | RO   |             |
| 03470                                  | 256-511 byte Frames Transmitted OK low            | [31:0] |              | RO   |             |
| 03474                                  | 256-511 byte Frames Transmitted OK high           | [31:0] |              | RO   |             |
| 03478                                  | 512-1023 byte Frames Transmitted OK low           | [31:0] |              | RO   |             |
| 0347C                                  | 512-1023 byte Frames Transmitted OK high          | [31:0] |              | RO   |             |
| 03480                                  | 1024-MaxFrameSize byte Frames Transmitted OK low  | [31:0] |              | RO   |             |
| 03484                                  | 1024-MaxFrameSize byte Frames Transmitted OK high | [31:0] |              | RO   |             |
| 03488                                  | Oversize Frames Transmitted OK low                | [31:0] |              | RO   |             |
| 0348C                                  | Oversize Frames Transmitted OK high               | [31:0] |              | RO   |             |
| 03490                                  | Frames Received OK low                            | [31:0] |              | RO   |             |
| 03494                                  | Frames Received OK high                           | [31:0] |              | RO   |             |
| 03498                                  | Frame Check Sequence Errors low                   | [31:0] |              | RO   |             |
| 0349C                                  | Frame Check Sequence Errors high                  | [31:0] |              | RO   |             |
| 034A0                                  | Broadcast Frames Received OK low                  | [31:0] |              | RO   |             |
| 034A4                                  | Broadcast Frames Received OK high                 | [31:0] |              | RO   |             |



| SIFCFG:<br>eMAC#0<br>STATISTIC<br>Addr | Reg                                                  | Bits   | Bit<br>Field | Туре | Description |
|----------------------------------------|------------------------------------------------------|--------|--------------|------|-------------|
| 034A8                                  | Multicast Frames Received OK low                     | [31:0] |              | RO   |             |
| 034AC                                  | Multicast Frames Received OK high                    | [31:0] |              | RO   |             |
| 034B0                                  | Control Frames Received OK low                       | [31:0] |              | RO   |             |
| 034B4                                  | Control Frames Received OK high                      | [31:0] |              | RO   |             |
| 034B8                                  | Length/Type Out of Range low                         | [31:0] |              | RO   |             |
| 034BC                                  | Length/Type Out of Range high                        | [31:0] |              | RO   |             |
| 034C0                                  | VLAN Tagged Frames Received OK low                   | [31:0] |              | RO   |             |
| 034C4                                  | VLAN Tagged Frames Received OK high                  | [31:0] |              | RO   |             |
| 034C8                                  | Pause Frames Received OK low                         | [31:0] |              | RO   |             |
| 034CC                                  | Pause Frames Received OK high                        | [31:0] |              | RO   |             |
| 034D0                                  | Control Frames Received with Unsupported Opcode low  | [31:0] |              | RO   |             |
| 034D4                                  | Control Frames Received with Unsupported Opcode high | [31:0] |              | RO   |             |
| 034D8                                  | Frames Transmitted OK low                            | [31:0] |              | RO   |             |
| 034DC                                  | Frames Transmitted OK high                           | [31:0] |              | RO   |             |
| 034E0                                  | Broadcast Frames Transmitted OK low                  | [31:0] |              | RO   |             |
| 034E4                                  | Broadcast Frames Transmitted OK high                 | [31:0] |              | RO   |             |
| 034E8                                  | Multicast Frames Transmitted OK low                  | [31:0] |              | RO   |             |
| 034EC                                  | Multicast Frames Transmitted OK high                 | [31:0] |              | RO   |             |
| 034F0                                  | Underrun Errors low                                  | [31:0] |              | RO   |             |
| 034F4                                  | Underrun Errors high                                 | [31:0] |              | RO   |             |
| 034F8                                  | Control Frames Transmitted OK low                    | [31:0] |              | RO   |             |
| 034FC                                  | Control Frames Transmitted OK high                   | [31:0] |              | RO   |             |



| SIFCFG:<br>eMAC#0<br>STATISTIC<br>Addr | Reg                                    | Bits   | Bit<br>Field | Type | Description |
|----------------------------------------|----------------------------------------|--------|--------------|------|-------------|
| 03500                                  | VLAN Tagged Frames Transmitted OK low  | [31:0] |              | RO   |             |
| 03504                                  | VLAN Tagged Frames Transmitted OK high | [31:0] |              | RO   |             |
| 03508                                  | Pause Frames Transmitted OK low        | [31:0] |              | RO   |             |
| 0350C                                  | Pause Frames Transmitted OK high       | [31:0] |              | RO   |             |



| SIFCFG:<br>eMAC#1<br>STATISTIC<br>Addr | Reg                                               | Bits   | Bit<br>Field | Туре | Description                           |
|----------------------------------------|---------------------------------------------------|--------|--------------|------|---------------------------------------|
| 04400                                  | Transmitted bytes low                             | [31:0] |              | RO   |                                       |
| 04404                                  | Transmitted bytes high                            | [31:0] |              | RO   | -                                     |
| 04408                                  | Received bytes low                                | [31:0] |              | RO   | -                                     |
| 0440C                                  | Received bytes high                               | [31:0] |              | RO   | -                                     |
| 04410                                  | Undersize frames received low                     | [31:0] |              | RO   | _                                     |
| 04414                                  | Undersize frames received high                    | [31:0] |              | RO   | _                                     |
| 04418                                  | Fragment frames received low                      | [31:0] |              | RO   | _                                     |
| 0441C                                  | Fragment frames received high                     | [31:0] |              | RO   | -                                     |
| 04420                                  | 64 byte Frames Received OK low                    | [31:0] |              | RO   | -                                     |
| 04424                                  | 64 byte Frames Received OK high                   | [31:0] |              | RO   | -                                     |
| 04428                                  | 65-127 byte Frames Received OK low                | [31:0] |              | RO   | _                                     |
| 0442C                                  | 65-127 byte Frames Received OK high               | [31:0] |              | RO   | see Xilinx eMAC statistics user guide |
| 04430                                  | 128-255 byte Frames Received OK low               | [31:0] |              | RO   |                                       |
| 04434                                  | 128-255 byte Frames Received OK high              | [31:0] |              | RO   | _                                     |
| 04438                                  | 256-511 byte Frames Received OK low               | [31:0] |              | RO   | -                                     |
| 0443C                                  | 256-511 byte Frames Received OK high              | [31:0] |              | RO   | _                                     |
| 04440                                  | 512-1023 byte Frames Received OK low              | [31:0] |              | RO   | =                                     |
| 04444                                  | 512-1023 byte Frames Received OK high             | [31:0] |              | RO   | _                                     |
| 04448                                  | 1024-MaxFrameSize byte Frames Received OK low     | [31:0] |              | RO   |                                       |
| 0444C                                  | 1024-MaxFrameSize byte Frames<br>Received OK high | [31:0] |              | RO   |                                       |
| 04450                                  | Oversize Frames Received OK low                   | [31:0] |              | RO   |                                       |
| 04454                                  | Oversize Frames Received OK high                  | [31:0] |              | RO   |                                       |



| SIFCFG:<br>eMAC#1<br>STATISTIC<br>Addr | Reg                                               | Bits   | Bit<br>Field | Туре | Description |
|----------------------------------------|---------------------------------------------------|--------|--------------|------|-------------|
| 04458                                  | 64 byte Frames Transmitted OK low                 | [31:0] |              | RO   |             |
| 0445C                                  | 64 byte Frames Transmitted OK high                | [31:0] |              | RO   |             |
| 04460                                  | 65-127 byte Frames Transmitted OK low             | [31:0] |              | RO   |             |
| 04464                                  | 65-127 byte Frames Transmitted OK high            | [31:0] |              | RO   |             |
| 04468                                  | 128-255 byte Frames Transmitted OK low            | [31:0] |              | RO   |             |
| 0446C                                  | 128-255 byte Frames Transmitted OK high           | [31:0] |              | RO   |             |
| 04470                                  | 256-511 byte Frames Transmitted OK low            | [31:0] |              | RO   |             |
| 04474                                  | 256-511 byte Frames Transmitted OK high           | [31:0] |              | RO   |             |
| 04478                                  | 512-1023 byte Frames Transmitted OK low           | [31:0] |              | RO   |             |
| 0447C                                  | 512-1023 byte Frames Transmitted OK high          | [31:0] |              | RO   |             |
| 04480                                  | 1024-MaxFrameSize byte Frames Transmitted OK low  | [31:0] |              | RO   |             |
| 04484                                  | 1024-MaxFrameSize byte Frames Transmitted OK high | [31:0] |              | RO   |             |
| 04488                                  | Oversize Frames Transmitted OK low                | [31:0] |              | RO   |             |
| 0448C                                  | Oversize Frames Transmitted OK high               | [31:0] |              | RO   |             |
| 04490                                  | Frames Received OK low                            | [31:0] |              | RO   |             |
| 04494                                  | Frames Received OK high                           | [31:0] |              | RO   |             |
| 04498                                  | Frame Check Sequence Errors low                   | [31:0] |              | RO   |             |
| 0449C                                  | Frame Check Sequence Errors high                  | [31:0] |              | RO   |             |
| 044A0                                  | Broadcast Frames Received OK low                  | [31:0] |              | RO   |             |
| 044A4                                  | Broadcast Frames Received OK high                 | [31:0] |              | RO   |             |
| 044A8                                  | Multicast Frames Received OK low                  | [31:0] |              | RO   |             |
| 044AC                                  | Multicast Frames Received OK high                 | [31:0] |              | RO   |             |



| SIFCFG:<br>eMAC#1<br>STATISTIC<br>Addr | Reg                                                  | Bits   | Bit<br>Field | Туре | Description |
|----------------------------------------|------------------------------------------------------|--------|--------------|------|-------------|
| 044B0                                  | Control Frames Received OK low                       | [31:0] |              | RO   |             |
| 044B4                                  | Control Frames Received OK high                      | [31:0] |              | RO   |             |
| 044B8                                  | Length/Type Out of Range low                         | [31:0] |              | RO   |             |
| 044BC                                  | Length/Type Out of Range high                        | [31:0] |              | RO   |             |
| 044C0                                  | VLAN Tagged Frames Received OK low                   | [31:0] |              | RO   |             |
| 044C4                                  | VLAN Tagged Frames Received OK high                  | [31:0] |              | RO   |             |
| 044C8                                  | Pause Frames Received OK low                         | [31:0] |              | RO   |             |
| 044CC                                  | Pause Frames Received OK high                        | [31:0] |              | RO   |             |
| 044D0                                  | Control Frames Received with Unsupported Opcode low  | [31:0] |              | RO   |             |
| 044D4                                  | Control Frames Received with Unsupported Opcode high | [31:0] |              | RO   |             |
| 044D8                                  | Frames Transmitted OK low                            | [31:0] |              | RO   |             |
| 044DC                                  | Frames Transmitted OK high                           | [31:0] |              | RO   |             |
| 044E0                                  | Broadcast Frames Transmitted OK low                  | [31:0] |              | RO   |             |
| 044E4                                  | Broadcast Frames Transmitted OK high                 | [31:0] |              | RO   |             |
| 044E8                                  | Multicast Frames Transmitted OK low                  | [31:0] |              | RO   |             |
| 044EC                                  | Multicast Frames Transmitted OK high                 | [31:0] |              | RO   |             |
| 044F0                                  | Underrun Errors low                                  | [31:0] |              | RO   |             |
| 044F4                                  | Underrun Errors high                                 | [31:0] |              | RO   |             |
| 044F8                                  | Control Frames Transmitted OK low                    | [31:0] |              | RO   |             |
| 044FC                                  | Control Frames Transmitted OK high                   | [31:0] |              | RO   |             |
| 04500                                  | VLAN Tagged Frames Transmitted OK low                | [31:0] |              | RO   |             |
| 04504                                  | VLAN Tagged Frames Transmitted OK high               | [31:0] |              | RO   |             |



| SIFCFG:<br>eMAC#1<br>STATISTIC<br>Addr | Reg                              | Bits   | Bit<br>Field | Туре | Description |
|----------------------------------------|----------------------------------|--------|--------------|------|-------------|
| 04508                                  | Pause Frames Transmitted OK low  | [31:0] |              | RO   |             |
| 0450C                                  | Pause Frames Transmitted OK high | [31:0] |              | RO   |             |



| SIFCFG:<br>eMAC#2<br>STATISTIC<br>Addr | Reg                                            | Bits   | Bit<br>Field | Туре | Description                           |
|----------------------------------------|------------------------------------------------|--------|--------------|------|---------------------------------------|
| 05400                                  | Transmitted bytes low                          | [31:0] |              | RO   |                                       |
| 05404                                  | Transmitted bytes high                         | [31:0] |              | RO   | -                                     |
| 05408                                  | Received bytes low                             | [31:0] |              | RO   | -                                     |
| 0540C                                  | Received bytes high                            | [31:0] |              | RO   | _                                     |
| 05410                                  | Undersize frames received low                  | [31:0] |              | RO   | -                                     |
| 05414                                  | Undersize frames received high                 | [31:0] |              | RO   | -                                     |
| 05418                                  | Fragment frames received low                   | [31:0] |              | RO   | -                                     |
| 0541C                                  | Fragment frames received high                  | [31:0] |              | RO   | _                                     |
| 05420                                  | 64 byte Frames Received OK low                 | [31:0] |              | RO   | -                                     |
| 05424                                  | 64 byte Frames Received OK high                | [31:0] |              | RO   | -                                     |
| 05428                                  | 65-127 byte Frames Received OK low             | [31:0] |              | RO   | -                                     |
| 0542C                                  | 65-127 byte Frames Received OK high            | [31:0] |              | RO   | see Xilinx eMAC statistics user guide |
| 05430                                  | 128-255 byte Frames Received OK low            | [31:0] |              | RO   | -                                     |
| 05434                                  | 128-255 byte Frames Received OK high           | [31:0] |              | RO   | -                                     |
| 05438                                  | 256-511 byte Frames Received OK low            | [31:0] |              | RO   | -                                     |
| 0543C                                  | 256-511 byte Frames Received OK high           | [31:0] |              | RO   | -                                     |
| 05440                                  | 512-1023 byte Frames Received OK low           | [31:0] |              | RO   | _                                     |
| 05444                                  | 512-1023 byte Frames Received OK high          | [31:0] |              | RO   | -                                     |
| 05448                                  | 1024-MaxFrameSize byte Frames Received OK low  | [31:0] |              | RO   | _                                     |
| 0544C                                  | 1024-MaxFrameSize byte Frames Received OK high | [31:0] |              | RO   | -                                     |
| 05450                                  | Oversize Frames Received OK low                | [31:0] |              | RO   | -                                     |
| 05454                                  | Oversize Frames Received OK high               | [31:0] |              | RO   | -                                     |



| SIFCFG:<br>eMAC#2<br>STATISTIC<br>Addr | Reg                                               | Bits   | Bit<br>Field | Туре | Description |
|----------------------------------------|---------------------------------------------------|--------|--------------|------|-------------|
| 05458                                  | 64 byte Frames Transmitted OK low                 | [31:0] |              | RO   |             |
| 0545C                                  | 64 byte Frames Transmitted OK high                | [31:0] |              | RO   |             |
| 05460                                  | 65-127 byte Frames Transmitted OK low             | [31:0] |              | RO   |             |
| 05464                                  | 65-127 byte Frames Transmitted OK high            | [31:0] |              | RO   |             |
| 05468                                  | 128-255 byte Frames Transmitted OK low            | [31:0] |              | RO   |             |
| 0546C                                  | 128-255 byte Frames Transmitted OK high           | [31:0] |              | RO   |             |
| 05470                                  | 256-511 byte Frames Transmitted OK low            | [31:0] |              | RO   |             |
| 05474                                  | 256-511 byte Frames Transmitted OK high           | [31:0] |              | RO   |             |
| 05478                                  | 512-1023 byte Frames Transmitted OK low           | [31:0] |              | RO   |             |
| 0547C                                  | 512-1023 byte Frames Transmitted OK high          | [31:0] |              | RO   |             |
| 05480                                  | 1024-MaxFrameSize byte Frames Transmitted OK low  | [31:0] |              | RO   |             |
| 05484                                  | 1024-MaxFrameSize byte Frames Transmitted OK high | [31:0] |              | RO   |             |
| 05488                                  | Oversize Frames Transmitted OK low                | [31:0] |              | RO   |             |
| 0548C                                  | Oversize Frames Transmitted OK high               | [31:0] |              | RO   |             |
| 05490                                  | Frames Received OK low                            | [31:0] |              | RO   |             |
| 05494                                  | Frames Received OK high                           | [31:0] |              | RO   |             |
| 05498                                  | Frame Check Sequence Errors low                   | [31:0] |              | RO   |             |
| 0549C                                  | Frame Check Sequence Errors high                  | [31:0] |              | RO   |             |
| 054A0                                  | Broadcast Frames Received OK low                  | [31:0] |              | RO   |             |
| 054A4                                  | Broadcast Frames Received OK high                 | [31:0] |              | RO   |             |
| 054A8                                  | Multicast Frames Received OK low                  | [31:0] |              | RO   |             |
| 054AC                                  | Multicast Frames Received OK high                 | [31:0] |              | RO   |             |



| SIFCFG:<br>eMAC#2<br>STATISTIC<br>Addr | Reg                                                  | Bits   | Bit<br>Field | Туре | Description |
|----------------------------------------|------------------------------------------------------|--------|--------------|------|-------------|
| 054B0                                  | Control Frames Received OK low                       | [31:0] |              | RO   |             |
| 054B4                                  | Control Frames Received OK high                      | [31:0] |              | RO   |             |
| 054B8                                  | Length/Type Out of Range low                         | [31:0] |              | RO   |             |
| 054BC                                  | Length/Type Out of Range high                        | [31:0] |              | RO   |             |
| 054C0                                  | VLAN Tagged Frames Received OK low                   | [31:0] |              | RO   |             |
| 054C4                                  | VLAN Tagged Frames Received OK high                  | [31:0] |              | RO   |             |
| 054C8                                  | Pause Frames Received OK low                         | [31:0] |              | RO   |             |
| 054CC                                  | Pause Frames Received OK high                        | [31:0] |              | RO   |             |
| 054D0                                  | Control Frames Received with Unsupported Opcode low  | [31:0] |              | RO   |             |
| 054D4                                  | Control Frames Received with Unsupported Opcode high | [31:0] |              | RO   |             |
| 054D8                                  | Frames Transmitted OK low                            | [31:0] |              | RO   |             |
| 054DC                                  | Frames Transmitted OK high                           | [31:0] |              | RO   |             |
| 054E0                                  | Broadcast Frames Transmitted OK low                  | [31:0] |              | RO   |             |
| 054E4                                  | Broadcast Frames Transmitted OK high                 | [31:0] |              | RO   |             |
| 054E8                                  | Multicast Frames Transmitted OK low                  | [31:0] |              | RO   |             |
| 054EC                                  | Multicast Frames Transmitted OK high                 | [31:0] |              | RO   |             |
| 054F0                                  | Underrun Errors low                                  | [31:0] |              | RO   |             |
| 054F4                                  | Underrun Errors high                                 | [31:0] |              | RO   |             |
| 054F8                                  | Control Frames Transmitted OK low                    | [31:0] |              | RO   |             |
| 054FC                                  | Control Frames Transmitted OK high                   | [31:0] |              | RO   |             |
| 05500                                  | VLAN Tagged Frames Transmitted OK low                | [31:0] |              | RO   |             |
| 05504                                  | VLAN Tagged Frames Transmitted OK high               | [31:0] |              | RO   |             |



| SIFCFG:<br>eMAC#2<br>STATISTIC<br>Addr | Reg                              | Bits   | Bit<br>Field | Туре | Description |
|----------------------------------------|----------------------------------|--------|--------------|------|-------------|
| 05508                                  | Pause Frames Transmitted OK low  | [31:0] |              | RO   |             |
| 0550C                                  | Pause Frames Transmitted OK high | [31:0] |              | RO   |             |



| SIFCFG:<br>eMAC#3<br>STATISTIC<br>Addr | Reg                                              | Bits   | Bit<br>Field | Туре | Description                           |
|----------------------------------------|--------------------------------------------------|--------|--------------|------|---------------------------------------|
| 06400                                  | Transmitted bytes low                            | [31:0] |              | RO   |                                       |
| 06404                                  | Transmitted bytes high                           | [31:0] |              | RO   | -                                     |
| 06408                                  | Received bytes low                               | [31:0] |              | RO   | _                                     |
| 0640C                                  | Received bytes high                              | [31:0] |              | RO   | -                                     |
| 06410                                  | Undersize frames received low                    | [31:0] |              | RO   | -                                     |
| 06414                                  | Undersize frames received high                   | [31:0] |              | RO   | -                                     |
| 06418                                  | Fragment frames received low                     | [31:0] |              | RO   | -                                     |
| 0641C                                  | Fragment frames received high                    | [31:0] |              | RO   | -                                     |
| 06420                                  | 64 byte Frames Received OK low                   | [31:0] |              | RO   | -                                     |
| 06424                                  | 64 byte Frames Received OK high                  | [31:0] |              | RO   | -                                     |
| 06428                                  | 65-127 byte Frames Received OK low               | [31:0] |              | RO   | -                                     |
| 0642C                                  | 65-127 byte Frames Received OK high              | [31:0] |              | RO   | see Xilinx eMAC statistics user guide |
| 06430                                  | 128-255 byte Frames Received OK low              | [31:0] |              | RO   | -                                     |
| 06434                                  | 128-255 byte Frames Received OK high             | [31:0] |              | RO   | -                                     |
| 06438                                  | 256-511 byte Frames Received OK low              | [31:0] |              | RO   | -                                     |
| 0643C                                  | 256-511 byte Frames Received OK high             | [31:0] |              | RO   | -                                     |
| 06440                                  | 512-1023 byte Frames Received OK low             | [31:0] |              | RO   | _                                     |
| 06444                                  | 512-1023 byte Frames Received OK high            | [31:0] |              | RO   | -                                     |
| 06448                                  | 1024-MaxFrameSize byte Frames<br>Received OK low | [31:0] |              | RO   | -                                     |
| 0644C                                  | 1024-MaxFrameSize byte Frames Received OK high   | [31:0] |              | RO   | -                                     |
| 06450                                  | Oversize Frames Received OK low                  | [31:0] |              | RO   | _                                     |
| 06454                                  | Oversize Frames Received OK high                 | [31:0] |              | RO   |                                       |



| SIFCFG:<br>eMAC#3<br>STATISTIC<br>Addr | Reg                                               | Bits   | Bit<br>Field | Туре | Description |
|----------------------------------------|---------------------------------------------------|--------|--------------|------|-------------|
| 06458                                  | 64 byte Frames Transmitted OK low                 | [31:0] |              | RO   |             |
| 0645C                                  | 64 byte Frames Transmitted OK high                | [31:0] |              | RO   |             |
| 06460                                  | 65-127 byte Frames Transmitted OK low             | [31:0] |              | RO   |             |
| 06464                                  | 65-127 byte Frames Transmitted OK high            | [31:0] |              | RO   |             |
| 06468                                  | 128-255 byte Frames Transmitted OK low            | [31:0] |              | RO   |             |
| 0646C                                  | 128-255 byte Frames Transmitted OK high           | [31:0] |              | RO   |             |
| 06470                                  | 256-511 byte Frames Transmitted OK low            | [31:0] |              | RO   |             |
| 06474                                  | 256-511 byte Frames Transmitted OK high           | [31:0] |              | RO   |             |
| 06478                                  | 512-1023 byte Frames Transmitted OK low           | [31:0] |              | RO   |             |
| 0647C                                  | 512-1023 byte Frames Transmitted OK high          | [31:0] |              | RO   |             |
| 06480                                  | 1024-MaxFrameSize byte Frames Transmitted OK low  | [31:0] |              | RO   |             |
| 06484                                  | 1024-MaxFrameSize byte Frames Transmitted OK high | [31:0] |              | RO   |             |
| 06488                                  | Oversize Frames Transmitted OK low                | [31:0] |              | RO   |             |
| 0648C                                  | Oversize Frames Transmitted OK high               | [31:0] |              | RO   |             |
| 06490                                  | Frames Received OK low                            | [31:0] |              | RO   |             |
| 06494                                  | Frames Received OK high                           | [31:0] |              | RO   |             |
| 06498                                  | Frame Check Sequence Errors low                   | [31:0] |              | RO   |             |
| 0649C                                  | Frame Check Sequence Errors high                  | [31:0] |              | RO   |             |
| 064A0                                  | Broadcast Frames Received OK low                  | [31:0] |              | RO   |             |
| 064A4                                  | Broadcast Frames Received OK high                 | [31:0] |              | RO   |             |
| 064A8                                  | Multicast Frames Received OK low                  | [31:0] |              | RO   |             |
| 064AC                                  | Multicast Frames Received OK high                 | [31:0] |              | RO   |             |



| SIFCFG:<br>eMAC#3<br>STATISTIC<br>Addr | Reg                                                  | Bits   | Bit<br>Field | Туре | Description |
|----------------------------------------|------------------------------------------------------|--------|--------------|------|-------------|
| 064B0                                  | Control Frames Received OK low                       | [31:0] |              | RO   |             |
| 064B4                                  | Control Frames Received OK high                      | [31:0] |              | RO   |             |
| 064B8                                  | Length/Type Out of Range low                         | [31:0] |              | RO   |             |
| 064BC                                  | Length/Type Out of Range high                        | [31:0] |              | RO   |             |
| 064C0                                  | VLAN Tagged Frames Received OK low                   | [31:0] |              | RO   |             |
| 064C4                                  | VLAN Tagged Frames Received OK high                  | [31:0] |              | RO   |             |
| 064C8                                  | Pause Frames Received OK low                         | [31:0] |              | RO   |             |
| 064CC                                  | Pause Frames Received OK high                        | [31:0] |              | RO   |             |
| 064D0                                  | Control Frames Received with Unsupported Opcode low  | [31:0] |              | RO   |             |
| 064D4                                  | Control Frames Received with Unsupported Opcode high | [31:0] |              | RO   |             |
| 064D8                                  | Frames Transmitted OK low                            | [31:0] |              | RO   |             |
| 064DC                                  | Frames Transmitted OK high                           | [31:0] |              | RO   |             |
| 064E0                                  | Broadcast Frames Transmitted OK low                  | [31:0] |              | RO   |             |
| 064E4                                  | Broadcast Frames Transmitted OK high                 | [31:0] |              | RO   |             |
| 064E8                                  | Multicast Frames Transmitted OK low                  | [31:0] |              | RO   |             |
| 064EC                                  | Multicast Frames Transmitted OK high                 | [31:0] |              | RO   |             |
| 064F0                                  | Underrun Errors low                                  | [31:0] |              | RO   |             |
| 064F4                                  | Underrun Errors high                                 | [31:0] |              | RO   |             |
| 064F8                                  | Control Frames Transmitted OK low                    | [31:0] |              | RO   |             |
| 064FC                                  | Control Frames Transmitted OK high                   | [31:0] |              | RO   |             |
| 06500                                  | VLAN Tagged Frames Transmitted OK low                | [31:0] |              | RO   |             |
| 06504                                  | VLAN Tagged Frames Transmitted OK high               | [31:0] |              | RO   |             |



| SIFCFG:<br>eMAC#3<br>STATISTIC<br>Addr | Reg                              | Bits   | Bit<br>Field | Туре | Description |
|----------------------------------------|----------------------------------|--------|--------------|------|-------------|
| 06508                                  | Pause Frames Transmitted OK low  | [31:0] |              | RO   |             |
| 0650C                                  | Pause Frames Transmitted OK high | [31:0] |              | RO   |             |



## 4.3.6 eMAC Application Registers

These registers are part of the eMAC implementation and reside either in the packetizer / depacketizer of the Ethernet blocks or in the global FPGA register bank. Through these registers the sending and receiving of Ethernet frames by/from SCC cores can be configured and controlled.

48 register sets exists per Ethernet block. These sets can be used by individual SCC cores or the MCPC. The route and destination ID specifies the location of the buffer and the source/sink of the traffic. Individual cores or the MCPC can use multiple sets in parallel to use more than one network interface at the same time.

| SIFCFG:<br>eMAC #0<br>RXCTRL<br>Addr | Reg                         | Bits    | Bit<br>Field                                                   | Туре | Description                                                                                                                                                              |
|--------------------------------------|-----------------------------|---------|----------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09000<br>090BC                       | RX Buffer Start Address 047 | [28:0]  |                                                                | R/W  | Upper 29 bit of physical start address [33:5] of memory buffer. Lower 5 bits are always 0 because access granularity to buffer will be always 32 bytes – one cache-line. |
| ı                                    |                             | [31:29] |                                                                | R 0  | Unused                                                                                                                                                                   |
| 09100                                | C RX Buffer Read Index 047  | R/W     | Read index of RX buffer Points to 32 byte entry in the buffer. |      |                                                                                                                                                                          |
| 091BC                                |                             | [31:16] |                                                                | R 0  | Unused                                                                                                                                                                   |
| 09200<br>092BC                       | RX Buffer Write Index 047   | [15:0]  |                                                                | RO   | Write index of RX buffer Points to 32 byte entry in the buffer                                                                                                           |
| 072BC                                |                             | [31:16] |                                                                | R 0  | Unused                                                                                                                                                                   |
| 09300<br>093BC                       | RX Buffer Last Index 047    | [15:0]  |                                                                | R/W  | Last valid index in buffer.  Buffer size = last index * 32 bytes                                                                                                         |
| 033BC                                |                             | [31:17] |                                                                | R 0  | Unused                                                                                                                                                                   |
| 09400<br>094BC                       | Reserved                    | [31:0]  |                                                                | R 0  | Unused                                                                                                                                                                   |



| SIFCFG:<br>eMAC #0<br>RXCTRL<br>Addr | Reg                                    | Bits    | Bit<br>Field | Туре | Description                                                 |
|--------------------------------------|----------------------------------------|---------|--------------|------|-------------------------------------------------------------|
| 00500                                | RX Buffer Route 047                    | [7:0]   |              | R/W  | Route to the tile where the MC for this buffer is located   |
| 09500<br>095BC                       | RX Buffer Destination ID 047           | [10:8]  |              | R/W  | Defines the port at which the MC is connected               |
|                                      | Reserved                               | [15:11] |              | R 0  | Unused                                                      |
|                                      | RX Interrupt Route 047                 | [23:16] |              | R/W  | Route to the tile where the core for this buffer is located |
|                                      | RX Interrupt Destination ID 047        | [26:24] |              | R/W  | Selects core 0 or core 1 in the tile                        |
|                                      | Reserved                               | [31:27] |              | R 0  | Unused                                                      |
| 09600                                | Unused                                 | [31:16] |              | R 0  | Unused                                                      |
| 096BC                                | RX Network Port MAC Address 047 (high) | [15:0]  |              | R/W  | Higher 16 bits of MAC address                               |
| 09700<br>097BC                       | RX Network Port MAC Address 047 (low)  | [31:0]  |              | R/W  | Lower 32 bits of MAC addresses                              |
| 09800                                | RX Network Port Enable 047             | [0]     |              | R/W  | 1 – Enabled<br>0 – Disabled                                 |
| 098BC                                |                                        | [31:1]  |              | R 0  | Unused                                                      |



| SIFCFG:<br>eMAC #1<br>RXCTRL<br>Addr | Reg                             | Bits    | Bit<br>Field | Туре | Description                                                                                                                                                              |
|--------------------------------------|---------------------------------|---------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0A000<br>0A0BC                       | RX Buffer Start Address 047     | [28:0]  |              | R/W  | Upper 29 bit of physical start address [33:5] of memory buffer. Lower 5 bits are always 0 because access granularity to buffer will be always 32 bytes – one cache-line. |
|                                      |                                 | [31:29] |              | R 0  | Unused                                                                                                                                                                   |
| 0A100<br>0A1BC                       | RX Buffer Read Index 047        | [15:0]  |              | R/W  | Read index of RX buffer Points to 32 byte entry in the buffer.                                                                                                           |
|                                      |                                 | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 0A200<br>0A2BC                       | RX Buffer Write Index 047       | [15:0]  |              | RO   | Write index for RX buffer Points to 32 byte entry in the buffer.                                                                                                         |
|                                      |                                 | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 0A300<br>0A3BC                       | RX Buffer Last Index 047        | [15:0]  |              | R/W  | Last valid index in buffer.  Buffer size = last index * 32 bytes                                                                                                         |
|                                      |                                 | [31:17] |              | R 0  | Unused                                                                                                                                                                   |
| 0A400<br>0A4BC                       | Reserved                        | [31:0]  |              | R 0  | Unused                                                                                                                                                                   |
| 0A500<br>0A5BC                       | RX Buffer Route 047             | [7:0]   |              | R/W  | Route to the tile where the MC for this buffer is located                                                                                                                |
|                                      | RX Buffer Destination ID 047    | [10:8]  |              | R/W  | Defines the port at which the MC is connected                                                                                                                            |
|                                      | Reserved                        | [15:11] |              | R 0  | Unused                                                                                                                                                                   |
|                                      | RX Interrupt Route 047          | [23:16] |              | R/W  | Route to the tile where the core for this buffer is located                                                                                                              |
|                                      | RX Interrupt Destination ID 047 | [26:24] |              | R/W  | Selects core 0 or core 1 in the tile                                                                                                                                     |



| SIFCFG:<br>eMAC #1<br>RXCTRL<br>Addr | Reg                                    | Bits    | Bit<br>Field | Туре | Description                    |
|--------------------------------------|----------------------------------------|---------|--------------|------|--------------------------------|
|                                      | Reserved                               | [31:27] |              | R 0  | Unused                         |
| 0A600<br>0A6BC                       | Unused                                 | [31:16] |              | R 0  | Unused                         |
|                                      | RX Network Port MAC Address 047 (high) | [15:0]  |              | R/W  | Higher 16 bits of MAC address  |
| 0A700<br>0A7BC                       | RX Network Port MAC Address 047 (low)  | [31:0]  |              | R/W  | Lower 32 bits of MAC addresses |
| 0A800<br>0A8BC                       | RX Network Port Enable 047             | [0]     |              | R/W  | 1 – Enabled<br>0 – Disabled    |
|                                      |                                        | [31:1]  |              | R 0  | Unused                         |



| SIFCFG:<br>eMAC #2<br>RXCTRL<br>Addr | Reg                             | Bits    | Bit<br>Field | Туре | Description                                                                                                                                                              |
|--------------------------------------|---------------------------------|---------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0B000<br>0B0BC                       | RX Buffer Start Address 047     | [28:0]  |              | R/W  | Upper 29 bit of physical start address [33:5] of memory buffer. Lower 5 bits are always 0 because access granularity to buffer will be always 32 bytes – one cache-line. |
|                                      |                                 | [31:29] |              | R 0  | Unused                                                                                                                                                                   |
| 0B100                                | RX Buffer Read Index 047        | [15:0]  |              | R/W  | Read index of RX buffer Points to 32 byte entry in the buffer.                                                                                                           |
| 0B1BC                                |                                 | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 0B200<br>0B2BC                       | RX Buffer Write Index 047       | [15:0]  |              | RO   | Write index of RX buffer Points to 32 byte entry in the buffer.                                                                                                          |
|                                      |                                 | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 0B300<br>0B3BC                       | RX Buffer Last Index 047        | [15:0]  |              | R/W  | Last valid index in buffer.  Buffer size = last index * 32 bytes                                                                                                         |
|                                      |                                 | [31:17] |              | R 0  | Unused                                                                                                                                                                   |
| 0B400<br>0B4BC                       | Reserved                        | [31:0]  |              | R 0  | Unused                                                                                                                                                                   |
| 0B500<br>0B5BC                       | RX Buffer Route 047             | [7:0]   |              | R/W  | Route to the tile where the MC for this buffer is located                                                                                                                |
|                                      | RX Buffer Destination ID 047    | [10:8]  |              | R/W  | Defines the port at which the MC is connected                                                                                                                            |
|                                      | Reserved                        | [15:11] |              | R 0  | Unused                                                                                                                                                                   |
|                                      | RX Interrupt Route 047          | [23:16] |              | R/W  | Route to the tile where the core for this buffer is located                                                                                                              |
|                                      | RX Interrupt Destination ID 047 | [26:24] |              | R/W  | Selects core 0 or core 1 in the tile                                                                                                                                     |



| SIFCFG:<br>eMAC #2<br>RXCTRL<br>Addr | Reg                                    | Bits    | Bit<br>Field | Туре | Description                    |
|--------------------------------------|----------------------------------------|---------|--------------|------|--------------------------------|
|                                      | Reserved                               | [31:27] |              | R 0  | Unused                         |
| 0B600<br>0B6BC                       | Unused                                 | [31:16] |              | R 0  | Unused                         |
|                                      | RX Network Port MAC Address 047 (high) | [15:0]  |              | R/W  | Higher 16 bits of MAC address  |
| 0B700<br>0B7BC                       | RX Network Port MAC Address 047 (low)  | [31:0]  |              | R/W  | Lower 32 bits of MAC addresses |
| 0B800<br>0B8BC                       | RX Network Port Enable 047             | [0]     |              | R/W  | 1 – Enabled<br>0 – Disabled    |
|                                      |                                        | [31:1]  |              | R 0  | Unused                         |



| SIFCFG:<br>eMAC #3<br>RXCTRL<br>Addr | Reg                             | Bits    | Bit<br>Field | Туре | Description                                                                                                                                                              |
|--------------------------------------|---------------------------------|---------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0C000<br>0C0BC                       | RX Buffer Start Address 047     | [28:0]  |              | R/W  | Upper 29 bit of physical start address [33:5] of memory buffer. Lower 5 bits are always 0 because access granularity to buffer will be always 32 bytes – one cache-line. |
|                                      |                                 | [31:29] |              | R 0  | Unused                                                                                                                                                                   |
| 0C100                                | RX Buffer Read Index 047        | [15:0]  |              | R/W  | Read index of RX buffer Points to 32 byte entry in the buffer.                                                                                                           |
| 0C1BC                                |                                 | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 0C200                                | RX Buffer Write Index 047       | [15:0]  |              | RO   | Write index of RX buffer Points to 32 byte entry in the buffer.                                                                                                          |
| 0C2BC                                |                                 | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 0C300                                | RX Buffer Last Index 047        | [15:0]  |              | R/W  | Last valid index in buffer.  Buffer size = last index * 32 bytes                                                                                                         |
| 0C3BC                                |                                 | [31:17] |              | R 0  | Unused                                                                                                                                                                   |
| 0C400<br>0C4BC                       | Reserved                        | [31:0]  |              | R/W  | Unused                                                                                                                                                                   |
| 0.0500                               | RX Buffer Route 047             | [7:0]   |              | R/W  | Route to the tile where the MC for this buffer is located                                                                                                                |
| 0C500<br>0C5BC                       | RX Buffer Destination ID 047    | [10:8]  |              | R/W  | Defines the port at which the MC is connected                                                                                                                            |
|                                      | Reserved                        | [15:11] |              | R 0  | Unused                                                                                                                                                                   |
|                                      | RX Interrupt Route 047          | [23:16] |              | R/W  | Route to the tile where the core for this buffer is located                                                                                                              |
|                                      | RX Interrupt Destination ID 047 | [26:24] |              | R/W  | Selects core 0 or core 1 in the tile                                                                                                                                     |



| SIFCFG:<br>eMAC #3<br>RXCTRL<br>Addr | Reg                                    | Bits    | Bit<br>Field | Туре | Description                    |
|--------------------------------------|----------------------------------------|---------|--------------|------|--------------------------------|
|                                      | Reserved                               | [31:27] |              | R 0  | Unused                         |
| 0C600                                | Unused                                 | [31:16] |              | R 0  | Unused                         |
| 0C6BC                                | RX Network Port MAC Address 047 (high) | [15:0]  |              | R/W  | Higher 16 bits of MAC address  |
| 0C700<br>0C7BC                       | RX Network Port MAC Address 047 (low)  | [31:0]  |              | R/W  | Lower 32 bits of MAC addresses |
| 0C800<br>0C8BC                       | RX Network Port Enable 047             | [0]     |              | R/W  | 1 – Enabled<br>0 – Disabled    |
| 00050                                |                                        | [31:1]  |              | R 0  | Unused                         |



| SIFCFG:<br>eMAC #0<br>TXCTRL<br>Addr | Reg                          | Bits    | Bit<br>Field | Туре | Description                                                                                                                                                              |
|--------------------------------------|------------------------------|---------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09900<br>099BC                       | TX Buffer Start Address 047  | [28:0]  |              | R/W  | Upper 29 bit of physical start address [33:5] of memory buffer. Lower 5 bits are always 0 because access granularity to buffer will be always 32 bytes – one cache-line. |
|                                      |                              | [31:29] |              | R 0  | Unused                                                                                                                                                                   |
| 09A00<br>09ABC                       | TX Buffer Read Index 047     | [15:0]  |              | RO   | Read index of TX buffer Points to 32 byte entry in the buffer                                                                                                            |
| 09ABC                                |                              | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 09B00<br>09BBC                       | TX Buffer Write Index 047    | [15:0]  |              | R/W  | Write index of TX buffer Points to 32 byte entry in the buffer.                                                                                                          |
| 09BBC                                |                              | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 09C00<br>09CBC                       | TX Buffer Last Index 047     | [16:0]  |              | R/W  | Last valid index in buffer.  Buffer size = last index * 32 bytes                                                                                                         |
| 09СВС                                |                              | [31:17] |              | R 0  | Unused                                                                                                                                                                   |
| 00000                                | TX Buffer Route 047          | [7:0]   |              | R/W  | Route to the tile where the MC for this buffer is located                                                                                                                |
| 09D00<br>09DBC                       | TX Buffer Destination ID 047 | [10:8]  |              | R/W  | Defines the port at which the MC is connected                                                                                                                            |
|                                      | Unused                       | [31:11] |              | R 0  | Unused                                                                                                                                                                   |
| 09E00<br>09EBC                       | TX Network Port Enable 047   | [0]     |              | R/W  | 1 – Enabled<br>0 – Disabled                                                                                                                                              |
| 071110                               |                              | [31:1]  |              | R 0  | Unused                                                                                                                                                                   |



| SIFCFG:<br>eMAC #1<br>TXCTRL<br>Addr | Reg                          | Bits    | Bit<br>Field | Туре | Description                                                                                                                                                              |
|--------------------------------------|------------------------------|---------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0A900<br>0A9BC                       | TX Buffer Start Address 047  | [28:0]  |              | R/W  | Upper 29 bit of physical start address [33:5] of memory buffer. Lower 5 bits are always 0 because access granularity to buffer will be always 32 bytes – one cache-line. |
|                                      |                              | [31:29] |              | R 0  | Unused                                                                                                                                                                   |
| 0AA00<br>0AABC                       | TX Buffer Read Index 047     | [15:0]  |              | RO   | Read index of TX buffer Points to 32 byte entry in the buffer.                                                                                                           |
| VAABC                                |                              | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 0AB00                                | TX Buffer Write Index 047    | [15:0]  |              | R/W  | Write index of TX buffer Points to 32 byte entry in the buffer.                                                                                                          |
| 0ABBC                                |                              | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 0AC00<br>0ACBC                       | TX Buffer Last Index 047     | [16:0]  |              | R/W  | Last valid index in buffer.  Buffer size = last index * 32 bytes                                                                                                         |
| UACBC                                |                              | [31:17] |              | R 0  | Unused                                                                                                                                                                   |
| 0.4.000                              | TX Buffer Route 047          | [7:0]   |              | R/W  | Route to the tile where the MC for this buffer is located                                                                                                                |
| 0AD00<br>0ADBC                       | TX Buffer Destination ID 047 | [10:8]  |              | R/W  | Defines the port at which the MC is connected                                                                                                                            |
|                                      | Unused                       | [31:11] |              | R 0  | Unused                                                                                                                                                                   |
| 0AE00<br>0AEBC                       | TX Network Port Enable 047   | [0]     |              | R/W  | 1 – Enabled<br>0 – Disabled                                                                                                                                              |
| 071230                               |                              | [31:1]  |              | R 0  | Unused                                                                                                                                                                   |



| SIFCFG:<br>eMAC #2<br>TXCTRL<br>Addr | Reg                          | Bits    | Bit<br>Field | Туре | Description                                                                                                                                                              |
|--------------------------------------|------------------------------|---------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0B900<br>0B9BC                       | TX Buffer Start Address 047  | [28:0]  |              | R/W  | Upper 29 bit of physical start address [33:5] of memory buffer. Lower 5 bits are always 0 because access granularity to buffer will be always 32 bytes – one cache-line. |
|                                      |                              | [31:29] |              | R 0  | Unused                                                                                                                                                                   |
| 0BA00<br>0BABC                       | TX Buffer Read Index 047     | [15:0]  |              | RO   | Read index of TX buffer Points to 32 byte entry in the buffer.                                                                                                           |
| UBABC                                |                              | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 0BB00<br>0BBBC                       | TX Buffer Write Index 047    | [15:0]  |              | R/W  | Write index of TX buffer Points to 32 byte entry in the buffer.                                                                                                          |
| obbbc                                |                              | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 0BC00<br>0BCBC                       | TX Buffer Last Index 047     | [16:0]  |              | R/W  | Last valid index in buffer.  Buffer size = last index * 32 bytes                                                                                                         |
| овсьс                                |                              | [31:17] |              | R 0  | Unused                                                                                                                                                                   |
| 00000                                | TX Buffer Route 047          | [7:0]   |              | R/W  | Route to the tile where the MC for this buffer is located                                                                                                                |
| 0BD00<br>0BDBC                       | TX Buffer Destination ID 047 | [10:8]  |              | R/W  | Defines the port at which the MC is connected                                                                                                                            |
|                                      | Unused                       | [31:11] |              | R 0  | Unused                                                                                                                                                                   |
| 0BE00<br>0BEBC                       | TX Network Port Enable 047   | [0]     |              | R/W  | 1 – Enabled<br>0 – Disabled                                                                                                                                              |
| 0000                                 |                              | [31:1]  |              | R 0  | Unused                                                                                                                                                                   |



| SIFCFG:<br>eMAC #3<br>TXCTRL<br>Addr | Reg                          | Bits    | Bit<br>Field | Туре | Description                                                                                                                                                              |
|--------------------------------------|------------------------------|---------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0C900<br>0C9BC                       | TX Buffer Start Address 047  | [28:0]  |              | R/W  | Upper 29 bit of physical start address [33:5] of memory buffer. Lower 5 bits are always 0 because access granularity to buffer will be always 32 bytes – one cache-line. |
|                                      |                              | [31:29] |              | R 0  | Unused                                                                                                                                                                   |
| 0CA00<br>0CABC                       | TX Buffer Read Index 047     | [15:0]  |              | RO   | Read index of TX buffer Points to 32 byte entry in the buffer.                                                                                                           |
| ocabc                                |                              | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 0CB00                                | TX Buffer Write Index 047    | [15:0]  |              | R/W  | Write index of TX buffer Points to 32 byte entry in the buffer.                                                                                                          |
| 0CBBC                                |                              | [31:16] |              | R 0  | Unused                                                                                                                                                                   |
| 0CC00<br>0CCBC                       | TX Buffer Last Index 047     | [16:0]  |              | R/W  | Last valid index in buffer.  Buffer size = last index * 32 bytes                                                                                                         |
| оссвс                                |                              | [31:17] |              | R 0  | Unused                                                                                                                                                                   |
| 00000                                | TX Buffer Route 047          | [7:0]   |              | R/W  | Route to the tile where the MC for this buffer is located                                                                                                                |
| 0CD00<br>0CDBC                       | TX Buffer Destination ID 047 | [10:8]  |              | R/W  | Defines the port at which the MC is connected                                                                                                                            |
|                                      | Unused                       | [31:11] |              | R 0  | Unused                                                                                                                                                                   |
| 0CE00<br>0CEBC                       | TX Network Port Enable 047   | [0]     |              | R/W  | 1 – Enabled<br>0 – Disabled                                                                                                                                              |
| ochbe                                |                              | [31:1]  |              | R 0  | Unused                                                                                                                                                                   |



| SIFCFG:<br>eMAC #0<br>STATUS<br>Addr | Reg                          | Bits   | Bit<br>Field | Туре | Description                                                   |
|--------------------------------------|------------------------------|--------|--------------|------|---------------------------------------------------------------|
| 07000                                | RX Frame Dropped Channel 047 | [0]    |              | RW   | Set when frame dropped due to RX buffer overflow in DDR3      |
| 0702F                                |                              | [31:1] |              | R 0  | Unused                                                        |
| 07030                                | TX Fifo Buffer Full          | [0]    |              | RO   | Set in case of an overflow of TX fifo buffer in eMAC IP block |
|                                      |                              | [31:1] |              | R 0  | Unused                                                        |
| 07034                                | RX Fifo Buffer Full          | [0]    |              | RO   | Set in case of an overflow of RX fifo buffer in eMAC IP block |
|                                      |                              | [31:1] |              | R 0  | Unused                                                        |
| 07038                                | TX eMAC not ready            | [0]    |              | RO   | eMAC does not accept frames                                   |
| 07038                                |                              | [31:1] |              | R 0  | Unused                                                        |
| 0703C                                | RX MAC address error         | [0]    |              | RO   | MAC address not found in table                                |
| 0703C                                | RA MAC address error         | [31:1] |              | R 0  | Unused                                                        |
| 07040                                | RX MAC address lower part    | [31:0] |              | RO   | Lower 32 bits of MAC address that has not been found          |
| 07044                                | RX MAC address upper part    | [15:0] |              | RO   | Upper 16 bits of MAC address that has not been found          |



| SIFCFG:<br>eMAC #1<br>STATUS<br>Addr | Reg                          | Bits   | Bit<br>Field | Туре | Description                                                   |
|--------------------------------------|------------------------------|--------|--------------|------|---------------------------------------------------------------|
| 07100                                | RX Frame Dropped Channel 047 | [0]    |              | RW   | Set when frame dropped due to RX buffer overflow in DDR3      |
| 0712F                                |                              | [31:1] |              | R 0  | Unused                                                        |
| 07130                                | TX Fifo Buffer Full          | [0]    |              | RO   | Set in case of an overflow of TX fifo buffer in eMAC IP block |
|                                      |                              | [31:1] |              | R 0  | Unused                                                        |
| 07134                                | RX Fifo Buffer Full          | [0]    |              | RO   | Set in case of an overflow of RX fifo buffer in eMAC IP block |
|                                      |                              | [31:1] |              | R 0  | Unused                                                        |
| 07138                                | TIV. MAG.                    | [0]    |              | RO   | eMAC does not accept frames                                   |
| 0/136                                | TX eMAC not ready            | [31:1] |              | R 0  | Unused                                                        |
| 0713C                                | DV MAC address armer         | [0]    |              | RO   | MAC address not found in table                                |
| 0/13C                                | RX MAC address error         | [31:1] |              | R 0  | Unused                                                        |
| 07140                                | RX MAC address lower part    | [31:0] |              | RO   | Lower 32 bits of MAC address that has not been found          |
| 07144                                | RX MAC address upper part    | [15:0] |              | RO   | Upper 16 bits of MAC address that has not been found          |



| SIFCFG:<br>eMAC #2<br>STATUS<br>Addr | Reg                          | Bits   | Bit<br>Field | Туре | Description                                                   |
|--------------------------------------|------------------------------|--------|--------------|------|---------------------------------------------------------------|
| 07200                                | RX Frame Dropped Channel 047 | [0]    |              | RW   | Set when frame dropped due to RX buffer overflow in DDR3      |
| 0722F                                |                              | [31:1] |              | R 0  | Unused                                                        |
| 07230                                | TX Fifo Buffer Full          | [0]    |              | RO   | Set in case of an overflow of TX fifo buffer in eMAC IP block |
|                                      |                              | [31:1] |              | R 0  | Unused                                                        |
| 07234                                | RX Fifo Buffer Full          | [0]    |              | RO   | Set in case of an overflow of RX fifo buffer in eMAC IP block |
|                                      |                              | [31:1] |              | R 0  | Unused                                                        |
| 07238                                | TV aMAC not ready            | [0]    |              | RO   | eMAC does not accept frames                                   |
| 07238                                | TX eMAC not ready            | [31:1] |              | R 0  | Unused                                                        |
| 0723C                                | DV MAC address arror         | [0]    |              | RO   | MAC address not found in table                                |
| 0723C                                | RX MAC address error         | [31:1] |              | R 0  | Unused                                                        |
| 07240                                | RX MAC address lower part    | [31:0] |              | RO   | Lower 32 bits of MAC address that has not been found          |
| 07244                                | RX MAC address upper part    | [15:0] |              | RO   | Upper 16 bits of MAC address that has not been found          |



| SIFCFG:<br>eMAC #3<br>STATUS<br>Addr | Reg                          | Bits   | Bit<br>Field | Туре | Description                                                   |
|--------------------------------------|------------------------------|--------|--------------|------|---------------------------------------------------------------|
| 07300                                | RX Frame Dropped Channel 047 | [0]    |              | RW   | Set when frame dropped due to RX buffer overflow in DDR3      |
| 0732F                                |                              | [31:1] |              | R 0  | Unused                                                        |
| 07330                                | TX Fifo Buffer Full          | [0]    |              | RO   | Set in case of an overflow of TX fifo buffer in eMAC IP block |
|                                      |                              | [31:1] |              | R 0  | Unused                                                        |
| 07334                                | RX Fifo Buffer Full          | [0]    |              | RO   | Set in case of an overflow of RX fifo buffer in eMAC IP block |
|                                      |                              | [31:1] |              | R 0  | Unused                                                        |
| 07338                                | TIV. MAG.                    | [0]    |              | RO   | eMAC does not accept frames                                   |
| 07336                                | TX eMAC not ready            | [31:1] |              | R 0  | Unused                                                        |
| 0733C                                | RX MAC address error         | [0]    |              | RO   | MAC address not found in table                                |
| 0/33C                                | RA MAC address error         | [31:1] |              | R 0  | Unused                                                        |
| 07340                                | RX MAC address lower part    | [31:0] |              | RO   | Lower 32 bits of MAC address that has not been found          |
| 07344                                | RX MAC address upper part    | [15:0] |              | RO   | Upper 16 bits of MAC address that has not been found          |



| SIFCFG:<br>eMAC<br>CTRL<br>Addr | Reg                               | Bits    | Bit<br>Field | Туре | Description                                                           |
|---------------------------------|-----------------------------------|---------|--------------|------|-----------------------------------------------------------------------|
| 07e00                           | MAC Base Address Register (high)  | [31:16] |              | R 0  | Unused                                                                |
| 07000                           | WAC Base Address Register (fight) | [15:0]  |              | R/W  | Upper 16 bit of base MAC address                                      |
| 07e04                           | MAC Base Address Register (low)   | [31:0]  |              | R/W  | Lower 32 bits of MAC addresses                                        |
| 07e08                           | Start IP Address of SCC network   | [31:0]  |              | R/W  | IP Address for SCC Core 0. IPs for other cores are assigned in order. |
| 07e0C                           | Host IP Address                   | [31:0]  |              | R/W  | IP Address of Host computer where /shared is mounted                  |
| 07e10                           | Host Gateway Address              | [31:0]  |              | R/W  | Gateway of Host computer                                              |



## 4.3.7 Interrupt Registers

| SIFCFG:<br>IRQ<br>Addr | Reg                      | Bits    | Bit<br>Field | Туре | Description                                                     |
|------------------------|--------------------------|---------|--------------|------|-----------------------------------------------------------------|
|                        |                          |         |              |      | High-active status set by HW can be read.                       |
| 0D000                  | Interrupt Status Core 0  | [31:0]  |              | RO   | [5:0] = SATA1SATA0,                                             |
|                        |                          |         |              |      | eMAC3eMAC0                                                      |
|                        |                          |         |              |      | [31:6] = IPI25IPI0                                              |
|                        |                          | [22:0]  |              | RO   | High-active status set by HW can be read.                       |
| 0D004                  | Interrupt Status Core 0  |         |              |      | [22:0] = MCPC, IPI47IPI26                                       |
|                        |                          | [31:23] |              | R0   | Unused                                                          |
|                        |                          |         |              |      |                                                                 |
|                        | Interrupt Status Core 47 |         |              | RO   | High-active status set by HW can be read.                       |
| 0D178                  |                          | [31:0]  |              |      | [5:0] = SATA1SATA0,                                             |
|                        |                          |         |              |      | eMAC3eMAC0                                                      |
|                        |                          |         |              |      | [31:6] = IPI25IPI0                                              |
|                        |                          | [22:0]  |              | RO   | High-active status set by HW can be read.                       |
| 0D17C                  | Interrupt Status Core 47 |         |              |      | [22:0] = MCPC, IPI47IPI26                                       |
|                        |                          | [31:23] |              | R0   | Unused                                                          |
|                        |                          |         |              |      | High-active mask bit to disable interrupt delivery individually |
| 0D200                  | Interrupt Mask Core 0    | [31:0]  |              | R/W  | [5:0] = SATA1SATA0,                                             |
|                        |                          |         |              |      | eMAC3eMAC0                                                      |
|                        |                          |         |              |      | [31:6] = IPI25IPI0                                              |
| 0D204                  | Interrupt Mask Core 0    | [22:0]  |              | R/W  | High-active mask bit to disable interrupt delivery individually |
|                        |                          |         |              |      | [22:0] = MCPC, IPI47IPI26                                       |



| SIFCFG:<br>IRQ<br>Addr | Reg                     | Bits    | Bit<br>Field | Туре | Description                                                                                                                       |
|------------------------|-------------------------|---------|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------|
|                        |                         | [31:23] |              | R0   | Unused                                                                                                                            |
|                        |                         |         |              |      |                                                                                                                                   |
| 0D378                  | Interrupt Mask Core 47  | [31:0]  |              | R/W  | High-active mask bit to disable interrupt delivery individually [5:0] = SATA1SATA0, eMAC3eMAC0 [31:6] = IPI25IPI0                 |
| 0D37C                  | Interrupt Mask Core 47  | [22:0]  |              | R/W  | High-active mask bit to disable interrupt delivery individually [22:0] = MCPC, IPI47IPI26                                         |
|                        |                         | [31:23] |              | R0   | Unused                                                                                                                            |
| 0D400                  | Interrupt Reset Core 0  | [31:0]  |              | WO   | Writing 1 to a bit position clears the according bit in the status register.  [5:0] = SATA1SATA0, eMAC3eMAC0  [31:6] = IPI25IPI0  |
| 0D404                  | Interrupt Reset Core 0  | [22:0]  |              | WO   | Writing 1 to a bit position clears the according bit in the status register.  [22:0] = MCPC, IPI47IPI26                           |
|                        |                         | [31:23] |              | R0   | Unused                                                                                                                            |
|                        |                         |         |              |      |                                                                                                                                   |
| 0D578                  | Interrupt Reset Core 47 | [31:0]  |              | WO   | Writing 1 to a bit position clears the according bit in the status register.  [5:0] = SATA1SATA0,  eMAC3eMAC0  [31:6] = IPI25IPI0 |
| 0D57C                  | Interrupt Reset Core 47 | [22:0]  |              | WO   | Writing 1 to a bit position clears the according bit in the status                                                                |



| SIFCFG:<br>IRQ<br>Addr | Reg                       | Bits    | Bit<br>Field | Туре | Description                                                                                                 |
|------------------------|---------------------------|---------|--------------|------|-------------------------------------------------------------------------------------------------------------|
|                        |                           |         |              |      | register. [22:0] = MCPC, IPI47IPI26                                                                         |
|                        |                           | [31:23] |              | R0   | Unused                                                                                                      |
| 0D600                  | IPI Request Core 0        | [31:0]  |              | WO   | Writing 1 to a bit position sets the according bit in the status register.  [31:0] = IPI31IPI0              |
| 0D604                  | IPI Request Core 0        | [15:0]  |              | WO   | Writing 1 to a bit position sets the according bit in the status register.  [15:0] = IPI47IPI32             |
|                        |                           | [31:16] |              | R0   | Unused                                                                                                      |
|                        |                           |         |              |      |                                                                                                             |
| 0D778                  | IPI Request Core 47       | [31:0]  |              | WO   | Writing 1 to a bit position sets the according bit in the status register.  [31:0] = IPI31IPI0              |
| 0D77C                  | IPI Request Core 47       | [15:0]  |              | WO   | Writing 1 to a bit position sets the according bit in the status register.  [15:0] = IPI47IPI32             |
|                        |                           | [31:16] |              | R0   | Unused                                                                                                      |
| 0D800<br>0D8BC         | Interrupt Config Core 047 | [0]     |              | RW   | Configures the local interrupt pins of the core that will be used $0 - \text{LINT } 0$ $1 - \text{LINT } 1$ |
|                        |                           | [31:1]  |              | RO   | Reserved                                                                                                    |
| 0D900                  | IRQ Request MCPC          | [31:0]  |              | WO   | Writing 1 to a bit position sets the according bit in the status register.  [31:0] = MCPC31MCPC0            |
| 0D904                  | IRQ Request MCPC          | [15:0]  |              | WO   | Writing 1 to a bit position sets the according bit in the status register.  [15:0] = MCPC47MCPC32           |
|                        |                           | [31:16] |              | R0   | Unused                                                                                                      |





## **4.3.8** Atomic Increment Counters

| SIFCFG:<br>TSET<br>Addr | Reg                          | Bits   | Bit<br>Field | Туре | Description                                                                                                                                                |
|-------------------------|------------------------------|--------|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0E000                   | Atomic Increment Counter #0  | [31:0] |              | R/W  | Read access causes an atomic increment of the register value. The old value gets returned.  Write access causes an atomic decrement of the register value. |
| DE004                   | Initialization Counter #0    | [31:0] |              | R/W  | Read access returns the current register value. Write access initializes the register with new value.                                                      |
| DE008                   | Atomic Increment Counter #1  | [31:0] |              | R/W  | Read access causes an atomic increment of the register value. The old value gets returned.  Write access causes an atomic decrement of the register value. |
| DE00C                   | Initialization Counter #1    | [31:0] |              | R/W  | Read access returns the current register value. Write access initializes the register with new value.                                                      |
| 0E178                   | Atomic Increment Counter #47 | [31:0] |              | R/W  | Read access causes an atomic increment of the register value. The old value gets returned.  Write access causes an atomic decrement of the register value. |
| 0E17C                   | Initialization Counter #47   | [31:0] |              | R/W  | Read access returns the current register value. Write access initializes the register with new value.                                                      |
| DF000                   | Atomic Increment Counter #48 | [31:0] |              | R/W  | Read access causes an atomic increment of the register value. The old value gets returned.  Write access causes an atomic decrement of the register value. |
| )F004                   | Initialization Counter #48   | [31:0] |              | R/W  | Read access returns the current register value. Write access initializes the register with new                                                             |



| SIFCFG:<br>TSET<br>Addr | Reg                          | Bits   | Bit<br>Field | Туре | Description                                                                                                                                                |
|-------------------------|------------------------------|--------|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         |                              |        |              |      | value.                                                                                                                                                     |
| 0F008                   | Atomic Increment Counter #49 | [31:0] |              | R/W  | Read access causes an atomic increment of the register value. The old value gets returned.  Write access causes an atomic decrement of the register value. |
| 0F00C                   | Initialization Counter #49   | [31:0] |              | R/W  | Read access returns the current register value. Write access initializes the register with new value.                                                      |
| 0F178                   | Atomic Increment Counter #95 | [31:0] |              | R/W  | Read access causes an atomic increment of the register value. The old value gets returned.  Write access causes an atomic decrement of the register value. |
| 0F17C                   | Initialization Counter #95   | [31:0] |              | R/W  | Read access returns the current register value. Write access initializes the register with new value.                                                      |