# CS 341 Assignment 3

## Devansh Jain, 190100044

## September 19, 2021

## Contents

| 1 | 5 Stage, without forwarding or hazard detection    | 1  |
|---|----------------------------------------------------|----|
| 2 | 5 Stage, without forwarding, with hazard detection | 3  |
|   | a. b                                               | 3  |
| 3 | Stalls and Forwarding                              | 6  |
|   | a                                                  | 6  |
|   | b                                                  | 6  |
|   | c                                                  | 7  |
|   | d                                                  | 7  |
|   | e                                                  | 8  |
| 4 | Maximising Efficiency                              | 11 |

## 1 5 Stage, without forwarding or hazard detection

#### Code

.text

#### main:

addi s0 zero 5 add s1 s0 zero

#### **Behaviour**

Expectation: At the end of the program, we expect registers s0 and s1 to have value 5. Reality: At the end of the program, only register s0 has value 5. (s1 is default to 0)

### Explanation

The incorrect value is due to data hazard.

To be more specific, we face a **read-before-write** (RAW) data hazard. addi s0 zero 5 writes to register s0 in WB stage during 4th cycle. add s1 s0 zero reads from register s0 in ID stage during 2nd cycle. The value read here is not updated yet causing the incorrect computation.

#### **Screenshots**



Figure 1: Without hazard detection; Without forwarding;



Figure 2: With hazard detection; Without forwarding;

## 2 5 Stage, without forwarding, with hazard detection

a.

#### Code

.text

#### main:

addi s0 zero 5 add s1 s0 zero

### Behaviour

At the end of the program, we expect registers  ${\tt s0}$  and  ${\tt s1}$  to have value 5. Without forwarding, we observe that ID for second instruction takes 3 cycles (2 stalls). There are no stalls with forwarding.

#### **Screenshots**



Figure 3: With hazard detection; Without forwarding;



Figure 4: With hazard detection; With forwarding;

### b.

### **Initial Code**

.text

#### main:

addi s0 zero 5 add s1 s0 zero addi s2 zero 6 addi s3 zero 7

## Optimized Code

.text

#### main:

addi s0 zero 5 addi s2 zero 6 addi s3 zero 7 add s1 s0 zero

#### **Behaviour**

At the end of both the program, we expect registers s0 and s1 to have value 5, register s2 to have value 6 and, register s3 to have value 7.

#### **Screenshots**



Figure 5: With hazard detection; Without forwarding; Initial code



Figure 6: With hazard detection; With forwarding; Optimized code

## 3 Stalls and Forwarding

#### a.

Address input of data memory and EX/MEM pipeline after 4th cycle is 0x0000000a.



Figure 7: With hazard detection; With forwarding;

## b.

R2 idx input of registers block and decoder after 10th cycle is 0x01.



Figure 8: With hazard detection; Without forwarding;

### c.

The value stored in opcode\_exec\_out datapath after 4 cycles is 0x13.



Figure 9: 6-stage dual-issue processor

## d.



Figure 10: With hazard detection; With forwarding; Takes 14 cycles



Figure 11: With hazard detection; Without forwarding; Takes 19 cycles



Figure 12: 6-stage dual-issue processor; Takes 13 cycles

#### e.

The major issue is that the value of register a7 is not updated before ecall reaches ID stage. There is no system call with a7 as 0, so an error occurs.



Figure 13: Without hazard detection; With forwarding; Error

One simple solution is to add nops before ecall.

If we add two nops, the error goes away but we end up with output 0 instead of 17.

This happens because the value of register a0 is not updated before ecall sends to signal to the console.

If we add one more nop, the output is 17.

## Updated code:

```
.text
main:
    li t0 2
    li t1 10
    add t0 t0 t1
    li t2 5
    add t2 t0 t2
    li a7 1
    add a0 t2 x0
    nop
    nop
    nop
    ecall
```



Figure 14: Without hazard detection; With forwarding; Fixed bug; Takes 15 cycles

## 4 Maximising Efficiency

#### Code

.text

#### main:

li a0 1 li a7 1 li a1 2 li a6 3 add a0 a0 a7 li a7 5 add a1 a1 a6 li a6 8 add a0 a0 a7 li a7 13 add a1 a1 a6 li a6 21 add a0 a0 a7 li a7 34 add a1 a1 a6 li a6 55 add a0 a0 a7 li a7 1 add a1 a1 a6 add a0 a0 a1 ecall

#### Behaviour

Output is 1 + 1 + 2 + 3 + 5 + 8 + 13 + 21 + 34 + 55 = 134.

Minimum of 29 cycles are required.

Minimum of 4 registers are required to finish in 29 cycles.

### Explanation for minimum cycles

We require 10 li instructions and at least 9 add instructions (to add 10 integers).

Then there are two more instructions - one li instruction to set a7 register to 1 and one ecall instruction to output on console.

Without stalls, it would take minimum of 25 cycles (21 + 4).

Read of a particular register requires 2 instructions after previous write operation to the register in order to avoid stalls.

We can have one temporary variable storing the sum.

This would require updating the variable only after reading two integers, which would cause con-

secutive additions once we have read all integers. ( $\sim 10$  stalls for this).

Instead we can use two temporary variables for storing partial sum and then add them at the end to obtain the sum.

This way we can update the variables alternatively after reading an integer.

This would cause two stalls at the end when we would have to add the two variables just after updating one of the variables.

For more than two temporary variables, the number of stalls at the end to obtain the sum would only increase.

In addition to this, we would have another two stalls during ecall instruction.

This for some reason seems to be inevitable even after including nops.

### Explanation for minimum registers

We read 4 integers before first sum as we would be adding first two integers and we need a gap of two instructions before we can add without stall.

During the flow, we require 2 registers to store partial sum and 2 registers to store integer input. For the syscall, we would require a0 and a7 registers.

With proper arrangement we can satisfy our need with only 4 registers without adding anymore stalls.

a0 and a1 store partial sum.

a7 and a6 store integer input.



Figure 15: With hazard detection; Without forwarding; Requires 29 cycles and 4 registers