# RedPitaya

# FPGA memory map

| Written by   | Revision Description                                        | Version | Date                   |
|--------------|-------------------------------------------------------------|---------|------------------------|
| Matej Oblak  | Initial                                                     | 0,1     | 08/11/13               |
| Matej Oblak  | Release1 update                                             | 0.2     | 16/12/13               |
| Matej Oblak  | ASG - added burst mode<br>ASG - buffer read pointer readout |         | Dec. 2014<br>Jan. 2015 |
| Matej Oblak  | AXI master documented                                       |         | Feb. 2015              |
| Iztok Jeras  | Added debounce delay register                               |         | Mar. 2015              |
| Iztok Jeras  | Added digital loopback, pre trigger status                  |         | Apr. 2015              |
| Iztok Jeras  | Removed XADC registers<br>GPIO[0] is now R/W                |         | Aug. 2015              |
| Ulrich Habel | RadioBox added                                              | 0.3     | Dec. 2015              |
| Ulrich Habel | RadioBox receiver path added                                | 0.31    | Jan. 2016              |
| Ulrich Habel | RadioBox transmitter path added                             | 0.32    | Jan. 2016              |
|              |                                                             |         |                        |

#### **Table of Contents**

| About Document                   | 3  |
|----------------------------------|----|
| FPGA Memory Map                  | 3  |
| Red Pitaya Modules               | 3  |
| Housekeeping                     |    |
| Oscilloscope                     |    |
| Arbitrary Signal Generator (ASG) |    |
| PID Controller                   |    |
| Analog Mixed Signals (AMS)       | 11 |
| Daisy Chain.                     | 13 |
| Power Test                       | 14 |

#### **About Document**

Red Pitaya HDL design has multiple functions, which are configured by registers. It also uses memory locations to store capture data and generate output signals. All of this are described in this document. Memory location is written in a way that is seen by SW.

#### **FPGA Memory Map**

The table describes address space partitioning implemented on FPGA via AXI GP0 interface. All registers have offsets aligned to 4 bytes and are 32 -bit wide. Granularity is 32-bit, meaning that minimum transfer size is 4 bytes. The organization is little-endian.

The memory block is divided into 8 parts. Each part is occupied by individual IP core. Address space of individual application is described in the subsection below. The size of each IP core address space is 4MByte.

For additional informations and better understanding check other documents (schematics, specifications...).

|       | Start      | End        | Module Name                      |
|-------|------------|------------|----------------------------------|
| CS[0] | 0x40000000 | 0x400FFFFF | Housekeeping                     |
| CS[1] | 0x40100000 | 0x401FFFFF | Oscilloscope                     |
| CS[2] | 0x40200000 | 0x402FFFFF | Arbitrary signal generator (ASG) |
| CS[3] | 0x40300000 | 0x403FFFFF | PID controller                   |
| CS[4] | 0x40400000 | 0x404FFFFF | Analog mixed signals (AMS)       |
| CS[5] | 0x40500000 | 0x405FFFFF | ( not assigned )                 |
| CS[6] | 0x40600000 | 0x406FFFFF | RadioBox (RB)                    |
| CS[7] | 0x40700000 | 0x407FFFFF | ( not assigned )                 |

#### **Red Pitaya Modules**

Here are described submodules used in Red Pitaya FPGA logic.

## Housekeeping

| offset | description                        | bits  | R/W |
|--------|------------------------------------|-------|-----|
| 0x0    | ID                                 |       |     |
|        | Reserved                           | 31:4  | R   |
|        | Design ID 0-prototype0, 1-release1 | 3:0   | R   |
| 0x4    | DNA part1                          |       |     |
|        | DNA[31:0]                          | 31:0  | R   |
| 0x8    | DNA part2                          |       |     |
|        | Reserved                           | 31:25 | R   |
|        | DNA[56:32]                         | 24:0  | R   |
| 0xC    | Digital Loopback                   |       |     |
|        | Reserved                           | 31:1  | R   |
|        | digital_loop                       | 0     | R/W |
| 0x10   | Expansion connector direction P    |       |     |
|        | Reserved                           | 31:8  | R   |
|        | Direction for P lines              | 7:0   | R/W |
|        | 1-out<br>0-in                      |       |     |
| 0_14   |                                    |       |     |
| 0x14   | Expansion connector direction N    | 21.0  | D   |
|        | Reserved                           | 31:8  | R   |
|        | Direction for N lines<br>1-out     | 7:0   | R/W |
|        | 0-in                               |       |     |
| 0x18   | Expansion connector output P       |       |     |
|        | Reserved                           | 31:8  | R   |
|        | P pins output                      | 7:0   | R/W |
| 0x1C   | Expansion connector output N       |       |     |
|        | Reserved                           | 31:8  | R   |
|        | N pins output                      | 7:0   | R/W |
| 0x20   | Expansion connector input P        |       |     |
|        | Reserved                           | 31:8  | R   |
|        | P pins input                       | 7:0   | R   |
| 0x24   | Expansion connector input N        |       |     |
|        | Reserved                           | 31:8  | R   |
|        | N pins input                       | 7:0   | R   |
| 0x30   | LED control                        |       |     |
|        | Reserved                           | 31:8  | R   |

LEDs 7-0 7:0 R/W

#### Oscilloscope

| offset | description                                                                                                                                                                                                                                                                                                                                             | bits  | R/W |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
| 0x0    | Configuration                                                                                                                                                                                                                                                                                                                                           |       |     |
|        | Reserved                                                                                                                                                                                                                                                                                                                                                | 31:3  | R   |
|        | Trigger status before acquire ends (0 – pre trigger, 1 – post trigger)                                                                                                                                                                                                                                                                                  | 2     | R   |
|        | Reset write state machine                                                                                                                                                                                                                                                                                                                               | 1     | W   |
|        | Start writing data into memory (ARM trigger).                                                                                                                                                                                                                                                                                                           | 0     | W   |
| 0x4    | Trigger source                                                                                                                                                                                                                                                                                                                                          |       |     |
|        | Selects trigger source for data capture. When trigger delay is ended value goes to 0.                                                                                                                                                                                                                                                                   |       |     |
|        | Reserved                                                                                                                                                                                                                                                                                                                                                | 31:4  | R   |
|        | Trigger source: 1-trig immediately 2-ch A threshold positive edge 3-ch A threshold negative edge 4-ch B threshold positive edge 5-ch B threshold negative edge 6-external trigger positive edge - DIOO_P pin 7-external trigger negative edge 8-arbitrary wave generator application positive edge 9-arbitrary wave generator application negative edge | 3:0   | R/W |
| 0x8    | Ch A threshold                                                                                                                                                                                                                                                                                                                                          |       |     |
|        | Reserved                                                                                                                                                                                                                                                                                                                                                | 31:14 | R   |
|        | Ch A threshold, makes trigger when ADC value cross this value                                                                                                                                                                                                                                                                                           | 13:0  | R/W |
| 0xC    | Ch B threshold                                                                                                                                                                                                                                                                                                                                          |       |     |
|        | Reserved                                                                                                                                                                                                                                                                                                                                                | 31:14 | R   |
|        | Ch B threshold, makes trigger when ADC value cross this value                                                                                                                                                                                                                                                                                           | 13:0  | R/W |
| 0x10   | Delay after trigger                                                                                                                                                                                                                                                                                                                                     |       |     |
|        | Number of decimated data after trigger written into memory                                                                                                                                                                                                                                                                                              | 31:0  | R/W |
| 0x14   | Data decimation                                                                                                                                                                                                                                                                                                                                         |       |     |
|        | Decimate input data, uses data average                                                                                                                                                                                                                                                                                                                  |       |     |
|        | Reserved                                                                                                                                                                                                                                                                                                                                                | 31:17 | R   |
|        | Data decimation, supports only this values: 1,8, 64,1024,8192,65536. If other value is written data will NOT be correct.                                                                                                                                                                                                                                | 16:0  | R/W |
| 0x18   | Write pointer - current                                                                                                                                                                                                                                                                                                                                 |       |     |
|        | Reserved                                                                                                                                                                                                                                                                                                                                                | 31:14 | R   |
|        | Current write pointer                                                                                                                                                                                                                                                                                                                                   | 13:0  | R   |
| 0x1C   | Write pointer - trigger                                                                                                                                                                                                                                                                                                                                 |       |     |
|        | Reserved                                                                                                                                                                                                                                                                                                                                                | 31:14 | R   |

|      | Write pointer at time when trigger arrived                                                                                                                                     | 13:0  | R   |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
| 0x20 | Ch A hysteresis                                                                                                                                                                |       |     |
|      | Reserved                                                                                                                                                                       | 31:14 | R   |
|      | Ch A threshold hysteresis. Value must be outside to enable trigger again.                                                                                                      | 13:0  | R/W |
| 0x24 | Ch B hysteresis                                                                                                                                                                |       |     |
|      | Reserved                                                                                                                                                                       | 31:14 | R   |
|      | Ch B threshold hysteresis. Value must be outside to enable trigger again.                                                                                                      | 13:0  | R/W |
| 0x28 | Other                                                                                                                                                                          |       |     |
|      | Reserved                                                                                                                                                                       | 31:1  | R   |
|      | Enable signal average at decimation                                                                                                                                            | 0     | R/W |
| 0x2C | PreTrigger Counter                                                                                                                                                             |       |     |
|      | This unsigned counter holds the number of samples captured between the start of acquire and trigger. The value does not overflow, instead it stops incrementing at 0xffffffff. | 31:0  | R   |
| 0x30 | CH A Equalization filter                                                                                                                                                       |       |     |
|      | Reserved                                                                                                                                                                       | 31:18 | R   |
|      | AA Coefficient                                                                                                                                                                 | 17:0  | R/W |
| 0x34 | CH A Equalization filter                                                                                                                                                       |       |     |
|      | Reserved                                                                                                                                                                       | 31:25 | R   |
|      | BB Coefficient                                                                                                                                                                 | 24:0  | R/W |
| 0x38 | CH A Equalization filter                                                                                                                                                       |       |     |
|      | Reserved                                                                                                                                                                       | 31:25 | R   |
|      | KK Coefficient                                                                                                                                                                 | 24:0  | R/W |
| 0x3C | CH A Equalization filter                                                                                                                                                       |       |     |
|      | Reserved                                                                                                                                                                       | 31:25 | R   |
|      | PP Coefficient                                                                                                                                                                 | 24:0  | R/W |
| 0x40 | CH B Equalization filter                                                                                                                                                       |       |     |
|      | Reserved                                                                                                                                                                       | 31:18 | R   |
|      | AA Coefficient                                                                                                                                                                 | 17:0  | R/W |
| 0x44 | CH B Equalization filter                                                                                                                                                       |       |     |
|      | Reserved                                                                                                                                                                       | 31:25 | R   |
|      | BB Coefficient                                                                                                                                                                 | 24:0  | R/W |
| 0x48 | CH B Equalization filter                                                                                                                                                       |       |     |
|      | Reserved                                                                                                                                                                       | 31:25 | R   |
|      | KK Coefficient                                                                                                                                                                 | 24:0  | R/W |
| 0x4C | CH B Equalization filter                                                                                                                                                       |       |     |

|      | Reserved                                                                                                             | 31:25 | R   |
|------|----------------------------------------------------------------------------------------------------------------------|-------|-----|
|      | PP Coefficient                                                                                                       | 24:0  | R/W |
| 0x50 | CH A AXI lower address                                                                                               |       |     |
|      | Starting writing address                                                                                             | 31:0  | R/W |
| 0x54 | CH A AXI upper address                                                                                               |       |     |
|      | Address where it jumps to lower                                                                                      | 31:0  | R/W |
| 0x58 | CH A AXI delay after trigger                                                                                         |       |     |
|      | Number of decimated data after trigger written into memory                                                           | 31:0  | R/W |
| 0x5C | CH A AXI enable master                                                                                               |       |     |
|      | Reserved                                                                                                             | 31:1  | R   |
|      | Enable AXI master                                                                                                    | 0     | R/W |
| 0x60 | CH A AXI write pointer - trigger                                                                                     |       |     |
|      | Write pointer at time when trigger arrived                                                                           | 31:0  | R   |
| 0x64 | CH A AXI write pointer - current                                                                                     |       |     |
|      | Current write pointer                                                                                                | 31:0  | R   |
| 0x70 | CH B AXI lower address                                                                                               |       |     |
|      | Starting writing address                                                                                             | 31:0  | R/W |
| 0x74 | CH B AXI upper address                                                                                               |       |     |
|      | Address where it jumps to lower                                                                                      | 31:0  | R/W |
| 0x78 | CH B AXI delay after trigger                                                                                         |       |     |
|      | Number of decimated data after trigger written into memory                                                           | 31:0  | R/W |
| 0x7C | CH B AXI enable master                                                                                               |       |     |
|      | Reserved                                                                                                             | 31:1  | R   |
|      | Enable AXI master                                                                                                    | 0     | R/W |
| 0x80 | CH B AXI write pointer - trigger                                                                                     |       |     |
|      | Write pointer at time when trigger arrived                                                                           | 31:0  | R   |
| 0x84 | CH B AXI write pointer - current                                                                                     |       |     |
|      | Current write pointer                                                                                                | 31:0  | R   |
| 0x90 | Trigger debouncer time                                                                                               |       |     |
|      | Number of ADC clock periods trigger is disabled after activation reset value is decimal 62500 or equivalent to 0.5ms | 19:0  | R/W |
| 0xA0 | Accumulator data sequence length                                                                                     |       |     |
|      | Reserved                                                                                                             | 31:14 | R   |
| 0xA4 | Accumulator data offset corection ChA                                                                                |       |     |
|      | Reserved                                                                                                             | 31:14 | R   |
|      | signed offset value                                                                                                  | 13:0  | R/V |
| 0xA8 | Accumulator data offset corection ChB                                                                                |       |     |
|      | Reserved                                                                                                             | 31:14 | R   |

|                          | signed offset value       | 13:0  | R/W |
|--------------------------|---------------------------|-------|-----|
| to<br>0x1FFFC            | Memory data (16k samples) |       |     |
|                          | Reserved                  | 31:16 | R   |
|                          | Captured data for ch A    | 15:0  | R   |
| 0x20000<br>to<br>0x2FFFC | Memory data (16k samples) |       |     |
|                          | Reserved                  | 31:16 | R   |
|                          | Captured data for ch B    | 15:0  | R   |

# Arbitrary Signal Generator (ASG)

| offset | description                                                                                                                                                          | bits  | R/W |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
| 0x0    | Configuration                                                                                                                                                        |       |     |
|        | Reserved                                                                                                                                                             | 31:25 | R   |
|        | ch B external gated repetitions                                                                                                                                      | 24    | R/W |
|        | ch B set output to 0                                                                                                                                                 | 23    | R/W |
|        | ch B SM reset                                                                                                                                                        | 22    | R/W |
|        | Reserved                                                                                                                                                             | 21    | R/W |
|        | ch B SM wrap pointer (if disabled starts at address 0)                                                                                                               | 20    | R/W |
|        | ch B trigger selector: (don't change when SM is active) 1-trig immediately 2-external trigger positive edge - DIO0_P pin 3-external trigger negative edge            | 19:16 | R/W |
|        | Reserved                                                                                                                                                             | 15:9  | R   |
|        | ch A external gated bursts                                                                                                                                           | 8     | R/W |
|        | ch A set output to 0                                                                                                                                                 | 7     | R/V |
|        | ch A SM reset                                                                                                                                                        | 6     | R/V |
|        | Reserved                                                                                                                                                             | 5     | R/V |
|        | ch A SM wrap pointer (if disabled starts at address 0)                                                                                                               | 4     | R/V |
|        | ch A trigger selector: (don't change when SM is active) 1-trig immediately 2-external trigger positive edge - DIO0_P pin 3-external trigger negative edge            | 3:0   | R/V |
| 0x4    | Ch A amplitude scale and offset                                                                                                                                      |       |     |
|        | out = $\frac{\text{data*scale}}{0x2000} + \text{offset}$                                                                                                             |       |     |
|        | Reserved                                                                                                                                                             | 31:30 | R   |
|        | Amplitude offset                                                                                                                                                     | 29:16 | R/V |
|        | Reserved                                                                                                                                                             | 15:14 | R   |
|        | Amplitude scale. 0x2000 == multiply by 1. Unsigned                                                                                                                   | 13:0  | R/V |
| 0x8    | Ch A counter wrap                                                                                                                                                    |       |     |
|        | Reserved                                                                                                                                                             | 31:30 | R   |
|        | Value where counter wraps around. Depends on SM wrap setting. If it is 1 new value is get by wrap, if value is 0 counter goes to offset value. 16 bits for decimals. | 29:0  | R/V |
| 0xC    | Ch A start offset                                                                                                                                                    |       |     |
|        | Reserved                                                                                                                                                             | 31:30 | R   |
|        | Counter start offset. Start offset when trigger arrives. 16 bits for decimals.                                                                                       | 29:0  | R/V |

| 0x10 | Ch A counter step                                                                                                                                                    |       |     |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
|      | Reserved                                                                                                                                                             | 31:30 | R   |
|      | Counter step. 16 bits for decimals.                                                                                                                                  | 29:0  | R/W |
| 0x14 | Ch A buffer current read pointer                                                                                                                                     |       |     |
|      | Reserved                                                                                                                                                             | 31:16 | R   |
|      | Read pointer                                                                                                                                                         | 15:2  | R/W |
|      | Reserved                                                                                                                                                             | 1:0   | R   |
| 0x18 | Ch A number of read cycles in one burst                                                                                                                              |       |     |
|      | Reserved                                                                                                                                                             | 31:16 | R   |
|      | Number of repeats of table readout. 0=infinite                                                                                                                       | 15:0  | R/W |
| 0x1C | Ch A number of burst repetitions                                                                                                                                     |       |     |
|      | Reserved                                                                                                                                                             | 31:16 | R   |
|      | Number of repetitions. 0=disabled                                                                                                                                    | 15:0  | R/W |
| 0x20 | Ch A delay between burst repetitions                                                                                                                                 |       |     |
|      | Delay between repetitions. Granularity=1us                                                                                                                           | 31:0  | R/W |
| 0x24 | Ch B amplitude scale and offset                                                                                                                                      |       |     |
|      | out = $\frac{\text{data*scale}}{0x2000} + \text{offset}$                                                                                                             |       |     |
|      | Reserved                                                                                                                                                             | 31:30 | R   |
|      | Amplitude offset                                                                                                                                                     | 29:16 | R/W |
|      | Reserved                                                                                                                                                             | 15:14 | R   |
|      | Amplitude scale. $0x2000 == multiply by 1$ . Unsigned                                                                                                                | 13:0  | R/W |
| 0x28 | Ch B counter wrap                                                                                                                                                    |       |     |
|      | Reserved                                                                                                                                                             | 31:30 | R   |
|      | Value where counter wraps around. Depends on SM wrap setting. If it is 1 new value is get by wrap, if value is 0 counter goes to offset value. 16 bits for decimals. | 29:0  | R/W |
| 0x2C | Ch B start offset                                                                                                                                                    |       |     |
|      | Reserved                                                                                                                                                             | 31:30 | R   |
|      | Counter start offset. Start offset when trigger arrives. 16 bits for decimals.                                                                                       | 29:0  | R/W |
| 0x30 | Ch B counter step                                                                                                                                                    |       |     |
|      | Reserved                                                                                                                                                             | 31:30 | R   |
|      | Counter step. 16 bits for decimals.                                                                                                                                  | 29:0  | R/W |
| 0x34 | Ch B buffer current read pointer                                                                                                                                     |       |     |
|      | Reserved                                                                                                                                                             | 31:16 | R   |
|      | Read pointer                                                                                                                                                         | 15:2  | R/W |
|      | Reserved                                                                                                                                                             | 1:0   | R   |
| 0x38 | Ch B number of read cycles in one burst                                                                                                                              |       |     |

|                          | Reserved                                       | 31:16 | R   |
|--------------------------|------------------------------------------------|-------|-----|
|                          | Number of repeats of table readout. 0=infinite | 15:0  | R/W |
| 0x3C                     | Ch B number of burst repetitions               |       |     |
|                          | Reserved                                       | 31:16 | R   |
|                          | Number of repetitions. 0=disabled              | 15:0  | R/W |
| 0x40                     | Ch B delay between burst repetitions           |       |     |
|                          | Delay between repetitions. Granularity=1us     | 31:0  | R/W |
| 0x10000<br>to<br>0x1FFFC | Ch A memory data (16k samples)                 |       |     |
|                          | Reserved                                       | 31:14 | R   |
|                          | ch A data                                      | 13:0  | R/W |
| 0x20000<br>to<br>0x2FFFC | Ch B memory data (16k samples)                 |       |     |
|                          | Reserved                                       | 31:14 | R   |
|                          | ch B data                                      | 13:0  | R/W |

#### PID Controller

| offset | description                    | bits  | R/W |
|--------|--------------------------------|-------|-----|
| 0x0    | Configuration                  |       |     |
|        | Reserved                       | 31:4  | R   |
|        | PID22 integrator reset         | 3     | R/W |
|        | PID21 integrator reset         | 2     | R/W |
|        | PID12 integrator reset         | 1     | R/W |
|        | PID11 integrator reset         | 0     | R/W |
| 0x10   | PID11 set point                |       |     |
|        | Reserved                       | 31:14 | R   |
|        | PID11 set point                | 13:0  | R/W |
| 0x14   | PID11 proportional coefficient |       |     |
|        | Reserved                       | 31:14 | R   |
|        | PID11 Kp                       | 13:0  | R/W |
| 0x18   | PID11 integral coefficient     |       |     |
|        | Reserved                       | 31:14 | R   |
|        | PID11 Ki                       | 13:0  | R/V |
| 0x1C   | PID11 derivative coefficient   |       |     |
|        | Reserved                       | 31:14 | R   |
|        | PID11 Kd                       | 13:0  | R/V |
| 0x20   | PID12 set point                |       |     |
|        | Reserved                       | 31:14 | R   |
|        | PID12 set point                | 13:0  | R/V |
| 0x24   | PID12 proportional coefficient |       |     |
|        | Reserved                       | 31:14 | R   |
|        | PID12 Kp                       | 13:0  | R/V |
| 0x28   | PID12 integral coefficient     |       |     |
|        | Reserved                       | 31:14 | R   |
|        | PID12 Ki                       | 13:0  | R/V |
| 0x2C   | PID12 derivative coefficient   |       |     |
|        | Reserved                       | 31:14 | R   |
|        | PID12 Kd                       | 13:0  | R/W |
| 0x30   | PID21 set point                |       |     |
|        | Reserved                       | 31:14 | R   |
|        | PID21 set point                | 13:0  | R/W |

| 0x34 | PID21 proportional coefficient |       |     |
|------|--------------------------------|-------|-----|
|      | Reserved                       | 31:14 | R   |
|      | PID21 Kp                       | 13:0  | R/W |
| 0x38 | PID21 integral coefficient     |       |     |
|      | Reserved                       | 31:14 | R   |
|      | PID21 Ki                       | 13:0  | R/W |
| 0x3C | PID21 derivative coefficient   |       |     |
|      | Reserved                       | 31:14 | R   |
|      | PID21 Kd                       | 13:0  | R/W |
| 0x40 | PID22 set point                |       |     |
|      | Reserved                       | 31:14 | R   |
|      | PID22 set point                | 13:0  | R/W |
| 0x44 | PID22 proportional coefficient |       |     |
|      | Reserved                       | 31:14 | R   |
|      | PID22 Kp                       | 13:0  | R/W |
| 0x48 | PID22 integral coefficient     |       |     |
|      | Reserved                       | 31:14 | R   |
|      | PID22 Ki                       | 13:0  | R/W |
| 0x4C | PID22 derivative coefficient   |       |     |
|      | Reserved                       | 31:14 | R   |
|      | PID22 Kd                       | 13:0  | R/W |

## Analog Mixed Signals (AMS)

| offset | description                                          | bits  | R/W |
|--------|------------------------------------------------------|-------|-----|
| 0x0    | XADC AIF0                                            |       |     |
|        | Reserved                                             | 31:12 | R   |
|        | AIF0 value                                           | 11:0  | R   |
| 0x4    | XADC AIF1                                            |       |     |
|        | Reserved                                             | 31:12 | R   |
|        | AIF1 value                                           | 11:0  | R   |
| 0x8    | XADC AIF2                                            |       |     |
|        | Reserved                                             | 31:12 | R   |
|        | AIF2 value                                           | 11:0  | R   |
| 0xC    | XADC AIF3                                            |       |     |
|        | Reserved                                             | 31:12 | R   |
|        | AIF3 value                                           | 11:0  | R   |
| 0x10   | XADC AIF4                                            |       |     |
|        | Reserved                                             | 31:12 | R   |
|        | AIF4 value (5V power supply)                         | 11:0  | R   |
| 0x20   | PWM DAC0                                             |       |     |
|        | Reserved                                             | 31:24 | R   |
|        | PWM value (100% == 156)                              | 23:16 | R/W |
|        | Bit select for PWM repetition which have value PWM+1 | 15:0  | R/W |
| 0x24   | PWM DAC1                                             |       |     |
|        | Reserved                                             | 31:24 | R   |
|        | PWM value (100% == 156)                              | 23:16 | R/W |
|        | Bit select for PWM repetition which have value PWM+1 | 15:0  | R/W |
| 0x28   | PWM DAC2                                             |       |     |
|        | Reserved                                             | 31:24 | R   |
|        | PWM value (100% == 156)                              | 23:16 | R/W |
|        | Bit select for PWM repetition which have value PWM+1 | 15:0  | R/W |
| 0x2C   | PWM DAC3                                             |       |     |
|        | Reserved                                             | 31:24 | R   |
|        | PWM value (100% == 156)                              | 23:16 | R/W |
|        | Bit select for PWM repetition which have value PWM+1 | 15:0  | R/W |

## RadioBox (RB)

| offset | description                                                                                                                                                                                         | bits  | R/W |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
| 0x000  | RB_CTRL<br>Control register                                                                                                                                                                         |       |     |
|        | Reserved                                                                                                                                                                                            | 31:29 | R   |
|        | RX_MOD_OSC RESYNC '1' stops incrementing the accumulating phase register. That holds the oscillator just there, where it is. With '0' the RX_MOD_OSC resumes operation.                             | 28    | R/W |
|        | Reserved                                                                                                                                                                                            | 27:23 | R   |
|        | RX_CAR_OSC OFS SRC STREAM  '1' places input MUXer for RX_CAR_OSC DDS offset input to the second streamed input pipe.  '0' places MUXer to registers "RX_CAR_OSC OFS HI" and "RX_CAR_OSC OFS LO".    | 22    | R/W |
|        | RX_CAR_OSC INC SRC STREAM  '1' places input MUXer for RX_CAR_OSC DDS increment input to the second streamed input pipe.  '0' places MUXer to registers "RX_CAR_OSC INC HI" and "RX_CAR_OSC INC LO". | 21    | R/W |
|        | RX_CAR_OSC RESYNC  '1' stops incrementing the accumulating phase register. That holds the oscillator just there, where it is.  With '0' the RX_CAR_OSC resumes operation.                           | 20    | R/W |
|        | Reserved                                                                                                                                                                                            | 19    | R   |
|        | RX_MOD_OSC RESET '1' resets the RX_MOD_OSC (modulation oscillator) to its initial state, like the accumulating phase register.                                                                      | 18    | R/W |
|        | RX_CAR_OSC RESET '1' resets the RX_CAR_OSC (carrier oscillator) to its initial state, like the accumulating phase register.                                                                         | 17    | R/W |
|        | Reserved                                                                                                                                                                                            | 16:15 | R   |
|        | TX_MOD_OSC OFS SRC STREAM  '1' places input MUXer for TX_MOD_OSC DDS offset input to the second streamed input pipe.  '0' places MUXer to registers "TX_MOD_OSC OFS HI" and "TX_MOD_OSC OFS LO".    | 14    | R/W |
|        | TX_MOD_OSC INC SRC STREAM  '1' places input MUXer for TX_MOD_OSC DDS increment input to the second streamed input pipe.  '0' places MUXer to registers "TX_MOD_OSC INC HI" and "TX_MOD_OSC INC LO". | 13    | R/W |

| 0x000<br>cont'd | TX_MOD_OSC RESYNC '1' stops incrementing the accumulating phase register. That holds the oscillator just there, where it is. With '0' the TX_CAR_OSC resumes operation.                            | 12   | R/W |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|
|                 | Reserved                                                                                                                                                                                           | 11:7 | R   |
|                 | TX_CAR_OSC OFS SRC STREAM  '1' places input MUXer for TX_CAR_OSC DDS offset input to the first streamed input pipe.  '0' places MUXer to registers "TX_CAR_OSC OFS HI" and "TX_CAR_OSC OFS LO".    | 6    | R/W |
|                 | TX_CAR_OSC INC SRC STREAM  '1' places input MUXer for TX_CAR_OSC DDS increment input to the first streamed input pipe.  '0' places MUXer to registers "TX_CAR_OSC INC HI" and "TX_CAR_OSC INC LO". | 5    | R/W |
|                 | TX_CAR_OSC RESYNC '1' stops incrementing the accumulating phase register. That holds the oscillator just there, where it is. With '0' the TX_CAR_OSC resumes operation.                            | 4    | R/W |
|                 | Reserved                                                                                                                                                                                           | 3    | R   |
|                 | TX_MOD_OSC RESET '1' resets the TX_MOD_OSC (modulation oscillator) to its initial state like the accumulating phase register.                                                                      | 2    | R/W |
|                 | TX_CAR_OSC RESET  '1' resets the TX_CAR_OSC (carrier oscillator) to its initial state like the accumulating phase register.                                                                        | 1    | R/W |
|                 | RB ENABLE '1' enables the RadioBox sub-module. DDS-Oscillators, multipliers, LED handling are turned on. The DAC and LEDs are connected to this sub-module when enabled.                           | 0    | R/W |
| 0x004           | RB_STATUS Status register                                                                                                                                                                          |      |     |
|                 | STAT_LED7_ON '1' RadioBox LED7 driver that is shown at the diodes, when STAT_LEDS_EN is '1'.                                                                                                       | 31   | R/W |
|                 | STAT_LED6_ON '1' RadioBox LED6 driver that is shown at the diodes, when STAT_LEDS_EN is '1'.                                                                                                       | 30   | R/W |
|                 | STAT_LED5_ON '1' RadioBox LED5 driver that is shown at the diodes, when STAT_LEDS_EN is '1'.                                                                                                       | 29   | R/W |
|                 | STAT_LED4_ON '1' RadioBox LED4 driver that is shown at the diodes, when STAT_LEDS_EN is '1'.                                                                                                       | 28   | R/W |

| 0x004<br>cont'd | STAT_LED3_ON '1' RadioBox LED3 driver that is shown at the diodes, when STAT_LEDS_EN is '1'.                                            | 27    | R/W |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
|                 | STAT_LED2_ON '1' RadioBox LED2 driver that is shown at the diodes, when STAT_LEDS_EN is '1'.                                            | 26    | R/W |
|                 | STAT_LED1_ON '1' RadioBox LED1 driver that is shown at the diodes, when STAT_LEDS_EN is '1'.                                            | 25    | R/W |
|                 | STAT_LED0_ON '1' RadioBox LED0 driver that is shown at the diodes, when STAT_LEDS_EN is '1'.                                            | 24    | R/W |
|                 | Reserved                                                                                                                                | 23:21 | R   |
|                 | STAT_RX_AFC_HIGH_SIG  '1' RX_AFC_HIGH_SIG the signal strength is high enough to let the AFC correct the frequency.                      | 20    | R/W |
|                 | Reserved                                                                                                                                | 19:18 | R   |
|                 | STAT_RX_MOD_OSC_VALID  '1' RX_MOD_OSC output equals zero. This state is based on the output of the DDS oscillator itself.               | 17    | R/W |
|                 | STAT_RX_MOD_OSC_ZERO '1' RX_MOD_OSC output is valid. After turning this sub-module active it needs some clocks going into valid state.  | 16    | R/W |
|                 | Reserved                                                                                                                                | 15:14 | R   |
|                 | STAT_RX_CAR_OSC_VALID  '1' RX_CAR_OSC output equals zero. This state is based on the output of the DDS oscillator itself.               | 13    | R/W |
|                 | STAT_RX_CAR_OSC_ZERO '1' RX_CAR_OSC output is valid. After turning this sub-module active it needs some clocks going into valid state.  | 12    | R/W |
|                 | Reserved                                                                                                                                | 11:10 | R   |
|                 | STAT_TX_MOD_OSC_VALID '1' TX_MOD_OSC output is valid. After turning this sub-module active it needs some clocks going into valid state. | 9     | R/W |
|                 | STAT_TX_MOD_OSC_ZERO '1' TX_MOD_OSC output equals zero. This state is based on the output of the DDS oscillator itself.                 | 8     | R/W |
|                 | Reserved                                                                                                                                | 7:6   | R   |
|                 | STAT_TX_CAR_OSC_VALID '1' TX_CAR_OSC output is valid. After turning this sub-module active it needs some clocks going into valid state. | 5     | R/W |

| 0x004<br>cont'd | STAT_TX_CAR_OSC_ZERO '1' TX_CAR_OSC output equals zero. This state is based on the output of the DDS oscillator itself.                                                                                                                                                                                                                                                                                                                                                           | 4     | R/W |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
|                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3     | R   |
|                 | STAT_LEDS_EN '1' RadioBox LEDs state is shown at the diodes, any other output register is discarded.                                                                                                                                                                                                                                                                                                                                                                              | 2     | R/W |
|                 | STAT_RESET '1' reset of the RadioBox sub-system is active (clears phase accumulators).                                                                                                                                                                                                                                                                                                                                                                                            | 1     | R/W |
|                 | STAT_CLK_EN '1' clock of the RadioBox sub-system is enabled (power up sub-module).                                                                                                                                                                                                                                                                                                                                                                                                | 0     | R/W |
| 0x008           | RB_ICR<br>Interrupt control register (reserved)                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |     |
|                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 31:0  | R/W |
| 0x00C           | RB_ICR<br>Interrupt status register (reserved)                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |     |
|                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 31:0  | R   |
| 0x010           | RB_DMA_CTRL DMA control register (reserved)                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |     |
|                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 31:0  | R/W |
| 0x014           | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |     |
|                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 31:0  | R/W |
| 0x018           | RB_PWR_CTRL Power savings control register                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |     |
|                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 31:16 | R/W |
|                 | TX modulation variant  0 - no power savings, all clocks of the transceiver are turned on  1 - complete transmitter is turned off  2 - components of the SSB-USB transmitter are turned on  3 - components of the SSB-LSB transmitter are turned on  4 - components of the AM transmitter are turned on  5 - is not specified  6 - is not specified  7 - components of the FM transmitter are turned on  8 - components of the PM transmitter are turned on  >= 9 is not specified | 15:8  | R/W |

| 0x018   | RX modulation variant                                           | 7:0   | R/W    |
|---------|-----------------------------------------------------------------|-------|--------|
| cont'd  | 0 - no power savings, all clocks of the receiver are turned on  | 7.0   | 10, 11 |
| 00110 0 | 1 - complete receiver is turned off                             |       |        |
|         | 2 - components of the SSB-USB receiver are turned on            |       |        |
|         | 3 - components of the SSB-LSB receiver are turned on            |       |        |
|         | 4 - components of the AM receiver are turned on                 |       |        |
|         | 5 - components of the AM syncro mode USB receiver are turned on |       |        |
|         | 6 - components of the AM syncro mode LSB receiver are turned on |       |        |
|         | 7 - components of the FM receiver are turned on                 |       |        |
|         | 8 - components of the PM receiver are turned on                 |       |        |
|         | >= 9 is not specified                                           |       |        |
| 0x01C   | RB_SRC_CON_PNT                                                  |       |        |
|         | output connection matrix for RB_LEDs, RFOUT1 and RFOUT2         |       |        |
|         | RF Output 2 (SMA) source position:                              | 31:24 | R/W    |
|         | 0 - silence                                                     |       |        |
|         | 1 - silence                                                     |       |        |
|         | 4 - TX MUXIN MIX in (ADC selector input)                        |       |        |
|         | 5 - TX modulation amplifier input                               |       |        |
|         | 6 - TX modulation amplifier output                              |       |        |
|         | o 124 modulation ampinior output                                |       |        |
|         | 8 - TX_MOD_OSC I output at stage 1                              |       |        |
|         | 9 - TX_MOD_OSC Q output at stage 1                              |       |        |
|         | 10 - TX_MOD_QMIX I output at stage 1 (I/Q mixer)                |       |        |
|         | 11 - TX_MOD_QMIX Q output at stage 1 (I/Q mixer)                |       |        |
|         | 12 - TX_MOD_QMIX I output at stage 2 (volume)                   |       |        |
|         | 13 - TX_MOD_QMIX Q output at stage 2 (volume)                   |       |        |
|         | 14 - TX_MOD_QMIX I output at stage 3 (offset)                   |       |        |
|         | 15 - TX_MOD_QMIX Q output at stage 3 (offset)                   |       |        |
|         | 16 - TX MOD CIC I output                                        |       |        |
|         | 17 - TX MOD CIC Q output                                        |       |        |
|         | 18 - TX MOD FIR I output                                        |       |        |
|         | 19 - TX_MOD_FIR Q output                                        |       |        |
|         | 20 - TX_CAR_CIC I output 41.664 MHz                             |       |        |
|         | 21 - TX_CAR_CIC Q output 41.664 MHz                             |       |        |
|         | 24 -TX CAR OSC I output                                         |       |        |
|         | 25 -TX CAR OSC Q output                                         |       |        |
|         | 26 -TX CAR QMIX I output                                        |       |        |
|         | 27 - TX_CAR_QMIX Q output                                       |       |        |
|         | 28 - TX_AMP_RF output (** RF output **)                         |       |        |
|         |                                                                 |       |        |
|         | 32 - RX_CAR_OSC I output                                        |       |        |
|         | 33 - RX_CAR_OSC Q output                                        |       |        |
|         | 34 - RX_CAR_QMIX I output                                       |       |        |
|         | 35 - RX_CAR_QMIX Q output                                       |       |        |
|         | 36 - RX_CAR_CIC1 I output                                       |       |        |
|         | 37 - RX_CAR_CIC1 Q output                                       |       |        |
|         | 38 - RX_CAR_CIC2 I output                                       |       |        |
|         | 39 - RX_CAR_CIC2 Q output                                       |       |        |

|        | T.,                                                              |       |     |
|--------|------------------------------------------------------------------|-------|-----|
| 0x01C  | 40 - RX_MOD_FIR1 I output                                        | 31:24 | R/W |
| cont'd | 41 - RX_MOD_FIR1 Q output                                        |       |     |
|        | 42 - RX_MOD_OSC I output                                         |       |     |
|        | 43 - RX_MOD_OSC Q output                                         |       |     |
|        | 44 - RX_MOD_HLD I output                                         |       |     |
|        | 45 - RX_MOD_HLD Q output<br>46 - RX_MOD_QMIX I output            |       |     |
|        | 47 - RX MOD QMIX Q output                                        |       |     |
|        | 48 - RX MOD FIR2 I output                                        |       |     |
|        | 49 - RX MOD FIR2 Q output                                        |       |     |
|        | 50 - RX MOD CIC2 I output                                        |       |     |
|        | 51 - RX MOD CIC2 Q output                                        |       |     |
|        | 31 - KA_MOD_CIC2 Q output                                        |       |     |
|        | 64 - RX AFC FIR1 I output                                        |       |     |
|        | 65 - RX AFC FIR1 Q output                                        |       |     |
|        | 66 - RX AFC CORDIC MAG carrier magnitude value                   |       |     |
|        | 67 - RX AFC CORDIC PHS carrier phase value                       |       |     |
|        | 68 - RX_AFC_CORDIC_PHS_PREV carrier phase value                  |       |     |
|        | 69 - RX_AFC_CORDIC_PHS_DIFF carrier phase value                  |       |     |
|        | 70 - RX_AFC_INC_REG increment deviation value                    |       |     |
|        | 71 - RX_SUM_INC_REG increment value                              |       |     |
|        | 72 - RX MOD FM output                                            |       |     |
|        | 73 - RX MOD PM output                                            |       |     |
|        |                                                                  |       |     |
|        | 80 - RX_AUDIO output (** Audio output **)                        |       |     |
|        |                                                                  |       |     |
|        | 255- current test vector @see red_pitaya_radiobox.sv for details |       |     |
|        | RF Output 1 (SMA) source position:                               | 23:16 | R/W |
|        | 0 - silence                                                      |       |     |
|        | 1 - silence                                                      |       |     |
|        | A TW MINDLAWY: (ADC 1 4 2 2)                                     |       |     |
|        | 4 - TX_MUXIN_MIX in (ADC selector input)                         |       |     |
|        | 5 - TX modulation amplifier input                                |       |     |
|        | 6 - TX modulation amplifier output                               |       |     |
|        | 8 - TX MOD OSC I output at stage 1                               |       |     |
|        | 9 - TX MOD OSC I output at stage 1                               |       |     |
|        | 10 - TX_MOD_QMIX I output at stage 1 (I/Q mixer)                 |       |     |
|        | 11 - TX_MOD_QMIX Q output at stage 1 (I/Q mixer)                 |       |     |
|        | 12 - TX MOD QMIX I output at stage 2 (volume)                    |       |     |
|        | 13 - TX MOD QMIX Q output at stage 2 (volume)                    |       |     |
|        | 14 - TX_MOD_QMIX I output at stage 3 (offset)                    |       |     |
|        | 15 - TX_MOD_QMIX Q output at stage 3 (offset)                    |       |     |
|        |                                                                  |       |     |
|        | 16 - TX_MOD_CIC I output                                         |       |     |
|        | 17 - TX_MOD_CIC Q output                                         |       |     |
|        | 18 - TX_MOD_FIR I output                                         |       |     |
|        | 19 - TX_MOD_FIR Q output                                         |       |     |
|        | 20 - TX_CAR_CIC I output 41.664 MHz                              |       |     |
|        | 21 - TX_CAR_CIC Q output 41.664 MHz                              |       |     |
|        |                                                                  |       |     |
|        |                                                                  |       |     |

| 0x01C  | 24 -TX_CAR_OSC I output                                                                          | 23:16 | R/W |
|--------|--------------------------------------------------------------------------------------------------|-------|-----|
| cont'd | 25 -TX_CAR_OSC Q output                                                                          |       |     |
|        | 26 -TX_CAR_QMIX I output                                                                         |       |     |
|        | 27 - TX_CAR_QMIX Q output                                                                        |       |     |
|        | 28 - TX_AMP_RF output (** RF output **)                                                          |       |     |
|        | 32 - RX_CAR_OSC I output                                                                         |       |     |
|        | 33 - RX_CAR_OSC Q output                                                                         |       |     |
|        | 34 - RX_CAR_QMIX I output                                                                        |       |     |
|        | 35 - RX_CAR_QMIX Q output                                                                        |       |     |
|        | 36 - RX_CAR_CIC1 I output                                                                        |       |     |
|        | 37 - RX_CAR_CIC1 Q output                                                                        |       |     |
|        | 38 - RX_CAR_CIC2 I output<br>39 - RX_CAR_CIC2 Q output                                           |       |     |
|        | 40 - RX MOD FIR1 I output                                                                        |       |     |
|        | 41 - RX MOD FIR1 Q output                                                                        |       |     |
|        | 42 - RX MOD OSC I output                                                                         |       |     |
|        | 43 - RX MOD OSC Q output                                                                         |       |     |
|        | 44 - RX MOD HLD I output                                                                         |       |     |
|        | 45 - RX MOD HLD Q output                                                                         |       |     |
|        | 46 - RX MOD QMIX I output                                                                        |       |     |
|        | 47 - RX MOD QMIX Q output                                                                        |       |     |
|        | 48 - RX_MOD_FIR2 I output                                                                        |       |     |
|        | 49 - RX_MOD_FIR2 Q output                                                                        |       |     |
|        | 50 - RX_MOD_CIC2 I output                                                                        |       |     |
|        | 51 - RX_MOD_CIC2 Q output                                                                        |       |     |
|        | 64 - RX AFC FIR1 I output                                                                        |       |     |
|        | 65 - RX AFC FIR1 Q output                                                                        |       |     |
|        | 66 - RX_AFC_CORDIC_MAG carrier magnitude value                                                   |       |     |
|        | 67 - RX_AFC_CORDIC_PHS carrier phase value                                                       |       |     |
|        | 68 - RX_AFC_CORDIC_PHS_PREV carrier phase value                                                  |       |     |
|        | 69 - RX_AFC_CORDIC_PHS_DIFF carrier phase value                                                  |       |     |
|        | 70 - RX_AFC_INC_REG increment deviation value                                                    |       |     |
|        | 71 - RX_SUM_INC_REG increment value                                                              |       |     |
|        | 72 - RX_MOD_FM output                                                                            |       |     |
|        | 73 - RX_MOD_PM output                                                                            |       |     |
|        | 80 - RX_AUDIO output (** Audio output **)                                                        |       |     |
|        | 255- current test vector @see <i>red_pitaya_radiobox.sv</i> for details                          |       |     |
|        | Reserved                                                                                         | 15:8  | R   |
|        | LEDs magnitude scope (logarithmic) source position:                                              | 7:0   | R/W |
|        | 0 - RadioBox does not touch the LED state of the other sub-module(s) 1 - all LEDs are driven off |       |     |
|        | 4 - TX MUXIN MIX in (ADC selector input)                                                         |       |     |
|        | 5 - TX modulation amplifier input                                                                |       |     |
|        | 6 - TX modulation amplifier output                                                               |       |     |
|        |                                                                                                  |       |     |
|        | 8 - TX_MOD_OSC I output at stage 1                                                               |       |     |

| 0x01C  | 9 - TX_MOD_OSC Q output at stage 1                                                          | 7:0 | R/W |
|--------|---------------------------------------------------------------------------------------------|-----|-----|
| cont'd | 10 - TX_MOD_QMIX I output at stage 1 (I/Q mixer)                                            |     |     |
|        | 11 - TX_MOD_QMIX Q output at stage 1 (I/Q mixer)                                            |     |     |
|        | 12 - TX_MOD_QMIX I output at stage 2 (volume)                                               |     |     |
|        | 13 - TX_MOD_QMIX Q output at stage 2 (volume) 14 - TX_MOD_QMIX I output at stage 3 (offset) |     |     |
|        | 15 - TX MOD QMIX Q output at stage 3 (offset)                                               |     |     |
|        | 13 - TA_INIOD_QINIA Q output at stage 3 (offset)                                            |     |     |
|        | 16 - TX_MOD_CIC I output                                                                    |     |     |
|        | 17 - TX_MOD_CIC Q output                                                                    |     |     |
|        | 18 - TX_MOD_FIR I output                                                                    |     |     |
|        | 19 - TX_MOD_FIR Q output                                                                    |     |     |
|        | 20 - TX_CAR_CIC I output 41.664 MHz                                                         |     |     |
|        | 21 - TX_CAR_CIC Q output 41.664 MHz                                                         |     |     |
|        | 24 -TX_CAR_OSC I output                                                                     |     |     |
|        | 25 -TX_CAR_OSC Q output                                                                     |     |     |
|        | 26 -TX_CAR_QMIX I output                                                                    |     |     |
|        | 27 - TX_CAR_QMIX Q output                                                                   |     |     |
|        | 28 - TX_AMP_RF output (** RF output **)                                                     |     |     |
|        | 32 - RX CAR OSC I output                                                                    |     |     |
|        | 33 - RX CAR OSC Q output                                                                    |     |     |
|        | 34 - RX_CAR_QMIX I output                                                                   |     |     |
|        | 35 - RX_CAR_QMIX Q output                                                                   |     |     |
|        | 36 - RX_CAR_CIC1 I output                                                                   |     |     |
|        | 37 - RX_CAR_CIC1 Q output                                                                   |     |     |
|        | 38 - RX_CAR_CIC2 I output                                                                   |     |     |
|        | 39 - RX_CAR_CIC2 Q output                                                                   |     |     |
|        | 40 - RX_MOD_FIR1 I output                                                                   |     |     |
|        | 41 - RX_MOD_FIR1 Q output                                                                   |     |     |
|        | 42 - RX_MOD_OSC I output                                                                    |     |     |
|        | 43 - RX_MOD_OSC Q output                                                                    |     |     |
|        | 44 - RX_MOD_HLD I output<br>45 - RX_MOD_HLD Q output                                        |     |     |
|        | 46 - RX MOD QMIX I output                                                                   |     |     |
|        | 47 - RX MOD QMIX Q output                                                                   |     |     |
|        | 48 - RX MOD FIR2 I output                                                                   |     |     |
|        | 49 - RX MOD FIR2 Q output                                                                   |     |     |
|        | 50 - RX MOD CIC2 I output                                                                   |     |     |
|        | 51 - RX MOD CIC2 Q output                                                                   |     |     |
|        |                                                                                             |     |     |
|        |                                                                                             |     |     |
|        |                                                                                             |     |     |
|        |                                                                                             |     |     |
|        |                                                                                             |     |     |
|        |                                                                                             |     |     |
|        |                                                                                             |     |     |
|        |                                                                                             |     |     |
|        |                                                                                             |     |     |
|        |                                                                                             |     |     |
|        |                                                                                             |     |     |

| 0x01C  | 64 - RX AFC FIR1 I output                                                                     | 7:0   | R/W |
|--------|-----------------------------------------------------------------------------------------------|-------|-----|
| cont'd | 65 - RX_AFC_FIR1_Q output                                                                     |       |     |
|        | 66 - RX_AFC_CORDIC_MAG carrier magnitude value                                                |       |     |
|        | 67 - RX_AFC_CORDIC_PHS carrier phase value                                                    |       |     |
|        | 68 - RX_AFC_CORDIC_PHS_PREV carrier phase value                                               |       |     |
|        | 69 - RX_AFC_CORDIC_PHS_DIFF carrier phase value 70 - RX_AFC_INC_REG increment deviation value |       |     |
|        | 71 - RX_SUM_INC_REG increment value                                                           |       |     |
|        | 72 - RX MOD FM output                                                                         |       |     |
|        | 73 - RX_MOD_PM output                                                                         |       |     |
|        | 80 - RX_AUDIO output (** Audio output **)                                                     |       |     |
|        | 255- LEDs show current test vector @see red_pitaya_radiobox.sv                                |       |     |
|        | for details                                                                                   |       |     |
| 0x020  | RB_TX_CAR_OSC_INC_LO                                                                          |       |     |
|        | DDS TX_CAR_OSC, phase increment register @ 125 MHz                                            |       |     |
|        | LSB of TX_CAR_OSC phase increment register                                                    | 31:0  | R/W |
| 0x024  | RB_TX_CAR_OSC_INC_HI DDS TX_CAR_OSC, phase increment register @ 125 MHz                       |       |     |
|        | Reserved                                                                                      | 31:16 | R   |
|        | MSB of TX_CAR_OSC phase increment register                                                    | 15:0  | R/W |
| 0x028  | RB_TX_CAR_OSC_OFS_LO DDS TX_CAR_OSC, phase offset register @ 125 MHz                          |       |     |
|        | LSB of TX_CAR_OSC phase offset register                                                       | 31:0  | R/W |
| 0x02C  | RB_TX_CAR_OSC_OFS_HI<br>DDS TX_CAR_OSC, phase offset register @ 125 MHz                       |       |     |
|        | Reserved                                                                                      | 31:16 | R   |
|        | MSB of TX_CAR_OSC phase offset register                                                       | 15:0  | R/W |
| 0x030  | RB_TX_AMP_RF_GAIN TX AMP RF gain register                                                     |       |     |
|        | Reserved                                                                                      | 31:16 | R   |
|        | SIGNED 16 bit – TX amplifier RF gain setting                                                  | 15:0  | R/W |
| 0x034  | N/A (not assigned)                                                                            |       |     |
|        | Reserved                                                                                      | 31:0  | R   |
| 0x038  | RB_TX_AMP_RF_OFS TX AMP RF offset register                                                    |       |     |
|        | Reserved                                                                                      | 31:16 | R   |
|        | SIGNED 16 bit – TX Amplifier RF offset value                                                  | 15:0  | R/W |
| 0x03C  | N/A (not assigned)                                                                            |       |     |
|        | Reserved                                                                                      | 31:0  | R   |
|        |                                                                                               |       |     |
|        |                                                                                               |       |     |

| 0x040 | RB_TX_MOD_OSC_INC_LO DDS TX_MOD_OSC, phase increment register                                                                                                                                                                                                                                            |       |     |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
|       | LSB of TX_MOD_OSC phase increment register                                                                                                                                                                                                                                                               | 31:0  | R/W |
| 0x044 | RB_TX_MOD_OSC_INC_HI DDS TX_MOD_OSC, phase increment register                                                                                                                                                                                                                                            |       |     |
|       | Reserved                                                                                                                                                                                                                                                                                                 | 31:16 | R   |
|       | MSB of TX_MOD_OSC phase increment register                                                                                                                                                                                                                                                               | 15:0  | R/W |
| 0x048 | RB_TX_MOD_OSC_OFS_LO DDS TX_MOD_OSC, phase offset register                                                                                                                                                                                                                                               |       |     |
|       | LSB of TX_MOD_OSC phase offset register                                                                                                                                                                                                                                                                  | 31:0  | R/W |
| 0x04C | RB_TX_MOD_OSC_OFS_HI DDS TX_MOD_OSC, phase offset register                                                                                                                                                                                                                                               |       |     |
|       | Reserved                                                                                                                                                                                                                                                                                                 | 31:16 | R   |
|       | MSB of TX_CAR_OSC phase offset register                                                                                                                                                                                                                                                                  | 15:0  | R/W |
| 0x050 | RB_TX_MOD_QMIX_GAIN TX_MOD_QMIX gain setting (stage 2)                                                                                                                                                                                                                                                   |       |     |
|       | Reserved                                                                                                                                                                                                                                                                                                 | 31:16 | R   |
|       | SIGNED 16 bit - TX_MOD_QMIX output amplitude                                                                                                                                                                                                                                                             | 15:0  | R/W |
| 0x054 | N/A (not assigned)                                                                                                                                                                                                                                                                                       |       |     |
|       | Reserved                                                                                                                                                                                                                                                                                                 | 31:0  | R   |
| 0x058 | RB_TX_MOD_QMIX_OFS_LO TX_MOD_QMIX offset value (stage 3)                                                                                                                                                                                                                                                 |       |     |
|       | LSB of TX_MOD_QMIX offset value                                                                                                                                                                                                                                                                          | 15:0  | R/W |
| 0x05C | RB_TX_MOD_QMIX_OFS_HI TX_MOD_QMIX offset value (stage 3)                                                                                                                                                                                                                                                 |       |     |
|       | Reserved                                                                                                                                                                                                                                                                                                 | 31:16 | R   |
|       | MSB of TX_MOD_QMIX offset value                                                                                                                                                                                                                                                                          | 15:0  | R/W |
| 0x060 | RB_TX_MUXIN_SRC Source signal for the TX analog input MUXer                                                                                                                                                                                                                                              |       |     |
|       | Reserved                                                                                                                                                                                                                                                                                                 | 31:6  | R   |
|       | Source position:  0 - no external signal used, TX_MOD_OSC used instead  3 - Vp_Vn, mapped to: vin[4]  16 - XADC CH#0, mapped to: AII  17 - XADC CH#1, mapped to: AIO  24 - XADC CH#8, mapped to: AI2  25 - XADC CH#9, mapped to: AI3  32 - ADC0, mapped to: RF Input 1  33 - ADC1, mapped to: RF Input 2 | 5:0   | R/W |

| 0x064          | RB_TX_MUXIN_GAIN Source signal gain for TX_MUXIN output amplifier                      |       |     |
|----------------|----------------------------------------------------------------------------------------|-------|-----|
|                | Reserved                                                                               | 31:19 | R   |
|                | input booster – realized as left shift value: ( 7 0) gives amplification of: (128x 1x) | 18:16 | R/W |
|                | SIGNED 16 bit - TX_MUXIN mixer amplitude                                               | 15:0  | R/W |
| 0x068          | RB_TX_MUXIN_OFS offset value for analog TX MUX input amplifier                         |       |     |
|                | Reserved                                                                               | 31:16 | R   |
|                | SIGNED 16 bit - offset for TX MUXIN output amplifier                                   | 15:0  | R/W |
| 0x06C<br>0x0FC | N/A (not assigned)                                                                     |       |     |
|                | Reserved                                                                               | 31:0  | R   |
| 0x1ß0          | RB_RX_CAR_CALC_WEAVER_INC_LO RX_CAR_AFC weaver correction increment register           |       |     |
|                | LSB of RX_CAR_AFC phase increment register                                             | 31:0  | R/W |
| 0x1ß4          | RB_RX_CAR_CALC_WEAVER_INC_HI RX_CAR_AFC weaver correction increment register           |       |     |
|                | Reserved                                                                               | 31:16 | R   |
|                | MSB of RX_CAR_AFC phase increment register                                             | 15:0  | R/W |
| 0x108<br>0x10C | N/A (not assigned)                                                                     |       |     |
|                | Reserved                                                                               | 31:0  | R   |
| 0x110          | RB_RX_CAR_AFC_INC_LO RX_CAR_AFC phase increment register                               |       |     |
|                | LSB of RX_CAR_AFC phase increment register                                             | 31:0  | R/W |
| 0x114          | RB_RX_CAR_AFC_INC_HI RX_CAR_AFC phase increment register                               |       |     |
|                | Reserved                                                                               | 31:16 | R   |
|                | RX_CAR_AFC phase increment register                                                    | 15:0  | R/W |
| 0x118<br>0x11C | N/A (not assigned)                                                                     |       |     |
|                | Reserved                                                                               | 31:0  | R   |
| 0x120          | RB_RX_CAR_OSC_INC_LO DDS RX_CAR_OSC, phase increment register @ 125 MHz                |       |     |
|                | LSB of RX_CAR_OSC phase increment register                                             | 31:0  | R/W |
| 0x124          | RB_RX_CAR_OSC_INC_HI DDS RX_CAR_OSC, phase increment register @ 125 MHz                |       |     |
|                | Reserved                                                                               | 31:16 | R   |
|                | MSB of RX_CAR_OSC phase increment register                                             | 15:0  | R/W |

| 0x128 | RB_RX_CAR_OSC_OFS_LO DDS RX_CAR_OSC, phase offset register @ 125 MHz                                                                                                                                                                                                            |       |     |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
|       | LSB of RX_CAR_OSC phase offset register                                                                                                                                                                                                                                         | 31:0  | R/W |
| 0x12C | RB_RX_CAR_OSC_OFS_HI DDS RX_CAR_OSC, phase offset register @ 125 MHz                                                                                                                                                                                                            |       |     |
|       | Reserved                                                                                                                                                                                                                                                                        | 31:16 | R   |
|       | MSB of TX_CAR_OSC phase offset register                                                                                                                                                                                                                                         | 15:0  | R/W |
| 0x130 | RB_RX_MOD_ADD_GAIN RX_MOD_ADD decoder gain register                                                                                                                                                                                                                             |       |     |
|       | Reserved                                                                                                                                                                                                                                                                        | 31:16 | R   |
|       | SIGNED 16 bit – RX MOD decoder gain setting                                                                                                                                                                                                                                     | 15:0  | R/W |
| 0x138 | RB_RX_MOD_ADD_OFS RX_MOD_ADD decoder offset register                                                                                                                                                                                                                            |       |     |
|       | Reserved                                                                                                                                                                                                                                                                        | 31:16 | R   |
|       | SIGNED 16 bit – RX MOD decoder offset value                                                                                                                                                                                                                                     | 15:0  | R/W |
| 0x140 | RB_RX_MOD_OSC_INC_LO DDS RX_MOD_OSC, phase increment register @ 125 MHz                                                                                                                                                                                                         |       |     |
|       | LSB of RX_MOD_OSC phase increment register                                                                                                                                                                                                                                      | 31:0  | R/W |
| 0x144 | RB_RX_MOD_OSC_INC_HI DDS RX_MOD_OSC, phase increment register @ 125 MHz                                                                                                                                                                                                         |       |     |
|       | Reserved                                                                                                                                                                                                                                                                        | 31:16 | R   |
|       | MSB of RX_MOD_OSC phase increment register                                                                                                                                                                                                                                      | 15:0  | R/W |
| 0x148 | RB_RX_MOD_OSC_OFS_LO DDS RX_MOD_OSC, phase offset register @ 125 MHz                                                                                                                                                                                                            |       |     |
|       | LSB of RX_MOD_OSC phase offset register                                                                                                                                                                                                                                         | 31:0  | R/W |
| 0x14C | RB_RX_MOD_OSC_OFS_HI DDS RX_MOD_OSC, phase offset register @ 125 MHz                                                                                                                                                                                                            |       |     |
|       | Reserved                                                                                                                                                                                                                                                                        | 31:16 | R   |
|       | MSB of RX_MOD_OSC phase offset register                                                                                                                                                                                                                                         | 15:0  | R/W |
| 0x160 | RB_RX_MUXIN_SRC RX_MUXIN audio signal input selector                                                                                                                                                                                                                            |       |     |
|       | Reserved                                                                                                                                                                                                                                                                        | 31:6  | R   |
|       | Source position:  0 - no external signal used  3 - Vp_Vn, mapped to: vin[4]  16 - XADC CH#0, mapped to: AI1  17 - XADC CH#1, mapped to: AI0  24 - XADC CH#8, mapped to: AI2  25 - XADC CH#9, mapped to: AI3  32 - ADC0, mapped to: RF Input 1  33 - ADC1, mapped to: RF Input 2 | 5:0   | R/W |

| 0x164 | RB_RX_MUXIN_GAIN (not yet implemented) Audio signal source gain for RX_MUXIN input amplifier          |       |     |
|-------|-------------------------------------------------------------------------------------------------------|-------|-----|
|       | Reserved                                                                                              | 31:19 | R   |
|       | input booster – realized as left shift value: ( 7 0) gives amplification of: (128x 1x)                | 18:16 | R/W |
|       | SIGNED 16 bit - TX_MUXIN mixer amplitude                                                              | 15:0  | R/W |
| 0x168 | RB_RX_MUX_OFS Source signal offset for RX MUXIN input amplifier                                       |       |     |
|       | Reserved                                                                                              | 31:16 | R   |
|       | SIGNED 16 bit - offset value for RX MUXIN input amplifier                                             | 15:0  | R/W |
| 0x16C | RB_RX_SIGNAL_STRENGTH RX_AFC_CORDIC magnitude mean value 1/25 sec                                     |       |     |
|       | RX_AFC_CORDIC magnitude mean value register                                                           | 31:0  | R   |
| 0x170 | RB_RX_AFC_CORDIC_MAG AFC_CORDIC magnitude value register                                              |       |     |
|       | Reserved                                                                                              | 31:16 | R   |
|       | SIGNED 16 bit - RX_AFC_CORDIC magnitude value                                                         | 15:0  | R   |
| 0x174 | RB_RX_AFC_CORDIC_PHS AFC_CORDIC phase value register                                                  |       |     |
|       | Reserved                                                                                              | 31:16 | R   |
|       | SIGNED 16 bit - RX_AFC_CORDIC phase value                                                             | 15:0  | R   |
| 0x178 | RB_RX_AFC_CORDIC_PHS_PREV RX_AFC_CORDIC previous phase register                                       |       |     |
|       | RX_AFC_CORDIC previous phase register - the 8 kHz clock before                                        | 31:0  | R   |
| 0x17C | RB_RX_AFC_CORDIC_PHS_DIFF RX_AFC_CORDIC difference phase register                                     |       |     |
|       | SIGNED 32 bit - RX_AFC_CORDIC phase difference register - the difference of phase within 8 kHz clocks | 31:0  | R   |
| 0x180 | RB_RX_MOD_SSB_AM_GAIN SSB demodulator signal output gain                                              |       |     |
|       | Reserved                                                                                              | 31:16 | R   |
|       | UNSIGNED 16 bit - gain value for the SSB/AM demodulator output                                        | 15:0  | R/W |
| 0x184 | RB_RX_MOD_AMENV_GAIN AM envelope demodulator signal output gain                                       |       |     |
|       | Reserved                                                                                              | 31:16 | R   |
|       | UNSIGNED 16 bit - gain value for the AM-Envelope demodulator output                                   | 15:0  | R/W |

| 0x188          | RB_RX_MOD_FM_GAIN FM envelope demodulator signal output gain                    |       |     |
|----------------|---------------------------------------------------------------------------------|-------|-----|
|                | Reserved                                                                        | 31:16 | R   |
|                | UNSIGNED 16 bit - gain value for the FM demodulator output                      | 15:0  | R/W |
| 0x18C          | RB_RX_MOD_PM_GAIN PM envelope demodulator signal output gain                    |       |     |
|                | Reserved                                                                        | 31:16 | R   |
|                | UNSIGNED 16 bit - gain value for the PM demodulator output                      | 15:0  | R/W |
| 0x190<br>0x19C | N/A (not assigned)                                                              |       |     |
|                | Reserved                                                                        | 31:0  | R   |
| 0x1A0          | RB_RFOUT1_GAIN RFOUT1 amplitude register                                        | 15:0  | R/W |
|                | Reserved                                                                        | 31:16 | R   |
|                | SIGNED 16 bit - RFOUT1 amplitude setting - 8 bit integer . 8 bit fraction value | 15:0  | R/W |
| 0x1A4          | RB_RFOUT1_OFS RFOUT1 offset register                                            |       |     |
|                | Reserved                                                                        | 31:16 | R   |
|                | SIGNED 16 bit - RFOUT1 offset value - 16 bit DAC value offset                   | 15:0  | R/W |
| 0x1A8          | RB_RFOUT1_GAIN<br>RFOUT2 amplitude register                                     |       |     |
|                | Reserved                                                                        | 31:16 | R   |
|                | SIGNED 16 bit - RFOUT2 amplitude setting - 8 bit integer . 8 bit fraction value | 15:0  | R/W |
| 0x1AC          | RB_RFOUT2_OFS RFOUT2 offset register                                            |       |     |
|                | Reserved                                                                        | 31:16 | R   |
|                | SIGNED 16 bit - RFOUT2 offset value - 16 bit DAC value offset                   | 15:0  | R/W |