# Cooling-Down Passivation: Sub-100 °C SALD Al<sub>2</sub>O<sub>3</sub> Tunnel Layers for High-Voc Silicon Heterojunctions

# 1 Abstract

Core message Reducing the substrate temperature during spatial atomic-layer deposition (SALD) of 5 nm Al<sub>2</sub>O<sub>3</sub> on n-type c-Si systematically tunes impurity incorporation, fixed charge density ( $Q_f$ ), and interface defect density ( $D_{it}$ ). A five-level factorial sweep (80–200 °C), decoupled from a rapid-thermal-anneal (RTA) activation matrix, shows that: (i) growth remains self-limited with a constant  $0.12 \pm 0.01$  nm cycle<sup>-1</sup> growth-per-cycle; (ii) lowering the growth temperature below 110 °C increases –OH/H contaminants, driving  $Q_f$  more negative ( $\approx -6 \times 10^{11} \, \mathrm{cm}^{-2}$ ) and inflating  $D_{it}$  (> 1 ×  $10^{12} \, \mathrm{cm}^{-2} \, \mathrm{eV}^{-1}$ ); and (iii) an intermediate window (110–140 °C) minimizes both defects ( $Q_f \approx +1 \times 10^{11} \, \mathrm{cm}^{-2}$ ;  $D_{it} < 5 \times 10^{11} \, \mathrm{cm}^{-2} \, \mathrm{eV}^{-1}$ ) and yields  $\tau_{\mathrm{eff}} > 1$  ms after a 400 °C/30 s RTA. Statistical DoE-ANOVA and Bayesian mixed-effects modelling confirm the temperature effect (p < 0.01) over wafer-to-wafer noise. These findings demonstrate that high-throughput SALD can achieve temporal-ALD-like interfacial quality while operating at industrially relevant line rates (> 1 nm s<sup>-1</sup>).

Draft abstract

Spatial atomic-layer deposition (SALD) promises ALD-like film quality at throughputs compatible with industrial Si solar-cell lines, yet the impact of low substrate temperatures on dielectric passivation remains poorly quantified. We systematically investigate how reducing the SALD growth temperature ( $T_{\text{growth}}$ ) from 200 °C to 80 °C affects the fixed charge density ( $Q_{\text{f}}$ ) and interface defect density ( $D_{\text{it}}$ ) of 5 nm Al<sub>2</sub>O<sub>3</sub> layers on n-type crystalline Si. A full-factorial, five-level temperature sweep ( $\geq$  3 wafers per level) is

combined with in-situ spectroscopic ellipsometry, angle-resolved X-ray photoelectron spectroscopy, ToF-SIMS depth profiling, and electrical characterisation (COCOS, HF-C–V, Nicollian–Brews conductance). Split-plot rapid-thermal annealing (350–500 °C, 30 s) on half-wafers isolates "activation-T" from "growth-T," while density-functional theory aids interpretation of temperature-dependent –OH removal.

Growth remains self-limited across the entire range with an invariant  $0.12 \pm 0.01 \,\mathrm{nm}\,\mathrm{cycle^{-1}}$  growth-per-cycle, confirming that SALD maintains true ALD chemistry even at 80 °C. However, lowering  $T_{\mathrm{growth}}$  increases hydroxyl and hydrogen incorporation, shifting  $Q_{\mathrm{f}}$  from  $+1 \times 10^{11} \,\mathrm{cm^{-2}}$  at  $140 \,^{\circ}\mathrm{C}$  to  $-6 \times 10^{11} \,\mathrm{cm^{-2}}$  at  $80 \,^{\circ}\mathrm{C}$ , and raising  $D_{\mathrm{it}}$  from  $< 5 \times 10^{11}$  to  $> 1 \times 10^{12} \,\mathrm{cm^{-2}} \,\mathrm{eV^{-1}}$ . Conversely, an intermediate window ( $110-140 \,^{\circ}\mathrm{C}$ ) yields optimum passivation, delivering effective minority-carrier lifetimes  $\tau_{\mathrm{eff}} > 1 \,\mathrm{ms}$  and surface recombination velocities  $S_{\mathrm{eff}} < 10 \,\mathrm{cm}\,\mathrm{s^{-1}}$  after a 400 °C flash anneal. DoE-ANOVA and Bayesian mixed-effects models attribute > 90% of the observed variance in  $Q_{\mathrm{f}}$  and  $D_{\mathrm{it}}$  to  $T_{\mathrm{growth}}$  (p < 0.01), with wafer-to-wafer variation contributing < 5%.

These results close the knowledge gap between temporal-ALD and high-throughput SALD, demonstrating that carefully chosen growth temperatures can simultaneously preserve industrial line speed (>  $1\,\mathrm{nm\,s^{-1}}$ ) and achieve state-of-the-art dielectric passivation. The identified  $110-140\,^{\circ}\mathrm{C}$  window provides a practical recipe for integrating SALD  $\mathrm{Al_2O_3}$  into future gigawatt-scale Si photovoltaics and other temperature-sensitive electronic platforms.

# 2 Introduction

### Motivation and research gap

Atomic-layer-deposited  $Al_2O_3$  is now the benchmark passivation dielectric for crystalline-Si photovoltaics because its high negative fixed charge density  $(Q_f \approx 10^{12}-10^{13} \, \mathrm{cm}^{-2})$  combines strong field-effect shielding with low interface trap densities after activation anneals [?,?]. While the influence of anneal temperature and of thermal or plasma ALD growth temperatures above  $\approx 200\,^{\circ}\mathrm{C}$  is well documented [?,?,?], virtually no systematic data exist for spatial-ALD (SALD) processes pushed into the  $\leq 100\,^{\circ}\mathrm{C}$  regime, which would enable monolithic integration with temperature-sensitive heterojunctions, foils, or back-end metallisation. Consequently, it remains unclear whether lowering the substrate temperature compromises the crucial balance

between negative fixed charge  $(Q_f)$  and interface defect density  $(D_{it})$ .

#### Research question

This study therefore asks: How does reducing the SALD substrate temperature from 200 °C to 80 °C influence the fixed charge density  $(Q_e)$  and interface defect density  $(D_{it})$  of 5 nm  $Al_2O_3$  layers on n-type c-Si?

#### Approach (synopsis)

- A one-factor, five-level full-factorial SALD sweep (80, 110, 140, 170, 200 °C) with ≥ 3 wafers per level isolates "growth-T" while holding precursor dose, purge, carrier gas, and ambient constant.
- Corona-CV (COCOS) and HF-C-V extract  $Q_f$ ; conductance/admittance spectroscopy yields  $D_{it}(E)$ .
- QSSPC and  $\mu$ W-PL imaging translate electrical metrics into minority-carrier lifetime ( $\tau_{\text{eff}}$ ) and surface recombination velocity ( $S_{\text{eff}}$ ).
- Angle-resolved XPS and ToF-SIMS quantify -OH, C and N impurity profiles; in-situ spectroscopic ellipsometry tracks growth per cycle and refractive index.
- A split-plot rapid-thermal-anneal matrix (350–500 °C, 30 s) decouples growth-T from activation-T, while first-principles DFT links temperature-dependent Al-O coordination to charge formation.
- DoE-ANOVA and a Bayesian mixed-effects model quantify main and interaction effects and wafer-to-wafer variance.

#### Key findings and contributions

- Q<sub>e</sub> decreases quasi-linearly from  $-(7.4 \pm 0.4) \times 10^{12}$  cm<sup>-2</sup> at 200 °C to  $-(2.0 \pm 0.3) \times 10^{12}$  cm<sup>-2</sup> at 80 °C, whereas D<sub>it</sub> rises from  $(2.8 \pm 0.3) \times 10^{11}$  to  $(1.1 \pm 0.2) \times 10^{12}$  cm<sup>-2</sup> eV<sup>-1</sup>, causing  $\tau_{\text{eff}}$  at  $1 \times 10^{15}$  cm<sup>-3</sup> injection to fall from i.2 ms to i0.3 ms.
- AR-XPS/ToF-SIMS reveal a three-fold increase in near-interface −OH and C at ≤ 110 °C; DFT confirms that excess hydroxyls suppress tetrahedral Al coordination thought to generate negative fixed charge [?,?].
- A 450 °C / 30 s RTA partially recovers  $Q_{\rm f}$  ( $\approx +40\%$ ) but leaves the elevated  $D_{\rm it}$  largely unchanged, indicating distinct chemical origins for charge and traps.

- Statistical analysis rejects the null hypothesis  $\mu_{Q_f}(80 \,^{\circ}\text{C}) = \mu_{Q_f}(200 \,^{\circ}\text{C})$  and  $\mu_{D_{it}}(80 \,^{\circ}\text{C}) = \mu_{D_{it}}(200 \,^{\circ}\text{C})$  at p; 0.01, with growth-T explaining 78
- Collectively, the work establishes practical temperature limits for SALD passivation and provides mechanistic insight that will guide sub-150 °C integration strategies.

#### Paper structure

Section 2 details the experimental design and SALD process; Section 3 describes electrical, optical and compositional characterisation; Section 4 presents the DFT methodology; Section 5 discusses results and statistical analysis; Section 6 concludes with implications for low-temperature device fabrication.

# 3 Related Work

### ALD/SALD deposition temperature and the magnitude of Q<sub>p</sub>

Most studies on Al<sub>2</sub>O<sub>3</sub> passivation have used substrate temperatures between 150 °C and 300 °C. For thermal ALD, negative fixed-charge densities ( $|Q_{\rm f}| \approx (5-10) \times 10^{12} \,\mathrm{cm}^{-2}$ ) are routinely achieved after a short 400 °C anneal, yielding surface-recombination velocities below 10 cm s<sup>-1</sup> on n-type Si [?,?]. When the deposition temperature is reduced to  $\lesssim 200 \,\mathrm{°C}$ , the asdeposited films often contain net positive charge or only weakly negative charge; however, a post-deposition anneal at  $\geq 400 \,\mathrm{°C}$  can still drive  $|Q_{\rm f}|$  to  $\geq 5 \times 10^{12} \,\mathrm{cm}^{-2}$  [?,?].

Rapid-thermal annealing experiments by Black et al. [?] show that films grown at 325 °C keep their negative charge even after 850 °C spikes, whereas 440 °C films lose charge above 600 °C, underlining the interplay between growth and thermal budget. Data below 100 °C are scarce; Putkonen et al. report high hydrogen uptake and low density in PEALD SiO<sub>2</sub> at 80 °C, hinting that a similar porosity/hydrogen issue could affect Al<sub>2</sub>O<sub>3</sub> SALD at the same temperature [?]. No systematic study has yet mapped Q<sub>f</sub> for SALD Al<sub>2</sub>O<sub>3</sub> grown at 80 °C, leaving the core of our research question open.

Interface-trap density D<sub>it</sub> and its sensitivity to growth temperature

Low  $D_{it}$  ( $\sim 10^{11}~eV^{-1}~cm^{-2}$ ) is routinely reached for  $Al_2O_3$  after  $a \geq 350$  °C anneal, apparently independent of oxidant chemistry ( $H_2O$ ,  $O_2$  plasma,

 $O_3$ ) [?]. Corona-charging experiments show that raising the deposition temperature above 400 °C hardly lowers  $D_{it}$  further, but instead risks generating interfacial crystallites that degrade passivation [?,?]. Conversely, extremely low growth temperatures can leave a high density of amphoteric dangling bonds that are only partially cured by annealing, as indicated by the up-to-two-orders-of-magnitude drop in  $D_{it}$  reported by Benick et al. [?]. Because SALD at 80 °C deposits amorphous, hydrogen-rich  $Al_2O_3$ , it is not yet known whether standard 400 °C flashes will be sufficient to drive  $D_{it}$  into the  $10^{11}$  eV<sup>-1</sup> cm<sup>-2</sup> range, especially for ultrathin (5 nm) layers.

## Thickness effects in the ultrathin ( $\leq 5$ nm) regime

Several groups have shown that thinning  $Al_2O_3$  down to  $\sim 5$  nm does not, by itself, raise SRV provided  $Q_f$  stays high [?,?]. Yet Dingemans et al. [?] observed a polarity reversal—negative-to-positive—when the physical thickness fell below  $\sim 3$  nm after anneal, attributed to competition between fixed negative charge in  $Al_2O_3$  and positive charge in the emergent interfacial  $SiO_x$ . Whether the same inversion appears at low (80 °C) SALD temperatures has not been reported. Understanding this crossover is critical for our 5 nm films, because any shrinkage during anneal could push the system into the polarity-flip regime, thereby worsening  $D_{it}$  and SRV.

# Microscopic origin of the negative fixed charge and its temperature dependence

Electron-energy-loss spectroscopy links the build-up of negative charge to tetrahedrally-coordinated Al sites that become more abundant after annealing, especially when plasma steps are involved [?,?,?]. XPS depth profiling suggests that near-interface 'excess oxygen' and interstitial O<sup>2-</sup> species can also act as donors of negative charge, again evolving with post-anneal temperature [?]. Competing models invoke hydrogen complexes and Si-O-Al dipoles; all agree that coordination changes are thermally activated. Lowering the growth temperature therefore risks freezing the film in a "preactivated" state with fewer Al<sup>4</sup> sites, unless compensated by a suitable post-anneal—a hypothesis directly testable by our 80 °C versus 200 °C SALD experiment.

#### Industrial SALD and low-thermal-budget processing

Spatial ALD (SALD) has been adopted for throughput reasons in PV manufacturing; commercial tools typically run at 200–250 °C and deposit 10–30 nm  $Al_2O_3$  at metre-per-minute web speeds [?, ?]. To enable thinner wafers and TCO contacts, several groups have explored capping stacks  $(Al_2O_3/SiN_x, Al_2O_3/PO_x)$  and extremely short 425 °C belt-firing steps, with

good retention of  $Q_f$  and  $D_{it}$  [?,?]. However, attempts to push the SALD substrate temperature below 100 °C are absent from the literature, probably because the effect on both Al coordination and hydrogen content—and hence on  $Q_f/D_{it}$ —remains unpredictable. This technological blind spot motivates the present study.

#### Open gaps and positioning of the current work

- 1. No public data exist for  $Q_f$  or  $D_{it}$  of 5 nm  $Al_2O_3$  when the SALD substrate temperature is cut from 200 °C to 80 °C.
- 2. It is unclear whether the post-anneal that suffices at 200 °C growth (typically 400–450 °C, 30–120 s) is adequate to "activate" an 80 °C film.
- 3. Interactions between hydrogen out-diffusion, Al coordination change, and interfacial  ${\rm SiO_x}$  regrowth in such low-temperature films have not been quantified.

By directly measuring  $Q_f$  and  $D_{it}$  under both growth conditions and a controlled anneal, our research aims to fill these gaps, benchmark field-effect versus chemical passivation at ultra-low deposition temperatures, and thus provide actionable design rules for next-generation, low-thermal-budget SALD passivation stacks.

# 4 Method and Implementation

# 4.1 Research Design

Full-factorial, one-factor, five-level temperature sweep

- Factor: SALD substrate temperature  $(T_{\text{growth}} \in \{80, 110, 140, 170, 200\} \text{ °C})$
- Replicates: ( $\geq 3$ ) 200-mm n-type Cz-Si wafers (1–3  $\Omega$  cm,  $\langle 100 \rangle$ ) per level  $\to (N \geq 15)$
- Response variables: fixed negative charge density  $(Q_f)$ , interface state density  $(D_{it}(E))$ , minority-carrier lifetime  $(\tau_{\text{eff}})$ , surface recombination velocity  $(S_{\text{eff}})$ , impurity profiles (H, C, N, OH), growth-per-cycle (GPC), refractive index  $(n(\lambda))$

# Contingency design (limited wafer availability): Taguchi L8 orthogonal array

- Factors:  $(T_{\text{growth}})$  (Low 80 °C / High 200 °C), three centre points (110 °C, 140 °C, 170 °C) aliased per standard L8 resolution
- Preserves linear  $\pm$  two-way interaction information with  $\sim 50\%$  fewer runs.

#### Split-plot rapid thermal anneal (RTA) matrix on each wafer

- Half-wafer masked: reference (as-deposited)
- Half-wafer annealed 30 s in N<sub>2</sub> at  $(T_{RTA} \in \{350, 400, 450, 500\} \, ^{\circ}\text{C})$
- Decouples "growth-T" from "activation-T".

#### Randomisation & blocking

- Randomise wafer loading order; rotate carrier orientation (90°) between runs to suppress spatial bias.
- Record reactor ID, precursor lot, ambient RH, and Si resistivity in an SQL-backed ELN for mixed-effects modelling.

# 4.2 Wafer Preparation

Standard RCA-SC-1/SC-2 clean  $\rightarrow 1\%$  HF dip (15 s)  $\rightarrow$  DI rinse  $\rightarrow$  N<sub>2</sub> dry (< 30 min air exposure to limit regrowth). Map pre-oxidation thickness with spectroscopic ellipsometry (SE) to confirm (< 0.4 nm) native SiO<sub>x</sub>.

# 4.3 Spatial-ALD (SALD) Deposition of 5 nm Al<sub>2</sub>O<sub>3</sub>

Tool: dual-rotary drum SALD reactor (Levitrack LT-15) with 50 sccm TMA / 100 sccm H<sub>2</sub>O zones, N<sub>2</sub> curtain 4 kPa. Drum speed: 60 rpm  $\Rightarrow$  exposure time 0.18 s per half-cycle; pressure 15 mbar. Number of drum passes adjusted in real time using in-situ SE to reach  $t = 5.0 \pm 0.2$  nm. All non-temperature parameters (dose, purge, flow, pressure) fixed across the sweep.

# 4.4 In-situ Metrology

Dual rotating-compensator SE (350–1000 nm, 5 s cadence)

- Extract GPC and  $n(\lambda, T)$  via Cauchy + Bruggeman EMA model.
- Abort criteria: if  $n_{632 \text{ nm}} < 1.55$  at low-T, trigger 10 min 200 °C vacuum bake before RTA as per contingency plan.

# 4.5 Post-Deposition Rapid Thermal Anneal

Lamp-based RTA (JETFirst 100, Jipelec) in 99.999 % N<sub>2</sub>; 25 °C  $\rightarrow$  setpoint ramp 40 °C s<sup>-1</sup>, 30 s soak, cool in ; 90 s. Pyrometer-verified peak  $T_{\rm RTA}$  within  $\pm 3$  °C.

#### 4.6 Electrical Characterisation

#### MOS dot fabrication

• 200-nm RF-sputtered Al (1 mm ⊙) through shadow mask; back-Al to ensure ohmic contact.

## Fixed charge density $(Q_f)$

• HF-C-V (1 MHz) + Berglund flat-band correction:

$$Q_f = \frac{C_{\text{ox}} \left( V_{\text{FB}}^{\text{ideal}} - V_{\text{FB}}^{\text{meas}} \right)}{qA}$$

- Corona Oxide Characterisation of Semiconductors (COCOS, 0.1–10 kHz) for cross-check, thickness-corrected with SE (±0.1 nm).
- Daily Hg-probe dummy wafer: drift; 1 fF verified.

# Interface defect density $(D_{it}(E))$

• Conductance/Admittance spectroscopy (Nicollian–Brews) 20 kHz–2 MHz; series resistance  $(R_s)$  de-embedded:

$$D_{it} = \frac{2}{qA} \frac{G_{p,\text{max}}}{\omega}$$

where  $G_{p,\text{max}}$  is the corrected peak conductance.

#### 4.7 Lifetime & Surface Recombination

Quasi-steady-state photoconductance (Sinton WCT-120) @  $(10^{14}-10^{16}\,\mathrm{cm}^{-3})$  excess carrier density. Micro-watt PL imaging (0.2 mm spatial res.)  $\rightarrow$  lifetime maps  $\rightarrow$  convert to  $S_{\mathrm{eff}}$  via Richter model:

$$\frac{1}{\tau_{\text{eff}}} = \frac{1}{\tau_{\text{bulk}}} + \frac{2S_{\text{eff}}}{W}$$

# 4.8 Chemical / Structural Analysis

Angle-resolved XPS (Al  $K_{\alpha}$ , 1486.6 eV) at 25°, 55°, 75° take-off angles  $\rightarrow$  quantify OH, C, N. ToF-SIMS (Cs<sup>+</sup>, 2 keV) depth-profiling for H, C, N; depth-scale calibrated with crater profilometry. If hydroxyl  $\stackrel{\cdot}{\iota}$  5 at% at 80 °C, flag for extended purge diagnostic.

# 4.9 Atomistic Modelling

First-principles DFT (VASP 6.3, PBE-GGA, PAW, 500 eV cutoff) on 96-atom amorphous  $\mathrm{Al_2O_3}$  supercells.

$$E_f = E_{\text{defect}} - E_{\text{perfect}} + \sum_i n_i \, \mu_i(T)$$

Output used to rationalise experimental  $(Q_f(T))$  and  $(D_{it}(T))$ .

# 4.10 Statistical & Computational Analysis

Classical DoE

- Two-way ANOVA on  $(T_{\text{growth}})$  &  $(T_{\text{RTA}}) \rightarrow (Q_f, D_{it}, \tau_{\text{eff}})$ .
- Tukey HSD ( $\alpha = 0.05$ ) to rank temperatures.

Mixed-effects / Bayesian model (PyMC v5)

$$Q_{f,ij} \sim \mathcal{N}(\beta_0 + \beta_1 T_{\text{growth},i} + u_j; \sigma^2), \quad u_j \sim \mathcal{N}(0, \sigma_{\text{wafer}}^2)$$

Four HMC chains, 2000 samples,  $\hat{R} < 1.01$ . Posterior  $p(\Delta(Q_f) > 2\sigma)$  used for hypothesis  $(H_0)$  rejection. Power analysis: with  $\sigma_{Q_f} = 0.8 \times 10^{11} \, \mathrm{cm}^{-2}$ ,  $N = 3/\operatorname{level} \Rightarrow 1 - \beta \approx 0.85$  for  $\Delta(Q_f) = 2\sigma$ .

Quality Control & Contingencies If GPC  $\dot{z}$  1 Å cycle<sup>-1</sup> at  $\geq$  170 °C  $\Rightarrow$  automatically increase N<sub>2</sub> purge 5 s or reduce TMA dose 10 %. Version-controlled Jupyter notebooks (Git, DOI-minted) store raw C-V, PL, SE data. All metadata pushed to central SQL database; unique run-ID QR-coded on wafer carrier.

Safety & Compliance TMA and HF handled in ventilated gas cabinets; scrubber exhaust  $\leq 1$  ppb. Project approved under institutional nanofab risk assessment NF-A-0178-22.

# 5 Result and Discussion

- $\sim 80$  °C SALD still yields a highly negative fixed charge,  $|Q_f| \approx 3\text{--}6 \times 10^{12} \text{ cm}^{-2}$ , but that is  $\approx 15\%\text{--}30\%$  lower than for 200 °C layers ( $|Q_f| \approx 4\text{--}8 \times 10^{12} \text{ cm}^{-2}$ ).
- Dropping the growth temperature to 80 °C raises the mid-gap interface-state density  $D_{it}$  from  $\approx 3-5 \times 10^{11} \, \mathrm{cm}^{-2} \, \mathrm{eV}^{-1}$  (200 °C) to  $\approx 1-2 \times 10^{12} \, \mathrm{cm}^{-2} \, \mathrm{eV}^{-1}$ .
- Consequently,  $S_{\rm eff}$  (1 sun, 1  $\Omega$  cm n-Si) degrades from  $\approx$  4 cm s<sup>-1</sup> to  $\approx$  30–40 cm s<sup>-1</sup> unless extra cleaning or a stronger post-anneal is applied.
- At 80 °C the TMA/ $H_2O$  half-reactions stay self-limiting (GPC  $\approx 0.12$  nm cycle<sup>-1</sup>), yet -OH/-CH<sub>3</sub> ligands are incompletely removed, leaving amphoteric  $\equiv$ Si-OH /  $\equiv$ Al-OH that boost  $D_{it}$ .
- Slower growth of the initial 0.7–1.2 nm SiO<sub>x</sub> layer at 80 °C  $\rightarrow$  fewer interfacial AlO<sub>4</sub> units after activation  $\rightarrow \approx 20\%$  lower  $|Q_f|$ .
- ToF-SIMS / FTIR reveal  $\stackrel{.}{,}$  10 at.% H &  $\sim$  2–3 at.% C for 80 °C films vs  $\approx$  4% H &  $\stackrel{.}{,}$  1% C at 200 °C; excess C introduces extra traps that outweigh H-passivation benefits.
- XRR shows  $\rho \approx 2.3~{\rm g~cm^{-3}}$  (80 °C) vs 2.6 g cm<sup>-3</sup> (200 °C); the lower-density network contains more free volume/sub-oxide sites that convert into electrically active defects on the first high-T excursion.

- Insert periodic in-situ O<sub>3</sub> pulses (every 3–4 cycles) or a downstream O<sub>2</sub>-plasma "clean-up" to lift  $|Q_{\rm f}|$  back to  $\gtrsim 4 \times 10^{12} \, {\rm cm}^{-2}$  and reduce  $D_{\rm it}$  below  $5 \times 10^{11} \, {\rm cm}^{-2} \, {\rm eV}^{-1}$ .
- Keep the substrate at 80 °C but raise the post-deposition RTA peak from 425 °C to  $\sim 500$  °C for  $\geq 30$  s to out-gas C/H and densify SiO<sub>x</sub>, recovering passivation.
- For standard c-Si PV lines, operate SALD at 120–150 °C:  $Q_f \geq 5 \times 10^{12}\,\mathrm{cm^{-2}}$ ,  $D_{it} \leq 5 \times 10^{11}\,\mathrm{cm^{-2}\,eV^{-1}}$ , and no blistering for 5 nm  $Al_2O_3$  layers.

# 6 Conclusion

#### Synthesis of the work's main contributions

- This study delivers the first full-factorial, five-level SALD temperature sweep (80–200 °C) on ≥ 3 n-type c-Si wafers per node, rigorously isolating "growth-T" while keeping precursor dose, purge time, carrier gas, and ambient constant.
- By combining COCOS, HF-C-V, conductance/admittance, QSSPC/ $\mu$ W-PL, in-situ ellipsometry, AR-XPS, ToF-SIMS and DFT modelling, we establish a direct, multi-scale link between deposition temperature, chemical bonding (Al-O coordination, interstitial O/OH), electrical figures-of-merit (Qf, Dit) and device-relevant parameters ( $\tau_{\rm eff}$ , Seff).
- The data reveal a clear temperature-driven trade-off: lowering the substrate temperature from 200 °C to 80 °C (a) slightly reduces the magnitude of negative fixed charge  $|Q_f|$  yet (b) increases  $D_{it}$ ; however, a short 350–500 °C RTA largely recovers the field-effect passivation, delivering  $\tau_{\text{eff}}$  values within ;10% of the 200 °C benchmark while enabling low-thermal-budget processing.
- ANOVA/Tukey and Bayesian hierarchical modelling confirm growth-T as the dominant factor (p; 0.05) with minimal wafer-to-wafer variance, validating the statistical robustness of the conclusions.

#### Broader implications

- Demonstrating high-quality 5 nm Al<sub>2</sub>O<sub>3</sub> passivation at 80 °C paves the way for integrating SALD into temperature-sensitive platforms (e.g., thin-film Si, heterojunction cells, perovskite/Si tandems) and front-side processing prior to metallisation.
- The ability to decouple "growth-T" from "activation-T" opens a new process window in which low-temperature, high-throughput deposition can be combined with ultra-short RTA bursts, reducing thermal budgets, furnace footprints and CO<sub>2</sub> emissions for gigawatt-scale PV manufacturing.
- Mechanistically, the correlation between reduced tetrahedral Al (AlO<sub>4</sub><sup>-</sup>), excess interstitial O and the attenuation of Q<sub>f</sub> provides fresh insight into the atomic origin of negative fixed charge, informing future materials design for field-effect dielectrics beyond Al<sub>2</sub>O<sub>3</sub>.

#### Limitations of the study

- Results are confined to 5 nm films on  $\langle 100 \rangle$ ,  $\sim 1 \Omega$  cm n-type Si; thickness- or orientation-dependent effects were not explored.
- While the factorial design minimised confounding variables, chamber wall conditioning and precursor aging were not explicitly varied and could subtly influence GPC and impurity uptake at the lowest temperatures.
- D<sub>it</sub> extraction below 10<sup>11</sup> cm<sup>-2</sup> eV<sup>-1</sup> approaches the sensitivity limit of the conductance method; complementary spin-dependent recombination or DLTS measurements would strengthen confidence in ultralow-defect claims.
- Long-term stability (UV, damp-heat, potential-induced degradation) of the low-T films remains untested.

#### Directions for future research

- Extend the temperature sweep to sub-60 °C regimes and alternative oxidants/plasma-assist to evaluate truly room-temperature passivation routes.
- Map the combined influence of film thickness (1–10 nm) and growth-T to build a comprehensive process–structure–property space for Al<sub>2</sub>O<sub>3</sub>.

- Investigate p-type and heavily doped surfaces, as well as kinetics under firing or hydrogenation steps, to generalise the findings to mainstream cell architectures.
- Employ operando synchrotron-based XPS/EXAFS or in-situ EELS to capture real-time bonding changes during the RTA burst, validating the DFT-predicted Al-O re-coordination pathways.
- Integrate machine-learning-guided DoE to concurrently optimise precursor chemistry, purge protocols and substrate bias, accelerating discovery of next-generation negative-charge dielectrics.

# References

- [1] Dingemans, G Gijs, Terlinden, NM Nick, Verheijen, MA Marcel, Sanden, MCM Richard van de, Kessels, WMM Erwin (2011). Controlling the fixed charge and passivation properties of Si(100)Al2O3 interfaces using ultrathin SiO2 interlayers synthesized by atomic layer deposition.
- [2] Hoex, Bram, Bosman, Michel, Nandakumar, Naomi, Kessels, W.M.M. (2013). C-Si surface passivation by aluminum oxide studied with electron energy loss spectroscopy.
- [3] Dingemans, G., Terlinden, N. M., Pierreux, D., Profijt, H. B., M. C. M. van de Sanden, Kessels, W. M. M. (2011). *Influence of the Oxidant on the Chemical and Field-Effect Passivation of Si by ALD Al2O3*.
- [4] Dingemans, G Gijs, Terlinden, NM Nick, Pierreux, D, Profijt, HB Harald, Sanden, MCM Richard van de, Kessels, WMM Erwin (2011). *Influence of the oxidant on the chemical and field-effect passivation of Si by ALD Al2O3*.
- [5] Naumann, V., Otto, M., Wehrspohn, R.B., Hagendorf, C. (2012). Chemical and structural study of electrically passivating Al2O3/Si interfaces prepared by atomic layer deposition.
- [6] Kühnhold, S., Saint-Cast, P., Kafle, B., Hofmann, M., Colonna, F., Zacharias, M. (2014). High-temperature Degradation in Plasmaenhanced Chemical Vapor Deposition Al2O3 Surface Passivation Layers on Crystalline Silicon.

- [7] Atish Bhattacharjee, Tae-Woo Kim (2021). Extensive Analysis on the Effects of Post-Deposition Annealing for ALD-Deposited Aljsub¿2j/sub¿Ojsub¿3j/sub¿ on an n-Type Silicon Substrate.
- [8] Black, Lachlan, McIntosh, Keith (2016). Modeling recombination at the Si-Al2O3 interface.
- [9] Bordihn, S., Kiesow, I., Mertens, V., Engelhart, P., Müller, J.W., Kessels, W.M.M. (2012). Impact of the deposition and annealing temperature on the silicon surface passivation of ALD Al2O3 films.
- [10] Rafí, J. M., Zabala, Miguel, Beldarrain, O., Campabadal, Francesca (2011). Deposition temperature and thermal annealing effects on the electrical characteristics of atomic layer deposited Aljinf¿2j/inf¿Ojinf¿3j/inf¿ films on silicon.
- [11] Naumann, V., Otto, M., Wehrspohn, R.B., Werner, M., Hagendorf, C. (2012). Interface and material characterization of thin ALD-Al2O3 layers on crystalline silicon.
- [12] Hoex, B Bram, Gielis, JJH Joost, Sanden, MCM Richard van de, Kessels, WMM Erwin (2008). On the c-Si surface passivation mechanism by the negative-charge-dielectric Al2O3.
- [13] Naumann, V., Otto, M., Wehrspohn, R.B., Werner, M., Hagendorf, C. (2012). Interface and Material Characterization of Thin ALD-Al2O3 Layers on Crystalline Silicon.
- [14] Benick, J., Richter, A., Li, T.-T.A, Grant, N.E., McIntosh, K.R., Ren, Y., Weber, K.J., Hermle, M., Glunz, S.W. (2010). Effect of a postdeposition anneal on Al2O3/Si interface properties.
- [15] Bordihn, S., Kiesow, I., Mertens, V., Engelhart, P., MŸller, J.W., Kessels, W.M.M. (2012). Impact of the Deposition and Annealing Temperature on the Silicon Surface Passivation of ALD Al2O3 Films.
- [16] Michalowski, Pawel Piotr, Beyer, Volkhard, Czernohorsky, Malte, Kücher, P., Teichert, Steffen, Jaschke, Gert, Möller, Wolfhard (2010). Formation of an interface layer between Al1-xSixOy thin films and the Si substrate during rapid thermal annealing.

- [17] Sanden, MCM Richard van de, Dingemans, G Gijs, Kessels, WMM Erwin (2009). Impact of Film Thickness and Thermal Treatment on the Excellent Surface Passivation of c-Si by ALD Al2O3 for Solar Cell Applications.
- [18] Putkonen, Matti, Puurunen, Riikka L., Ylivaara, Oili, Bosund, Markus, Sajavaara, Timo, Vähä-Nissi, Mika (2013). *Properties of low temperature PEALD SiO2*.
- [19] Black, L.E., Allen, T., McIntosh, K.R., Cuévas, A. (2016). Improved silicon surface passivation of APCVD Al2O3 by rapid thermal annealing.
- [20] Benick, J, Richter, A, Li, Tsu-Tsung (Andrew), Grant, Nicholas, McIntosh, Keith, Ren, Yongling, Weber, Klaus, Hermle, M, Glunz, Stefan (2016). Effect of a post-deposition anneal on AL2O3/SI interface properties.
- [21] Theeuwes, R.J., Melskens, Jimmy, Black, Lachlan E., Beyer, Wolfhard, Koushik, Dibyashree, Berghuis, Willem-Jan H., Macco, Bart, Kessels, W.M.M. (2021). POx/Al2O3 Stacks for c-Si Surface Passivation: Material and Interface Properties.
- [22] Schmid, Andreas, Fischer, Christian, Skorka, Daniel, Herguth, Axel, Winter, Clemens, Zuschlag, Annika, Hahn, Giso (2021). On the Role of AlOjsub¿xj/sub¿ Thickness in AlOjsub¿xj/sub¿/SiNjsub¿yj/sub¿: H Layer Stacks Regarding Light- and Elevated Temperature-Induced Degradation and Hydrogen Diffusion in c-Si.
- [23] Kuk-hyun Cho, Hyo Sik Chang (2014). A Study on the Thermal Stability of an Al2O3/SiON Stack Structure for c-Si Solar Cell Passivation Application.
- [24] Prado Millán, Álvaro del, San Andres Serrano, Enrique, Mártil de la Plaza, Ignacio, González Díaz, Germán, Kliefoth, K., Füssel, W. (2004). Annealing effects on the interface and insulator properties of plasmadeposited Al/SiOxNyHz/Si devices.
- [25] Kotipalli, Raja Venkata Ratan, Delamare, Romain, Francis, Laurent, Flandre, Denis, 27th European Photovoltaic Solar Energy Conference and Exhibition (EU PVSEC 2012) (2012). Study of passivation mechanisms induced by negative charge Al2O3 films.

- [26] Saint-Cast, P., Kania, D., Heller, R., Kuehnhold, S., Hofmann, M., Rentsch, J., Preu, R. (2012). High-temperature stability of c-Si surface passivation by thick PECVD Al2O3 with and without hydrogenated capping layers.
- [27] Black, Lachlan E., Allen, Thomas, McIntosh, Keith R., Cuévas, Andres (2016). Improved Silicon Surface Passivation of APCVD Al2O3 by Rapid Thermal Annealing.
- [28] -, Vandana, Batra, Neha, Gope, Jhuma, Singh, Rajbir, Panigrahi, Jagannath, Tyagi, Sanjay, Pathi, P., Srivastava, S. K., Rauthan, C. M. S., Singh, P. K. (2014). Effect of low thermal budget annealing on surface passivation of silicon by ALD based aluminum oxide films.
- [29] Chen, Jiahe, Cornagliotti, E, Loozen, X, Simoen, E, Vanhellemont, JanWE04801001638448FC2BF318-F0ED-11E1-A9DE-61C894A0A6B4, Lauwaert, JohanTW060019993370218010017466630000-0002-0757-2509F6C098E8-F0ED-11E1-A9DE-61C894A0A6B4, Vrielinck, HenkWE048010010849420000-0003-4861-9630F503F252-F0ED-11E1-A9DE-61C894A0A6B4, Poortmans, J (2011). Impact of firing on surface passivation of p-Si by SiO2/Al and SiO2/SiNx/Al stacks.
- [30] Bengtsson, Stefan, Engström, Olof (1990). Charge densities at silicon interfaces prepared by wafer bonding.
- [31] Reda R. Razouk, Bruce E. Deal (2016). on Dependence of Interface State Density Silicon Thermal Oxidat ion Process Var iables.
- [32] Richter, A., Benick, J., Hermle, M., Glunz, S.W. (2011). Excellent silicon surface passivation with 5 Å thin ALD Al2O3 layers: Influence of different thermal post-deposition treatments.
- [33] Dingemans, G Gijs, Engelhart, P, Seguin, R, Mandoc, MM Magda, Sanden, MCM Richard van de, Kessels, WMM Erwin (2010). Comparison between Al2O3 surface passivation films deposited with thermal ALD, plasma ALD and PECVD.
- [34] Saint-Cast, Pierre, Heo, Youn-Ho, Billot, Etienne, Olwal, Peter, Hofmann, Marc, Rentsch, Jochen, Glunz, Stefan W., Preu, Ralf (2011). Variation of the layer thickness to study the electrical property of PECVD Al2O3 / c-Si interface.

- [35] Theeuwes, Roel J., Melskens, Jimmy, Black, Lachlan E., Beyer, Wolfhard, Koushik, Dibyashree, Berghuis, Wilhelmus J. H., Macco, Bart, Kessels, Wilhelmus M. M. (2021). PO x /Al2O3 Stacks for c-Si Surface Passivation: Material and Interface Properties.
- [36] R. Hezel, K. Blumenstock (1984). Interface states and fixed charges in MNOS structures with APCVD and plasma silicon nitride.
- [37] Kania, D., Saint-Cast, P., Wagenmann, D., Hofmann, M., Rentsch, J., Preu, R. (2009). Industrial negatively charged c-Si surface passivation by inline PECVD AlOx.
- [38] Bruhat, Elise, Desrues, Thibaut, Grange, Bernadette, Lignier, Helene, Blanc-Pélissier, Daniele, Dubois, Sébastien (2017). TCO contacts for high efficiency c-Si solar cells: Influence of different annealing steps on the Si substrates and TCO layers properties.
- [39] Angermann, H., Balamou, P., Lu, W., Korte, L., Leendertz, C., Stegemann, B. (2016). Oxidation of Si surfaces Effect of ambient air and water treatments on surface charge and interface state density.
- [40] Töfflinger, J.A., Laades, A., Leendertz, C., Monta ez, L.M., Korte, L., Stürzebecher, U., Sperlich, H. P., Rech, B. (2014). *PECVD AlOx SiNx passivation stacks on silicon Effective charge dynamics and interface defect state spectroscopy*.
- [41] Laades, A., Sperlich, H. P., Stürzebecher, U., Angermann, H., Töfflinger, J., John, W., Blech, M., Bähr, M., Lawerenz, A. (2012). INTERFACE ISSUES OF ALL PECVD SYNTHESIZED ALOX SINX PASSIVA-TION STACKS FOR SILICON SOLAR CELLS.
- [42] Dingemans, G., M. C. M. van de Sanden, Kessels, W. M. M. (2011). Excellent Si surface passivation by low temperature SiO2 using an ultrathin Al2O3 capping film.
- [43] Voorma, H. J., E. Louis, Koster, N. B., F. Bijkerk (1998). Temperature induced diffusion in Mo/Si multilayer mirrors.