# National Semiconductor

# ORIGINAL

# MM54104 DIGITALKER™ Speech Synthesis System

## **General Description**

The DIGITALKER is a speech synthesis system consisting of multiple N-channel MOS integrated circuits. It contains an MM54104 speech processor chip (SPC) and speech ROM and when used with external filter, amplifier, and speaker, produces a system which generates high quality speech including the natural inflection and emphasis of the original speech. Male, female, and children's voices can be synthesized.

The SPC communicates with the speech ROM, which contains the compressed speech data as well as the frequency and amplitude data required for speech output. Up to 128k bits of speech data can be directly accessed. This can be expanded with minimal external logic.

With the addition of an external resistor, on-chip debounce is provided for use with a switch interface.

An interrupt is generated at the end of each speech sequence so that several sequences or words can be cascaded to form different speech expressions.

Encoding (digitizing) of custom word or phrase lists must be done by National Semiconductor. Customers submit to the factory high quality recorded magnetic reel to reel tapes containing the words or phrases to be encoded. National Semiconductor will sell kits consisting of the SPC and ROM(s) containing the digitized word or phrases.

#### **Features**

- Designed to be easily interfaced to most popular microprocessors
- 256 possible addressable expressions
- Male, female, and children's voices
- Any language
- Natural inflection and emphasis of original speech
- Addresses 128k of ROM directly
- TTL compatible
- MICROBUS<sup>TM</sup> and COPS<sup>TM</sup> compatible
- On-chip switch debounce for interfacing to manual switches independent of a microprocessor
- Easily expandable to greater than 128k ROM
- Interrupt capability for cascading words or phrases
- Crystal controlled or externally driven oscillator
- Ability to store silence durations for timing sequences

### **Applications**

- Telecommunications
- Appliance
- Automotive
- Teaching aids
- Consumer products
- Clocks
- Language translation
- Annunciators



# Absolute Maximum Rating ANIO 180

Storage Temperature Range Operating Temperature Range V<sub>DD</sub>-V<sub>SS</sub> -65°C to +150°C -40°C to 85°C 12V Voltage at Any Pin Operating Voltage Range, V<sub>DD</sub>-V<sub>SS</sub> Lead Temperature (Soldering, 10 seconds) 12V 7V to 11V 300°C

DC Electrical Characteristics  $T_A = 0$ °C to 70°C,  $V_{DD} = 7V-11V$ ,  $V_{SS} = 0V$ , unless otherwise specified.

| Symbol                             | Parameter                                 | Conditions                                                              | Min            | Тур                  | Max                                | Units     |
|------------------------------------|-------------------------------------------|-------------------------------------------------------------------------|----------------|----------------------|------------------------------------|-----------|
| V <sub>IL</sub><br>V <sub>IL</sub> | Input Low Voltage<br>Input Low Voltage    | T <sub>A</sub> = -40°C to 85°C                                          | - 0.3<br>- 0.3 |                      | 0.8<br>0.6                         | V         |
| V <sub>IH</sub><br>V <sub>IH</sub> | Input High Voltage<br>Input High Voltage  | T <sub>A</sub> = -40°C to 85°C                                          | 2.0<br>2.2     |                      | V <sub>DD</sub><br>V <sub>DD</sub> | \ \ \ \ \ |
| VOL                                | Output Low Voltage                        | I <sub>OL</sub> = 1.6 mA                                                |                |                      | 0.4                                | v         |
| $V_{OH}$                           | Output High Voltage                       | I <sub>OH</sub> = -100 μA                                               | 2.4            |                      | 5.0                                | \ \ \     |
| $V_{1LX}$                          | Clock Input Low Voltage                   |                                                                         | - 0.3          |                      | 1.2                                | V         |
| $V_{iHX}$                          | Clock Input High Voltage                  |                                                                         | 5.5            |                      | V <sub>DD</sub>                    | V         |
| V <sub>OLX</sub>                   | Clock Output Low Voltage                  | Typical Crystal<br>Configuration and 10M<br>Load on Pin 2               |                | :<br>:<br>:          | 1.2                                | V         |
| V <sub>OHX</sub>                   | Clock Output High Voltage                 | Typical Crystal<br>Configuration and 10M<br>Load on Pin 2               | 5.5            |                      | V <sub>DD</sub>                    | V         |
| l <sub>DD</sub>                    | Power Supply Current Power Supply Current | T <sub>A</sub> = -40°C to 85°C                                          |                |                      | 45<br>50                           | mA<br>mA  |
| I <sub>IL</sub>                    | Input Leakage                             |                                                                         | İ              |                      | ± 10                               | μΑ        |
| I <sub>ILX</sub>                   | Clock Input Leakage                       |                                                                         |                |                      | ± 10                               | μА        |
| Vs                                 | Silence Voltage                           |                                                                         |                | 0.45 V <sub>DD</sub> |                                    | v         |
| $V_{OUT}$                          | Peak to Peak Speech Output                | V <sub>DD</sub> = 11V                                                   |                | 2.0                  |                                    | v         |
| R <sub>EXT</sub>                   | External Load on Speech<br>Output         | R <sub>EXT</sub> Connected Between<br>Speech Output and V <sub>SS</sub> | 50             |                      |                                    | kΩ        |

## AC Electrical Characteristics $T_A = 0$ °C to 70 °C, $V_{DD} = 7V-11V$ , $V_{SS} = 0V$ , unless otherwise specified.

| Symbol           | Parameter                             | Min  | Max  | Units |
|------------------|---------------------------------------|------|------|-------|
| taw              | CMS Valid to Write Strobe             | 350  |      | ns    |
| t <sub>csw</sub> | Chip Select ON to Write Strobe        | 310  |      | ns    |
| t <sub>dw</sub>  | Data Bus Valid to Write Strobe        | 50   |      | ns    |
| t <sub>wa</sub>  | CMS Hold Time after Write Strobe      | 50   |      | ns    |
| t <sub>wd</sub>  | Data Bus Hold Time after Write Strobe | 100  |      | ns    |
| t <sub>ww</sub>  | Write Strobe Width (50% Point)        | 430  |      | ns    |
| t <sub>red</sub> | RÖMEN ON to Valid ROM Data            |      | 2    | μS    |
| t <sub>wss</sub> | Write Strobe to Speech Output Delay   |      | 410  | μS    |
| ft               | External Clock Frequency              | 3.92 | 4.08 | MHz   |

Note: Rise and fall times (10% to 90%) of MICROBUS signals should be 50 ns maximum.



Note 1: ROM data 1-8 can go valid any time after ADR 0-13 changes, however it must be valid within the t<sub>red</sub> specifications and remain valid until ROMEN goes high.

# **Crystal Circuit Information**





### External Clock Input (4.0 MHz)





## **Block and Connection Diagrams**



#### Dual-In-Line Package



# $\textbf{Connection Diagrams} \ (\texttt{Continued}) \ (\texttt{V}_{\texttt{CC}} = \texttt{4.75V-5.25V})$









For specific ROM device information, see MM52116, MM52132, MM52164 or MM52264 data sheets.

### **Functional Description**

The following describes the function of all SPC input and output pins.

Note: In the following descriptions, a low represents a logic 0 (0.4V nominal), and a high represents a logic 1 (2.4V nominal).

#### INPUT SIGNALS

Chip Select (CS): The SPC is selected when  $\overline{CS}$  is low. It is only necessary to have  $\overline{CS}$  low during a command to the SPC. It is not necessary to hold  $\overline{CS}$  low for the duration of the speech data.

**Data Bus (SW 1-8):** This is an 8-bit parallel data bus which contains the starting address of the speech data. Unused inputs must be tied to  $V_{SS}$ .

Command Select (CMS): This line specifies the two commands to the SPC.

| CMS | Function                                  |
|-----|-------------------------------------------|
| 0   | Reset interrupt and start speech sequence |
| 1   | Reset interrupt only                      |
|     |                                           |

Write Strobe ( $\overline{WR}$ ): This line latches the starting address (SW1-SW8) into a register. On the rising edge of the  $\overline{WR}$ , the SPC starts execution of the command specified by CMS. The command sequence is shown in the timing waveform section. If a command to start a new speech se-

quence is issued during a speech sequence, the new speech sequence will be started immediately. When connecting WR to a switch is must be a single pole 2 position switch as shown on page 1.

**ROM Data (RDATA 1-8):** This is an 8-bit parallel data bus which contains the speech data from the speech ROM.

#### **OUTPUT SIGNALS**

Interrupt (INTR): This signal goes high at the completion of any speech sequence. It is reset by the next valid command. It is also reset at power up.

ROM Address (ADR 0-ADR 13): This is a 14-bit parallel bus that supplies the address of the speech data to the speech ROM.

ROM Enable (ROMEN): For low power applications, this line can be used to drive a transistor that switches the supply for static speech ROMs. See ROM data timing.

Speech Output (Speech Out): This is the analog output that represents the speech data. See frequency response section.

#### INPUT/OUTPUT SIGNALS

Clock Input/Output (OSC IN, OSC OUT): These two pins connect the main timing reference (crystal) to the SPC.

## **Applications Information**

#### Frequency Response of Combined Amplifler and Speaker



**Note 1:** This curve is the desired response of the entire audio system including speaker. Minimum response is a low pass filter with a cutoff frequency of 200 Hz. For an audio system with a natural cutoff frequency around 200 Hz, this filter can be eliminated. This cutoff frequency may be tuned for the particular voice being synthesized. For a low pitched male voice it may be 100 Hz, while for a high pitched female or child's voice it might be 300 Hz.

Note 2: This is optional filtering that can be eliminated by proper selection of the speaker. If this 2 pole response is electronically produced, it should be adjusted as described in Note 1.

Note 3: This is optional filtering that can be eliminated for simpler systems. The acceptable range for this cutoff frequency is 6000 Hz-8000 Hz.