# Adding ThreadSanitizer support in LLVM backend for AMD GPUs

A Project Report submitted by

# DHRUV MAROO ADVISED BY PROF. RUPESH NASRE

in partial fulfillment of the requirements for the award of the degree of

#### BACHELOR OF TECHNOLOGY



DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING INDIAN INSTITUTE OF TECHNOLOGY MADRAS.

June 11, 2024

#### Abstract

With the rise of ROCm, AMD's open-source GPU programming stack, there has been a lot of focus on improving AMD's developer experience when programming on AMD GPUs. One of the main, and recommended, languages for such programming is AMD's HIP. It can be seen as a language similar to CUDA, but with support for multiple backends including AMD GPU.

LLVM has support for compiling HIP code to generate AMDGCN code, which can be run on AMD GPUs. Having LLVM support also means that the compilation leverages other LLVM features, like optimizations, MLIR generation, AddressSanitizer and so on. But, unfortunately, there is no ThreadSanitizer support for code being compiled for AMD GPUs. Given that majority of the code being compiled for AMD GPU is parallel code, it makes addition of ThreadSanitizer a game-changing improvement in terms of developer experience and reliability.

In this report, I go over my attempt to implement a subset of ThreadSanitizer for the AMD GPU backend. I go over the prior research regarding this and their conclusions. I also write about how ThreadSanitizer fits in the LLVM toolchain. I go over the problems that I faced during the implementation of ThreadSanitizer. I also go over the algorithm used under the hood and their proof-of-concept GPU implementations. Following this, I benchmark these proof-of-concept implementations in terms of the space and time overhead. Finally, I end with possible future work and improvements upon the initial design and implementation.

#### Contents

| 1 | Introduction                                                                                                                                                                                                                                        | 4                                      |  |  |  |  |  |  |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|--|--|--|--|--|
| 2 | Motivation 2.1 Why AMD GPUs?                                                                                                                                                                                                                        | 4                                      |  |  |  |  |  |  |
| 3 | Prior work  3.1 CUDA compute-sanitizer  3.2 ScoRD: A Scoped Race Detector for GPUs  3.3 Predictive Data Race Detection for GPUs  3.4 BARRACUDA: Binary-level Analysis of Runtime RAces in CUDA programs  3.5 IGUARD: In-GPU Advanced Race Detection | 5<br>5<br>6<br>6                       |  |  |  |  |  |  |
| 4 | Goal                                                                                                                                                                                                                                                |                                        |  |  |  |  |  |  |
| 5 | Understanding the ROCm ecosystem  5.1 What is ROCm?  5.2 What is HIP?  5.3 HIPCC  5.4 Example  5.4.1 HIP kernel  5.4.2 HIP API                                                                                                                      | 6<br>7<br>7<br>9<br>9                  |  |  |  |  |  |  |
| 6 | LLVM 6.1 Frontend 6.2 Backend 6.3 Linking 6.4 MLIR 6.5 ThreadSanitizer 6.5.1 Instrumentation                                                                                                                                                        | 10<br>10<br>10<br>10<br>11<br>12<br>13 |  |  |  |  |  |  |
|   | 6.5.2 Algorithm                                                                                                                                                                                                                                     |                                        |  |  |  |  |  |  |

| 7         | Work                                                       | 16        |  |  |  |  |  |
|-----------|------------------------------------------------------------|-----------|--|--|--|--|--|
|           | 7.1 Building                                               | 16        |  |  |  |  |  |
|           | 7.2 XNACK                                                  | 16        |  |  |  |  |  |
|           | 7.3 AMDGCN                                                 | 17        |  |  |  |  |  |
|           | 7.4 Testing                                                | 19        |  |  |  |  |  |
| 8         | Solution                                                   | 19        |  |  |  |  |  |
|           | 8.1 Algorithm                                              | 19        |  |  |  |  |  |
|           | 8.2 Linking                                                | 20        |  |  |  |  |  |
| 9         | Usage                                                      | 20        |  |  |  |  |  |
|           | 9.1 Code                                                   | 20        |  |  |  |  |  |
| 10        | Benchmarks                                                 | 21        |  |  |  |  |  |
|           | 10.1 Reduction                                             | 21        |  |  |  |  |  |
|           | 10.1.1 Code                                                | 21        |  |  |  |  |  |
|           | 10.1.2 Timings                                             | 22        |  |  |  |  |  |
|           | 10.1.3 Racefree                                            | 22        |  |  |  |  |  |
|           | 10.2 Matrix multiplication                                 | 23        |  |  |  |  |  |
|           | 10.2.1 Code                                                | 23        |  |  |  |  |  |
|           | 10.2.2 Timings                                             | 24        |  |  |  |  |  |
|           | 10.2.3 Plots                                               | 24        |  |  |  |  |  |
|           | 10.3 Comparison between racefree and racy instrumentations | 25        |  |  |  |  |  |
| 11        | Future goals                                               | <b>25</b> |  |  |  |  |  |
|           | 11.1 Complete the implementation                           | 25        |  |  |  |  |  |
|           | 11.2 Improve efficiency                                    | 26        |  |  |  |  |  |
|           | 11.3 Upstream to LLVM                                      | 26        |  |  |  |  |  |
| <b>12</b> | Learnings                                                  | <b>26</b> |  |  |  |  |  |
| 13        | Acknowledgement                                            | 26        |  |  |  |  |  |
| 14        | 14 References                                              |           |  |  |  |  |  |

## 1 Introduction

Parallel programming is growing in popularity day by day, more so with the advent of multi-code CPUs and GPUs. This is because of the magnitude of speedup obtained by parallelizing computationally heavy code. Moreover, use of GPUs for computation purposes has also increased in the scientific computing, high-performance computing and game development scene.

However, writing parallel code is not easy. There are countless pitfalls when it comes to writing bug-free parallel code, ranging from data races, to synchronization issues. All of these issues are sometimes non-trivial to find and debug. Due to this, there has been extensive research and tooling developed to help programmers avoid such pitfalls. More specifically, much of the tooling is built for detecting data races through either static or dynamic analysis techniques.

ThreadSanitizer<sup>1</sup> is one such tool. It is integrated with the LLVM compiler toolchain, and hence is very easy to use or deploy right out of the box. Moreover, it is a dynamic race detection tool, and hence is very effective and quick at pinpointing races during the execution. It also supports a lot of the modern architectures.

But the common thing among all such tools is that none of them support any of the GPU architectures. GPUs are built for parallel code execution and thus it would be expected that there would be rich tooling for detecting GPU races. But that is not the case, since most of the race detection tools, including ThreadSanitizer support only CPU architectures.

This has led to scattered support of race detection tools in the GPU programming space, many of which are either proprietary or have any other sort of vendor lock-in. There is no ThreadSanitizer equivalent for GPUs. This was main reason behind pursuing this idea further.

#### 2 Motivation

#### 2.1 Why AMD GPUs?

One of the biggest GPU design/manufacturing company is NVIDIA. NVIDIA has a very rich and mature developer ecosystem, consisting of variety of tools, utilities and abundant documentation leading to a great developer experience. This has also led to better code, in terms of safety, quality, maintainability, efficiency and so on. Similarly, AMD is a behemoth as well, when it comes to building processors, and GPUs as well.

Moreover, due to ROCm,<sup>2</sup> AMD's open-source GPU programming stack, there has been an increased interest in programming on AMD GPUs. Along with this, their HIP<sup>3</sup> SDK also makes it really easy to write architecture agnostic parallel code, since it supports multiple backends, including NVIDIA's CUDA<sup>4</sup> backend.

#### 2.2 Why ThreadSanitizer?

If we look at NVIDIA's CUDA developer tools, we can see that they provide a rich ecosystem of developer tools. For profilers, they provide nvprof and the NSight's visual profiler.<sup>5</sup> For debugging tools, they provide CUDA-GDB<sup>6</sup> debugger for CUDA code, and the compute-sanitizer<sup>7</sup> for sanitizing CUDA code. compute-sanitizer supports multiple checkers like a memory/address checker, race checker, uninitialized value checker and synchronization checker.

On the other hand, for AMD GPUs, there is rocprofiler<sup>8</sup> for profiling, and ROCgdb<sup>9</sup> for debugging. AddressSanitizer support<sup>10</sup> for AMD GPU was also recently upstreamed to LLVM.<sup>11</sup> However, there is no equivalent of ThreadSanitizer in case of AMD GPUs. This prompted to work on implementing ThreadSanitizer support for AMD GPUs as my B. Tech project.

```
$ compute-sanitizer --help
NVIDIA (R) Compute Sanitizer
Copyright (c) 2020-2024 NVIDIA Corporation
Version 2024.1.1.0 (build 34043715) (public-release)
Usage: compute-sanitizer [options] [your-program] [your-program-options]
General options:
  -h [ --help ]
                                        Produce this help message.
  --tool arg (=memcheck)
                                        Set the tool to use.
                                        memcheck : Memory access checking
                                        racecheck: Shared memory hazard checking
                                        synccheck: Synchronization checking
                                        initcheck: Global memory initialization checking
Please see the compute-sanitizer manual for more information.
$ nvcc racefree.cu -o racefree
$ compute-sanitizer --tool racecheck -- ./racefree
====== COMPUTE-SANITIZER
======= RACECHECK SUMMARY: 0 hazards displayed (0 errors, 0 warnings)
```

#### 3 Prior work

#### 3.1 CUDA compute-sanitizer

The compute-sanitizer is a versatile tool as explained above. But we are only focused on the racecheck functionality of the tool. Racecheck works by instrumenting the binary being run, therefore adding hooks for any accesses and using dynamic race detection algorithms on the resulting trace to find any data races. This allows us to run existing binaries through racecheck without compilation.

This sort of instrumentation is done through the LD\_PRELOAD environment variable. This allows programmers to override the dynamic libraries being loaded. We can use this to override the \_\_cudaRegisterFatBinary() function from the CUDA runtime. This function is responsible for loading the embedded CUDA fat binary onto the GPU. This function call can be intercepted and the binary which is being loaded can be modified on-the-fly to insert instrumentation. In fact, this is how NVBit<sup>12</sup> (NVidia Binary Instrumentation Tool), an open source tool, also does it.

The problem with this approach is that it is completely detached with the compilation process, and is somewhat hacky. Ideally, binary instrumentation on the CPU is usually done at the compilation stage, which is how it should also be done for the GPU code. Moreover, compute-sanitizer misses many benign races including global memory and only effectively works for <code>\_\_shared\_\_</code> memory.

#### 3.2 ScoRD: A Scoped Race Detector for GPUs

ScoRD<sup>13</sup> is a race detector that enables hardware support for efficiently detecting global memory races in a GPU program, including those that arise due to insufficient scopes of synchronization operations. The authors claim that ScoRD can detect a variety of races and has an average performance overhead of 35%.

The main idea is to modify the hardware and the runtime to store extra information during

kernel execution which can be used to detect races. This extra information includes locks' statuses, access information, synchronization information and so on. The main problem with this approach is that it requires hardware extensions and modifications at the runtime level, which may not be feasible and maintanable in the long run.

#### 3.3 Predictive Data Race Detection for GPUs

This paper talks about the tool PreDataR, <sup>14</sup> which is used detect data races in the program dynamically. They instrument the binary with this tool and keep track of all the GWCP relations (which stands for GPU weak-causally-precedes). These relations are constructed during the run through the instrumented hooks, and later these relations are used to perform predictive data race detection.

The authors have developed the tools for NVIDIA GPUs however. They use NVBit for NVIDIA binary instrumentation. They also employ compressed vector clocks to keep track of the GWCP ordering.

# 3.4 Barracuda: Binary-level Analysis of Runtime RAces in CUDA programs

BARRACUDA<sup>15</sup> is a tool developed to find data races in CUDA programs. This done by performing binary instrumention on the CUDA code at the PTX level. Therefore, since the instrumentation is at the PTX level, it can also be applied to existing binaries without recompilation.

The algorithm is somewhat similar to ThreadSanitizer's Algorithm. The algorithm also uses hooks to keep track of accesses, uses happens-before relations, but it uses vector clocks for each of the threads. They claim that the overhead of Barracuda is comparable to compute-sanitizer racecheck's overhead.

#### 3.5 IGUARD: In-GPU Advanced Race Detection

IGUARD<sup>16</sup> is another runtime race detection tool for CUDA code being run on NVIDIA GPUs. It also uses NVBit to instrument binaries and add hooks for memory accesses and synchronization operations.

It also uses happens-before relations and a lockset algorithm to keep track of locks. Using information from both of these sources, it is able to detect races effectively. Moreover, it claims to be faster than other alternatives like BARRACUDA since the entire race detection is done in parallel over the GPU rather than in a sequential manner.

#### 4 Goal

The main goal of the project was to explore the feasibility and have a prototype dynamic race detector working for AMD GPUs. Ideally, we would want to be able to detect and report races just like NVIDIA compute-sanitizer's racecheck. Along with this, we should also be able to run the race detector on benchmarks and get a rough measure of the overheads introduced.

# 5 Understanding the ROCm ecosystem

#### 5.1 What is ROCm?

ROCm<sup>2</sup> is AMD's open-source software stack for GPU programming. It is a collection of a kernel language (HIP), programming libraries and toolchains and runtime APIs for GPU programming. For the most part of the project, we need not deal with the ROCm programming libraries and runtime APIs. HIP, however, is an important component of the ROCm stack.

#### 5.2 What is HIP?

HIP stands for *Heterogeneous-Compute Interface for Portability*. As the name suggests, it is a set of kernel language, APIs and programming libraries to be used for writing computational code, with portability as one of the goals. Quoting HIP's source repository, <sup>17</sup> these are the key features provided by HIP.

Key features include:

- HIP is very thin and has little or no performance impact over coding directly in CUDA mode.
- HIP allows coding in a single-source C++ programming language including features such as templates, C++11 lambdas, classes, namespaces, and more.
- HIP allows developers to use the "best" development environment and tools on each target platform.
- The HIPIFY tools automatically convert source from CUDA to HIP.
- Developers can specialize for the platform (CUDA or AMD) to tune for performance or handle tricky cases.

The main idea for HIP is to be a flexible and portable programming environment providing great support for migration of CUDA codebases. In fact, as mentioned in the features, there is a tool to convert CUDA code to HIP code, HIPIFY. 18

#### 5.3 HIPCC

HIPCC is a compiler driver utility for HIP code. It can be used to compile HIP code for both the targets, AMD GPU and NVIDIA GPU. You can specify the desired target at compile time using the HIP\_PLATFORM environment variable.

HIPCC is not a full-fledged compiler, rather, it is just a wrapper which calls either nvcc (NVIDIA's compiler for CUDA code) or calls clang. Due to its simplicity, HIPCC has been implemented as both, a Perl script and a C++ binary. HIPCC is mainly responsible to passing the correct arguments to clang. These arguments set many flags which would otherwise be tedious to set manually. A simple compilation command as follows,

```
$ /opt/rocm/bin/hipcc demo.cpp -o demo
```

gets expanded into a huge complex command with multiple arguments and flags as follows.

```
"/opt/rocm/lib/llvm/bin/clang-17" -cc1 -triple amdgcn-amd-amdhsa -aux-triple x86_64-pc-linux-gnu -emit-obj
           -disable-free -clear-ast-before-backend -main-file-name demo.cpp -mrelocation-model pic -pic-level 2 -fhalf-no-semantic-interposition -mframe-pointer=none -fno-rounding-math -mconstructor-aliases
             -aux-target-cpu x86-64 -fcuda-is-device -mllvm -amdgpu-internalize-symbols -fcuda-allow-variadic-functions
\hookrightarrow -fvisibility=hidden -fapply-global-visibility-to-externs -mlink-builtin-bitcode

→ /opt/rocm/amdgcn/bitcode/hip.bc -mlink-builtin-bitcode /opt/rocm/amdgcn/bitcode/ocml.bc

             -mlink-builtin-bitcode /opt/rocm/amdgcn/bitcode/ockl.bc -mlink-builtin-bitcode
             /opt/rocm/amdgcn/bitcode/oclc_daz_opt_off.bc -mlink-builtin-bitcode
             /opt/rocm/amdgcn/bitcode/oclc\_unsafe\_math\_off.bc \ -mlink-builtin-bitcode/oclc\_unsafe\_math\_off.bc \ -mlink-builtin-bitcode/oclc\_unsafe\_math_off.bc \ -mlink-builtin-bitcode/oclc\_unsafe\_math_off.bc \ -mlink-builtin-bitcode/oclc\_unsaf
             /opt/rocm/amdgcn/bitcode/oclc_finite_only_off.bc -mlink-builtin-bitcode
           /opt/rocm/amdgcn/bitcode/oclc_correctly_rounded_sqrt_on.bc -mlink-builtin-bitcode
/opt/rocm/amdgcn/bitcode/oclc_wavefrontsize64_on.bc -mlink-builtin-bitcode
             /opt/rocm/amdgcn/bitcode/oclc_isa_version_90c.bc -mlink-builtin-bitcode
             /opt/rocm/amdgcn/bitcode/ocll_abi_version_500.bc -target-cpu gfx90c -debugger-tuning=gdb -resource-dir
              /opt/rocm/lib/llvm/lib/clang/17.0.0 -internal-isystem
             /opt/rocm/lib/llvm/lib/clang/17.0.0/include/cuda_wrappers -idirafter /opt/rocm/include -include
                 _clang_hip_runtime_wrapper.h -c-isystem /opt/rocm/llvm/include/gpu-none-llvm -isystem /opt/rocm/include
        -internal-isystem /usr/lib64/gcc/x86_64-pc-linux-gnu/13.2.1/../../../include/c++/13.2.1 -internal-isystem /usr/lib64/gcc/x86_64-pc-linux-gnu/13.2.1/.../../include/c++/13.2.1/x86_64-pc-linux-gnu
             -internal-isystem \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/../../../include/c++/13.2.1/backward \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/../../../../include/c++/13.2.1/backward \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/../../../../include/c++/13.2.1/backward \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/../../../../include/c++/13.2.1/backward \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/../../../../include/c++/13.2.1/backward \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/../../../../include/c++/13.2.1/backward \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/../../../../include/c++/13.2.1/backward \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/../../../include/c++/13.2.1/backward \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/../../../include/c++/13.2.1/backward \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/../../../include/c++/13.2.1/backward \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/../../../../../include/c++/13.2.1/backward \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/../../../../../include/c++/13.2.1/backward \ /usr/lib64/gcc/x86\_64-pc-linux-gnu/13.2.1/backward \ /usr/lib64/gcc/
              -internal-isystem /usr/lib64/gcc/x86_64-pc-linux-gnu/13.2.1/../../include/c++/13.2.1 -internal-isystem
             /usr/lib64/gcc/x86_64-pc-linux-gnu/13.2.1/../../include/c++/13.2.1/x86_64-pc-linux-gnu
             -internal-isystem /usr/lib64/gcc/x86_64-pc-linux-gnu/13.2.1/../../include/c++/13.2.1/backward
```

```
→ -internal-isystem /opt/rocm/lib/llvm/lib/clang/17.0.0/include -internal-isystem /usr/local/include
→ -internal-isystem /usr/lib64/gcc/x86_64-pc-linux-gnu/13.2.1/../../../x86_64-pc-linux-gnu/include
→ -internal-externc-isystem /include -internal-externc-isystem /opt/rocm/lib/llvm/lib/clang/17.0.0/include -internal-isystem /usr/local/include -internal-isystem
→ /usr/lib64/gcc/x86_64-pc-linux-gnu/13.2.1/.../.../.../x86_64-pc-linux-gnu/include -internal-externc-isystem
→ /include -internal-externc-isystem /usr/include -03 -fdeprecated-macro -fno-autolink -ferror-limit 19
→ -fhip-new-launch-api -fgnuc-version=4.2.1 -fcxx-exceptions -fexceptions -fcolor-diagnostics -vectorize-loops
→ -vectorize-slp -mllvm -amdgpu-early-inline-all=true -mllvm -amdgpu-function-calls=false
→ -cuid=ad64b8986ed345d9 -fcuda-allow-variadic-functions -faddrsig -D__GCC_HAVE_DWARF2_CFI_ASM=1 -o
→ /tmp/demo-gfx90c-68a3a2.o -x hip demo.cpp
```

This expanded command can be obtained by passing the -v flag to hipcc. The flag stands for verbosity and will print all the commands being invoked and the environment variables being used. Now, we can find some interesting flags in the above command.

- -triple amdgcn-amd-amdhsa: This is specifying the LLVM target triple. <sup>19</sup> Target triples consist information about the architecture, vendor, OS, platform, ABI and so on.
- -aux-triple x86\_64-pc-linux-gnu: This is the auxiliary target triple. In this case, it refers to the host system's triple. Since I'm using a 64-bit Linux machine, my target triple is x86\_64-pc-linux-gnu.
- -aux-target-cpu x86-64: This is a CUDA and HIP specific flag passed in to keep track of the host CPU.
- -target-cpu gfx90c: This specifies the target AMD GPU for which the code is being compiled. The exhaustive list and more documentation can be found in the LLVM docs.<sup>20</sup>
- -mlink-builtin-bitcode: This flag is repeated a bunch of times, and is followed by AMD GPU bitcode files. These files contain the implementations for the HIP builtins.
- -internal-isystem: This flag is used to add directories to internal system include search paths.

In the case that you don't have ROCm toolchain present, HIPCC detects whether you have nvcc installed on your machine. If you do, then it uses nvcc to generate code for NVIDIA GPU. The expanded nvcc is much shorter compared to its clang counterpart.



Figure 1: ROCm ecosystem with all the major components.

#### 5.4 Example

Due to the need for compatibility with nvcc, HIP code is very similar to CUDA code. A lot of the syntax is similar and so are language specific identifiers. This allows for easy interoperability with CUDA. In fact, HIPIFY is just a Perl script (also available as a Python script) which performs text operations on the CUDA code to convert it to HIP.

#### 5.4.1 HIP kernel

An example kernel would be as follows.

```
__global__ void compute(int *array, int *count, int value) {
           int index = threadIdx.x + blockIdx.x * blockDim.x;
3
            int updateValue;
           if (index % 2 == 1) {
5
                    updateValue = value;
           } else {
7
                    updateValue = value - 3;
           }
10
            array[index] += updateValue;
11
            atomicAdd(count, 1);
12
13
   }
```

In the above kernel, you can identify the uses of threadIdx.x, blockIdx.x and blockDim.x if you're familiar with CUDA code. In HIP code as well, these variables denote the same thing. Moreover, even the builtins, like atomicAdd, possess the same name as their CUDA counterpart.

#### 5.4.2 HIP API

The HIP APIs which are used to copy data, call kernels and so on, are also similarly named to their CUDA equivalent. The only difference is that the functions in the API start with the hip prefix rather than the cuda prefix of their CUDA counterparts. The same is also true for HIP enums and types. We can observe it in the following example code, which calls the compute kernel we defined above.

```
#include <hip/hip_runtime.h>
    __global__ void compute(int *array, int *count, int value) { ... }
3
   int main(int argc, char *argv[]) {
5
6
       int *d_array;
       hipMalloc(&d_array, SIZE * sizeof(*d_array));
       int h_array[SIZE] = { ... };
9
       hipMemcpy(d_array, h_array, SIZE * sizeof(*h_array), hipMemcpyHostToDevice);
10
11
       int *d_count;
12
       hipMalloc(&d_count, sizeof(*d_count));
13
       hipMemset(d_count, 0, sizeof(*d_count));
14
15
       compute<<<1, SIZE>>>(d_array, d_count, 7);
16
17
       hipDeviceSynchronize();
18
       int h result[SIZE]:
19
20
       hipMemcpy(h_result, d_array, SIZE * sizeof(*d_array), hipMemcpyDeviceToHost);
21
22
   }
```

#### 6 LLVM

LLVM is a compiler framework/infrastructure built with extensibility in mind. LLVM modularized multiple aspects and stages of compilation. LLVM can be mainly divided into 2 parts, the frontend and the backend.

#### 6.1 Frontend

The main responsibility of the frontend is to handle all the steps before the machine code generation. However, practically speaking, not everything before machine code generation is completely considered part of the frontend. The main stages of the frontend can be classified as follows.

- Parse command-line arguments: All the command-line flags/arguments are supposed to be parsed by the frontend. We need to modify a little bit of the frontend so that we can add a new flag for GPU thread sanitization (-fgpu-sanitize=thread). We cannot reuse the existing thread sanitization flag (-fsanitize=thread) because it is meant to instrument CPU code. We may sometimes want to just instrument the GPU code without instrumenting the GPU code, in which case we should use the GPU specific flag.
- Tokenize and parse the code: It is also the frontend's responsibility to tokenize and parse the code. Hence, any syntax error would, thus, be detected by the frontend. Moreover, any parsing error, which could include unused variables or type mismatch, would also be detected by the frontend.
- MLIR generation: Post parsing, the frontend should generate the MLIR<sup>21</sup> (Multi-level Intermediate Representation) code from the input source. This MLIR code will then be passed on to the backend. MLIR code can be seen as the frontend and the backend's communication language.

#### 6.2 Backend

The LLVM backend is primarily responsible for transforming the MLIR code, performing optimizations and finally generating machine code for the target architecture. All the instrumentation for ThreadSanitizer (or for that matter, any other sanitizer) is done in the backend. The main stages of the backend can be classified as follows.

- MLIR transformations: MLIR transformations can be seen as operations which take in MLIR code and output different MLIR code (or loosely speaking, some other level IR code). These usually consist of all sorts of optimization and instrumentation passes. And this is where thread sanitizer also comes in play.
- Machine-code generation: This is the part where the MLIR is finally lowered down to machine-code. This process also consists of multiple passes, like instruction selection, register allocation, architecture-specific optimization passes and so on. Thanks to LLVM's modular architecture, we do not need to touch the machine-code generation pass for adding thread sanitizer support.

#### 6.3 Linking

Once the backend generates the machine code, the LLVM linker (11d) links the generated code with the relevant libraries and the runtime. For C/C++ code, these libraries usually are libc and libc++. These libraries are mostly platform dependent. Other languages (like Rust and Go) have their own set of runtime libraries which they link to.

In case of HIP code, as we observed in the expanded LLVM command generated by hipcc, we link with host HIP libraries (which contain implementations for the HIP APIs) and with device libraries as well. These device libraries also contain the ASAN (address sanitizer) runtime libraries (you can find them at amd/device-libs/asanrtl/ in the AMD's LLVM fork<sup>22</sup>). Similarly, the

thread sanitizer also has a runtime library which contains implementations for all the hooks. which get inserted by the backend. During the linking stage this runtime library gets linked with the instrumented binary.



Figure 2: Compilation lifecycle when using LLVM.

#### 6.4 MLIR

MLIR is LLVM's intermediate language. All the different intermediate languages in LLVM are implemented as dialects of MLIR. This MLIR code is architecture and programming language agnostic. For example, the LLVM MLIR code for both host and device code is the same. You can confirm this by looking through the table on the next page.

Most of the optimization and transformation passes are performed over MLIR code. The Thread-Sanitizer also inserts all the instrumentation hooks at the MLIR level. As an example, we can see how the following HIP kernel gets compiled to MLIR and the MLIR gets instrumented by Thread-Sanitizer.

Table 1: Effect of ThreadSanitizer instruementation on MLIR.



Table 2: Comparison of MLIR generated from HIP code and C code.

```
HIP kernel code
                                                                                                                                                                                                                                                         C code (on the host)
                           _global__ void fibonacci_hip(int *result, int n) {
                                                                                                                                                                                                            void fibonacci_host(int *result, int n) {
Source code
                                   result[0] = 1;
                                                                                                                                                                                                                       result[0]
              2
                                                                                                                                                                                                   2
                                   result[1] = 1;
                                                                                                                                                                                                                        result[1]
              3
                                                                                                                                                                                                   3
                                   for (int i = 2; i < n; i++) {
                                                                                                                                                                                                                        for (int i = 2; i < n; i++) {
                                              result[i] = result[i - 1] + result[i - 2];
                                                                                                                                                                                                                                  result[i] = result[i - 1] + result[i - 2];
              6
                                                                                                                                                                                                   6
              7
                                                                                                                                                                                                   7
                      }
                                                                                                                                                                                                          }
              8
                                                                                                                                                                                                   8
                     define dso_local void @_Z14fibonacci_hostPii(ptr noundef %0, i32 noundef %1)
                                                                                                                                                                                                              2
3
4
5
6
7
8
9
                                                                                                                                                                                                10:

%11 = load i32, ptr %5, align 4

%12 = load i32, ptr %4, align 4

%13 = icmp slt i32 %11, %12

br i1 %13, label %14, label %35
                                                                                                                                                                                                                                                                                                                   ; preds = %32, %2
                                                                                                                                                                                                                                                                                                                   ; preds = %10
                                                                                                                                                                                                               4:

%15 = load ptr, ptr %3, align 8

%16 = load i32, ptr %5, align 4

%17 = sub nsw i32 %16, 1

%18 = sext i32 %17 to i64
                                                                                                                             ; preds = %39, %2
                          7:

%18 = load i32, ptr %10, align 4

%19 = load i32, ptr %9, align 4

%20 = icmp slt i32 %18, %19

br i1 %20, label %21, label %42
                                                                                                                                                                                                              %18 = sext i32 %17 to i64
%19 = getelementptr inbounds i32, ptr %15, i64 %18
%20 = load i32, ptr %19, align 4
%21 = load ptr, ptr %3, align 8
%22 = load i32, ptr %5, align 4
%23 = sub nsw i32 %22, 2
%24 = sext i32 %23 to i64
%25 = getelementptr inbounds i32, ptr %21, i64 %24
%26 = load i32, ptr %25, align 4
%27 = add nsw i32 %20, %26
%28 = load ptr, ptr %3, align 8
%29 = load i32, ptr %5, align 4
%30 = sext i32 %29 to i64
%31 = getelementptr inbounds i32, ptr %28, i64 %30
store i32 %27, ptr %31, align 4
br label %32
                      21:

%22 = load ptr, ptr %8, align 8

%23 = load 132, ptr %10, align 4

%24 = sub nsw 132 %23, 1

%25 = sext 132 %24 to 164
                                                                                                                              ; preds = %17
                          %25 = sext i32 %24 to 164
%26 = getelementpt inbounds i32, ptr %22, i64 %25
%27 = load i32, ptr %26, align 4
%28 = load ptr, ptr %8, align 8
%29 = load i32, ptr %10, align 4
%30 = sub nsw i32 %29, 2
%31 = sext i32 %30 to i64
%32 = getelementptr inbounds i32, ptr %28, i64 %31
%33 = load i32, ptr %32, align 4
%34 = add nsw i32 %27, %33
%35 = load ptr, ptr %8, align 8
%36 = load i32, ptr %10, align 8
%36 = load i32, ptr %10, align 4
%37 = sext i32 %36 to i64
%38 = getelementptr inbounds i32, ptr %35, i64 %37
store i32 %34, ptr %38, align 4
br label %39
                                                                                                                                                                                                                                                                                                                       ; preds = %14
                                                                                                                                                                                                               %33 = load i32, ptr %5, align 4
%34 = add nsw i32 %33, 1
store i32 %34, ptr %5, align 4
br label %10, !llvm.loop !6
                           br label %39
                                                                                                                                                                                                            35:
                                                                                                                                                                                                                                                                                                                   ; preds = %10
                                                                                                                                                                                                                 ret void
                                                                                                                                                                                                           }
                                                                                                                             : preds = %21
                           %40 = load i32, ptr %10, align 4
%41 = add nsw i32 %40, 1
store i32 %41, ptr %10, align 4
br label %17, !llvm.loop !14
                                                                                                                              ; preds = %17
                      ret void
                       42:
```

#### 6.5 ThreadSanitizer

ThreadSanitizer<sup>23</sup> was developed by the compilers team at Google. The main purpose of Thread-Sanitizer is to detect races in programs. There are mainly two ways to go about detecting races, through static analysis or through dynamic analysis. ThreadSanitizer goes with the latter one, i.e. it is a dynamic race detector. Therefore, it analyzes the execution trace of a program and depending on the accesses it records during the execution, it is able to determine if there were any racy accesses in that particular execution. The issue with dynamic data race detection is that any nascent racy code, which did not execute during the tracing, might be missed.

#### 6.5.1 Instrumentation

For us to be able to detect races, we need to first gather information about all the accesses. This is done through instrumenting the binary and adding hooks for all accesses. This way, we can detect racy accesses on the fly while the program is executing. To do so, we have a multitude of hooks. The ones which are the most relevant for us are listed below.

- \_\_tsan\_read(void \*addr) variants: These hooks are inserted before any memory read. These hooks are supposed to record that the memory pointed to by addr was read from. There are multiple versions of this hook depending on the size of the read, namely \_\_tsan\_read1, \_\_tsan\_read2, \_\_tsan\_read4, \_\_tsan\_read8 and so on.
- \_\_tsan\_write(void \*write) variants: These hooks are inserted any memory write. These hooks are supposed to record that the memory pointed to by addr was written to. There are multiple versions of this hook depending on the size of the write, namely \_\_tsan\_write1, \_\_tsan\_write2, \_\_tsan\_write4, \_\_tsan\_write8 and so on.
- \_\_tsan\_func\_entry(void \*pc): This hook is inserted at the start of any function which is supposed to be instrumented by ThreadSanitizer. This hook is supposed to record that a function stack frame was pushed. The pc here stands for the program counter, which actually points to the function's address. This is helpful for printing the stack trace in the report when a racy access occurs.
- \_\_tsan\_func\_exit(): This hook is inserted at the end of any function which is supposed to be instrumented by ThreadSanitizer. This hook is supposed to record that a function stack frame was popped.
- \_\_tsan\_atomic variants: These hooks are inserted before any atomic operations. There are multiple versions of this hook, both in terms of the size of the operands and the operation of itself. Some examples are \_\_tsan\_atomic8\_compare\_exchange\_val, \_\_tsan\_atomic128\_fetch\_add, \_\_tsan\_atomic32\_store and so on. The correct hook is chosen depending on the write size and the atomic operation being performed.

Apart from these, there are multiple other hooks, but they are not that crucial to understanding how ThreadSanitizer works. All of these hooks get inserted by the backend during the compilation and the implementations for all these hooks are provided in a separate runtime library, which gets linked to the target binary in the linking stage.

#### 6.5.2 Algorithm

The race detection algorithm is pretty straightforward. It linearizes all the accesses and uses a scalar clock to keep track of access times. For any access, it checks it was a "racy access".

But before we go any further, we need to define what qualifies as a race. Generally speaking, a race occurs when there is at least one concurrent write with another concurrent read/write to the same memory. This is the definition which we will also use when talking about races in the context of ThreadSanitizer.

Now, to keep track of accesses, we use something called a **shadow state**.<sup>24</sup> A shadow state consists of n shadow words. Here n is a configurable number, which can take the values 2, 4 or 8. Every aligned 8-byte word of the application memory is mapped into such n shadow words using direct address mapping. This means that the shadow memory address can be obtained by just performing arithmetic operations on the application memory address, without any lookup table. This makes the instrumented binary run much faster.

Let us look at what a **shadow word** is. A shadow word is a 64-bit object which is used to store the access information. It consists of the following fields.

- Thread ID (16 bits, configurable): This is supposed to store the thread which accessed the memory.
- Scalar clock (42 bits, configurable): This is supposed to store the scalar clock's time when the access was performed.
- IsWrite (1 bit): This field stores the information whether the access was a read or a write.
- Access size (2 bit): This field stores how many bytes were accessed (the possible values are 1, 2, 4 or 8 bytes),
- Address offset (3 bits): This field stores the offset of the accessed memory in the 8-byte word application memory corresponding to this shadow word. The possible values are from 0 to 7.

Now that we have a way to keep track of the accesses, we can move on to the algorithm. The algorithm can be defined as a **state machine**, which updates the shadow state at every access. Hence, whenever an access happens, that access' shadow word is added to the shadow state. Then the state machine iterates over all the shadow words stored in the shadow state. If any one of the old shadow words constitutes a race with the new shadow word, then a warning message is printed. The new shadow word gets inserted in place of an empty shadow word or in place of a shadow word that *happened-before* the new one. If no place for insertion is found, then one random shadow word gets evicted. All the accesses to the shadow words are atomic.

The pseudo code for the algorithm is as follows.

#### Algorithm 1: Handling memory access

```
Input: addr: uint64_t, tid: uint16_t, is write: bool, size: uint8_t, pc: uint64_t
   Output: void
 1 Function HandleMemoryAccess(addr,\ tid,\ is\ write,\ size,\ pc):
      shadow \ address = MapApplicationToShadow(addr);
      IncrementThreadClock(tid);
 3
      LogEvent(tid, pc);
 4
      new \quad shadow \quad word = \{tid, \, CurrentClock(tid), \, is \quad write, \, size, \, addr \, \& \, 7\};
 5
      store \ word = new \ shadow \ word;
 6
      for i \leftarrow 0 to N do
 7
         UpdateOneShadowState(shadow address, i, new shadow word, store word);
 8
      end
 9
      if store word then
10
          /* Evict a random shadow word */
          shadow \ address[Random(N)] = store \ word;
                                                                                     // Atomic
11
12
      end
```

The above function handles the access before passing it to the state machine. It takes care of incrementing the clock, logging the event (in a thread-local circular buffer for recovery later), creating a new shadow word for the access and calling UpdateOneShadowState to check if this access is racy and if there needs to be any eviction. Now let us see how UpdateOneShadowState is defined.

#### Algorithm 2: State machine for updating shadow state

```
Input: shadow address: uint64_t, i: uint8_t, new shadow word: ShadowWord,
          store \ word: ShadowWord
  {f Output:}\ store\_word: {f ShadowWord}
1 Function
   UpdateOneShadowState(shadow address, i, new shadow word, store word):
      idx = (i + new\_shadow\_word.offset) \% N;
2
      old \quad shadow \quad word = shadow \quad address[idx]
3
                                                                             // Atomic
     if old shadow word == 0 then
4
                                                              // The old state is empty
5
         if store word then
            StoreIfNotYetStored(shadow address[idx], store word);
 6
         end
 7
         return
8
     end
9
     if AccessedSameRegion(old shadow word, new shadow word) then
10
         if SameThreads(old shadow word, new shadow word) then
11
            pass;
12
         end
13
14
         else
                // Different threads
            if not HappensBefore(old shadow word, new shadow word) then
15
               ReportRace(old shadow word, new shadow word);
16
            \mathbf{end}
17
         end
18
      else if AccessedIntersectingRegions(old_shadow_word, new_shadow_word)
19
         if not SameThreads(old shadow word, new shadow word) then
20
            if not HappensBefore(old shadow word, new shadow word) then
21
               ReportRace(old shadow word, new shadow word);
22
            end
23
         end
      else
             // Regions did not intersect
25
26
      pass;
                                                                         // Do nothing
27
     end
```

#### Algorithm 3: Helper function to set store word

UpdateOneShadowState processes the new shadow word by checking if it can be inserted into the shadow state. Moreover, depending on the information in the shadow word, it decides whether to report a data race or not. This decision is made through multiple checks, like checking whether the accesses are from different threads, whether the accesses are in the same or intersecting regions and whether there is a happens-before relationship between the accesses.

The happens-before<sup>25</sup> relationship is determined by the locking patterns. If a lock was taken on a particular memory location, then all the accesses before the lock is unlocked will be considered to happen before any accesses after the lock. If there is such a happens-before ordering between two accesses, then theses two accesses can never lead to a data race, since they aren't concurrent.

#### 7 Work

In this section, I highlight the work done throughout the project and the challenges I faced while working on the project. It is important to go over these challenges along side the work so as to better understand the decisions taken.

#### 7.1 Building

The first challenge was with building the code. LLVM has one of the largest open source codebases. It has around 30 million source lines of code. This along with all the AMD code leads to a huge project and building it requires significant resources and time.

During the beginning, I built LLVM's debug build with all the extra projects enabled. This led to compilation times of half an hour with all 8 cores of my laptop running at 100%. It also led to multiple instances of out-of-memory (OOM) crashes, overflowing my 32GB RAM. Finally, even after the builds did proceed, they weren't able to reach completion since I ran out of disk space. The incomplete build took more than 100GB of disk space, post which my disk ran out of space and I had to prune the entire build.

The solution was to only build 11vm and 11d, not building any extra projects (this can be set by LLVM\_ENABLE\_PROJECTS compilation variable). Along with these, building in release mode also led to reduction in space. The final size of the build directory after using these flags was approximately 6GB, which is more than 16x less than the former size. The final build command for LLVM, along with building the device-libs was as follows.

Here, AMD\_LLVM\_PROJECT\_ROOT is the directory where AMD's fork of LLVM<sup>22</sup> was cloned. Along with compiling LLVM, we also need to build the hipcc compiler. Once we have built hipcc, we can invoke it using the command discussed in HIPCC. There is also AMD's comgr which stands for Code Object Manager. It allows a programmatic interface to compiling code in forms of actions. More about it in AMDGCN.

#### 7.2 XNACK

Now, the approach consisted of seeing how the address sanitizer for AMD GPUs works and then use that knowledge to build the thread sanitizer. But when compiling with address sanitizer on my integrated Radeon GPU, I was facing a compilation error as follows.

After digging deeper, I found that gfx90c:xnack- and gfx90c:xnack+ are actually GPU target architectures for the HIP code. The gfx90c is the GPU series and xnack stands for a feature of the runtime, known as XNACK (xnack+ means that XNACK is enabled, xnack- means that XNACK is disabled). There is not much documentation on XNACK from AMD's side at all (which has been a constant problem throughout the project for other topics as well), but there is a blog 26 which explains XNACK in significant detail and talks about the techniques to enable it as well.

XNACK is a feature on AMD GPUs which is supposed to make managed memory accesses (in HIP code) os unified shared memory (USM) accesses (in SYCL code) very fast. In case of managed memory (or unified shared memory), a programmer can access memory that is on the host's

memory space and has not been allocated on the device memory space, inside device code. This way, CPU and GPU memory accesses can be freely mixed together and the runtime will handle moving all the necessary data from/to the device, invisible to the programmer.

XNACK allows the GPU to retry memory accesses after a page fault when the accessed data does not exist in the VRAM. This is needed for on-demand page migration between the host and the GPU. This also allows memory copying to happen automatically (on integrated GPUs, no actual copying takes place).

Without XNACK, HIP's shared memory operated in a degraded mode, i.e. the memory will not automatically be migrated to/from the device based on access patterns. In this sense, the managed memory (or unified shared memory) behaves a lot like host pinned memory, where every access from the GPU is a transfer over the PCIe bus. Without data prefetching, the code becomes very slow, and there has been degradation observed of upto 4000%.

According to AMD's official documentation, <sup>27</sup> XNACK can be enabled with setting the HSA\_XNACK environment variable to 1. This environment variable is required at the kernel runtime to enable page migration. To check if XNACK is enabled or not, we can run the rocminfo program and check the output.

```
$ /opt/rocm/bin/rocminfo | grep "Name:"
                                 AMD Ryzen 9 4900HS with Radeon Graphics
        Marketing Name:
                                 AMD Ryzen 9 4900HS with Radeon Graphics
        Vendor Name:
                                 CPU
                                 gfx90c
        Name:
        Marketing Name:
                                 AMD Radeon Graphics
        Vendor Name:
                                 AMD
                                          amdgcn-amd-amdhsa--gfx90c:xnack-
                Name:
$ HSA_XNACK=1 /opt/rocm/bin/rocminfo | grep "Name:"
        Name:
                                 AMD Ryzen 9 4900HS with Radeon Graphics
        Marketing Name:
                                 AMD Ryzen 9 4900HS with Radeon Graphics
        Vendor Name:
                                 CPU
        Name:
                                 gfx90c
                                 AMD Radeon Graphics
        Marketing Name:
        Vendor Name:
                                 AMD
                                          amdgcn-amd-amdhsa--gfx90c:xnack+
```

However, just setting this environment variable may not be enough. The Linux kernel disables XNACK for some GPU series by default due to it being buggy in some cases. Hence, to enable XNACK in such cases, we need to set amdgpu.noretry (kernel parameter) to 0, so that XNACK is allowed by the kernel. This setting can be added by either modifying the boot command line during the GRUB menu, or by adding a config file setting the parameter in the /etc/modprobe.d.

```
$ cat /etc/modprobe.d/amdgpu-xnack.conf
options amdgpu noretry=0
```

This allowed me to be able to use XNACK on my machine's integrated GPU, which could not be directly enabled by setting the HSA\_XNACK environment variable.

#### 7.3 AMDGCN

AMD GPU code compiles to AMDGCN assembly (AMD Graphics Core Next<sup>28</sup>). The AMDGCN assembly is slightly different for different GPU series. Hence, AMDGCN assembly code for a particular GPU may not run on another GPU, despite both the GPUs using AMDGCN assembly.

#### Source code

#### Un-instrumented AMDGCN assembly

```
s_mov_b32 s33, 0
s_add_u32 flat_scratch_lo, s10, s15
s_addc_u32 flat_scratch_hi, s11, 0
s_add_u32 s0, s0, s15
s_addc_u32 s1, s1, 0
s_load_dwordx2 s[s:9], s[6:7], 0x0
s_mov_b64 s[4:5], src_private_base
s mov b32 s6. 32
                                                                                                            // 00000001C00: BEA10080
                                                                                                            // 00000001C04: 80660F0A
// 00000001C08: 8267800B
                                                                                                           // 00000001C08:
// 00000001C0C:
                                                                                                                                                           80000F00
                                                                                                                   00000001C1C:
000000001C1C:
000000001C1C:
 s_mov_b32 s6, 32
                                                                                                            // 00000001C20:
                                                                                                                                                          BE8600A0
 s_lshr_b64 s[4:5], s[4:5], s6
                                                                                                            // 000000001C24:
                                                                                                                                                          8F840604
s_lshr_b64 s[4:5], s[
s_mov_b32 s10, s4
s_mov_b32 s6, 0
s_mov_b32 s7, s10
s_mov_b32 s7, s10
s_mov_b32 s5, s10
v_mov_b32_e32 v0, s6
v_mov_b32_e32 v1, s7
s_wait_nt_lskmcnt(0)
                                                                                                            // 00000001C28:
                                                                                                                                                          BE8A0004
                                                                                                           // 00000001C28: BE8A0004

// 00000001C20: BE860080

// 00000001C30: BE87000A

// 00000001C34: BE84008A

// 00000001C38: BE85000A

// 00000001C38: 7E000206

// 00000001C40: 7E020207
v_mov_032_e32_v1, s/
s_waitcnt [gkmcnt(0)
v_mov_b32_e32_v2, s8
v_mov_b32_e32_v3, s9
flat_store_dwordx2_v[0:1], v[2:3]
v_mov_b32_e32_v1, s6
v_mov_b32_e32_v1, s7
flat_load_dwordx2_v[2:3], v[0:1]
v_mov_b32_a32_v1, s7
                                                                                                             // 000000001C44: BF8CC07F
                                                                                                             // 000000001C48: 7E040208
                                                                                                            // 00000001C48: 7E060209

// 00000001C50: DC740000 00000200

// 00000001C58: 7E000206

// 00000001C5C: 7E020207
                                                                                                           // 00000001C58: DE740000 00000200

// 000000001C58: 7E000206

// 00000001C60: DC540000 02000000

// 00000001C68: 7E000204
 v_mov_b32_e32 v0, s4
v_mov_b32_e32 v1, s5
                                                                                                            // 00000001C6C: 7E020205
v_mov_b32_e32 v1, s5
s_waitcnt vmcnt(0) lgkmcnt(0)
flat_store_dwordx2 v[0:1], v[2:3]
v_mov_b32_e32 v0, s4
v_mov_b32_e32 v1, s5
flat_load_dwordx2 v[0:1], v[0:1]
                                                                                                             // 000000001C70: BF8C0070
                                                                                                           // 00000001C7: BF8C0070
// 00000001C7: D740000 00000200
// 00000001C7: 7E000204
// 000000001C8: 7E020205
// 00000001C84: D5640000 0000000
// 00000001C85: 7E0402AA
v_mov_b32_e32 v2, 42
s_waitent vment(0) lgkment(0)
flat_store_dword v[0:1], v2
                                                                                                             // 00000001C90: BF8C0070
                                                                                                           // 00000001C94: DC700000 00000200
// 00000001C9C: BF810000
 s_endpgm
```

#### Instrumented AMDGCN assembly

```
// 00000002400: BEA000FF 00000C00

// 00000002408: BEA10080

// 0000000240C: 8060F0A

// 0000000241C: 8267800B

// 00000002418: 82018001
                                                                                                                                                                                                                                                                                                                                                                                                                                                 // 0000000241C: D28A0003 0001000E
// 00000002424: D28A0003 0001020D
// 00000002424: D28A0003 0001040C
                                                                                                                                                                                                                                                                                                                                                                                                                                               // 00000002426: D28A0003
// 00000002434: D28A0003
// 00000002438: D28A0003
// 00000002448: D28A0003
// 00000002448: D28A0003
// 00000002450: D28A0003
// 00000002450: D28A0003
// 00000002460: BF8CCOTF
// 000000002460: BF8CCOTF
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               BESA0108

D28A0003 0001060A

D28A0003 0001080B

D28A0003 00010A04

D28A0003 00010C05

C0060203 00000000

BFSCCOTF

D28A0003 00010E08
                                                                                                                                                                                                                                                                                                                                                                                                                                               // 00000002464: B28A0003
// 00000000246C: D28A0003
// 00000002474: BE900188
// 00000002478: BE880006
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   D28A0003 00011009
                                                                                                                                                                                                                                                                                                                                                                                                                                          // 00000002478: BE880006
// 00000002476: BE860007
// 00000002480: BE890010
// 00000002488: BE870011
// 00000002488: BE870011
// 00000002488: 80080908
// 00000002486: 82060706
// 00000002490: BE890006
// 00000002491: DE840003 00011208
// 00000002494: D2840003 00011409
// 00000002494: D2840003 00011409
// 00000002494: BE890006
// 000000002484: BE750102
// 000000002488: BE750122
// 000000002488: BE750100
                                                                                                                                                                                                                                                                                                                                                                                                                                            // 000000002484: BE901C00
// 00000002488: 8010F10 0000000
// 00000002480: 8211FF11 0000000
// 000000024C0: 8211FF11 0000000
// 000000024C0: BE960102
// 000000024C0: BE860094
// 000000024B1: D120002 00020406
// 000000024B2: D1120002 00020406
// 000000024B2: D1120001 00020206
// 000000024B2: D1202001F 040A0300
// 000000024F0: E070014 21001F00
// 000000024F0: E070014 21001F00
// 000000024F0: E070014 21001F00
                                                                                                                                                                                                                                                                                                                                                                                                                                                                       0000000024FC
                                                                                                                                                                                                                                                                                                                                                                                                                                                                          000000002500: BE820116
                                                                                                                                                                                                                                                                                                                                                                                                                                                                          000000002504:
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   7E000301
                                                                                                                                                                                                                                                                                                                                                                                                                                                                   00000002568: BESELEIU
00000002550C: 50500014 21001F00
00000002514: BEA221C1
000000002518: ED500010 21000000
00000002520: BEFE0122
0000000025251: BEFE0122
000000002528: D2890014 00010F00
000000002530: D2890015 00011100
000000002538: D2890015 0001100
000000002538: D2890005 00011000
                                                                                                                                                                                                                                                                                                                                                                                                                                                                       000000002508: BE9E1E10
                                                                                                                                                                                                                                                                                                                                                                                                                                            // 000000002530: D2890015 00011100
// 000000002538: D2890015 00011000
// 000000002540: D2890005 00010000
// 00000002560: D2890005 00011300
// 00000002550: D2890000 00011500
// 00000002550: D289000 00011500
// 000000025560: D289000 00010700
// 00000002560: D289000 00010700
// 00000002560: D289000 00010500
// 00000002570: D289000 00010500
// 00000002578: D289000 00010100
// 00000002581: B28900E 0010100
// 00000002584: E8500160
// 00000002584: E850010
        v_readlane_b32 s8, v0, 9
v_readlane_b32 s10, v0, 10
v_readlane_b32 s10, v0, 3
v_readlane_b32 s11, v0, 4
v_readlane_b32 s13, v0, 1
v_readlane_b32 s13, v0, 1
v_readlane_b32 s13, v0, 1
v_readlane_b32 s14, v0, 0
s_mov_b64 s[16:17], src_private_base
s_mov_b32 s6, 32
s_lshr_b64 s[16:17], s[16:17], s6
s_mov_b32 s7, s16
s_mov_b32 s18, 0
s_mov_b32 s19, s7
s_mov_b32 s16, 8
                                                                                                                                                                                                                                                                                                                                                                                                                                          // 00000002588: BF900610
// 00000002588: BE870010
// 00000002590: BE820000
// 00000002590: BE920000
// 00000002594: BE930007
// 00000002598: BE900088
// 00000002598: BE910007
// 00000002580: BE910007
// 00000002580: TB000212
// 00000002581: TB020213
// 00000002581: TB020213
// 00000002581: TB020213
// 00000002581: TB00212
// 00000002581: TB00212
// 00000002581: TB00212
// 00000002581: TB00210
// 00000002581: TB00210
// 00000002581: TB002010
s.lahr_b64 s[16:17], s[16:17], s6
s.mov_b32 s17, s16
s.mov_b32 s19, s7
s.mov_b32 s19, s7
s.mov_b32 s17, s7
s.mov_b32 s17, s7
v.mov_b32_e32 v0, s18
v.mov_b32_e32 v0, s18
v.mov_b32_e32 v1, s19
v.mov_b32_e32 v2, s20
v.mov_b32_e32 v0, s18
v.mov_b32_e32 v0, s18
v.mov_b32_e32 v0, s18
v.mov_b32_e32 v1, s19
jiat_load_dwordx2 v[2:3], v[0:1]
v.mov_b32_e32 v1, s17
s.waitcnt vmcnt(0) lgkmcnt(0)
fiat_store_dwordx2 v[0:1], v[2:3]
v.mov_b32_e32 v1, s17
s.waitcnt vmcnt(0) lgkmcnt(0)
fiat_store_dwordx2 v[0:1], v[0:1]
s.waitcnt vmcnt(0) lgkmcnt(0)
buffer_store_dword v1, s17
fiat_load_dwordx2 v[1:2], v[0:1]
s.waitcnt vmcnt(0) lgkmcnt(0)
buffer_store_dword v2, off, s[0:3], s33 offset:28
v.mov_b32_e32 v0, v1
v.lshrrev.b64 v[1:2], s6, v[1:2]
s.getpc_b64 s[6:17]
s.add_u32_s16, s16, 0
s.addc_u32_s16, s16, 0
s.addc_u32_s17, s17, 0
s.mov_b44_s[2:2:3], s[2:3]
s.mov_b44_s[2:3], s[2:3]
s.mov_b44_s[2:3], s[2:2:3]
s.mov_b44_s[2:3], s[2:2:3]
s.mov_b44_s[2:3], s[2:2:3]
s.mov_b44_s[2:3], s[2:2:3]
s.mov_b44_s[2:3], s[2:2:3]
s.mov_b44_s[2:3], s[2:3]
s.waitcnt vmcnt(0)
v.readlane_b32_s8, v2, 9
v.readlane_b32_s8, v2, 9
v.readlane_b32_s8, v2, 9
v.readlane_b32_s8, v2, 0
v.readlane_b32_s8, v2, 0
v.readlane_b32_s1, v2, 1
v.readlane_b32_s1, v2, 1
v.readlane_b32_s1, v2, 1
v.readlane_b32_s1, v2, 1
v.readlane_b32_s1, s2; 1
s.mov_b44_s[2:3], s[2:3]
s.mov_b44_s[2:3], s[2:3]
s.mov_b44_s[2:3], s[2:3]
s.mov_b44_s[2:3], s[2:3]
s.waitcnt vmcnt(0)
v.readlane_b32_s1, v2, 1
v.readlane_b32_s1, s2; 1
s.mov_b44_s[2:3], s[2:3]
s.mov_b44_s[2:3], s[2:3]
s.m
                                                                                                                                                                                                                                                                                                                                                                                                                                          // 000000025C8: 7E000210
// 000000025CC: 7E020211
// 000000025C0: BF8C0070
// 000000025D4: DC740000 00000200
// 000000025D5: FF8000210
// 000000025ED: 7E020211
// 000000025ES: DF800070
// 000000025ES: BF8C0070
// 000000025F0: E0700018 21000100
// 000000025F0: E0700018 21000100
// 000000025F0: E0700010 21000200
// 000000025F0: E0700010 21000200
// 000000025F0: E0700010 21000200
// 0000000025F0: E0700010 21000200
// 0000000025F0: E0700010 21000200
// 0000000025F0: E0700010 21000200
                                                                                                                                                                                                                                                                                                                                                                                                                                                                       000000002608: D2900001 00020206
                                                                                                                                                                                                                                                                                                                                                                                                                                                                   00000002608: D2900001 00020206
00000002610: BE90100 00000000
00000002614: 8010FF10 0000000
00000002616: 8211FF11 00000000
000000002624: BE960102
000000002628: BE960102
000000002620: BE800114
000000002630: BE89116
000000002634: BE981E10
000000002638: E0500018 21000000
000000002640: E0500018 21000000
                                                                                                                                                                                                                                                                                                                                                                                                                                                                       000000002648: E0500014 21001F00
                                                                                                                                                                                                                                                                                                                                                                                                                                                                       000000002650: BEA221C1
000000002654: E0500010 21000200
                                                                                                                                                                                                                                                                                                                                                                                                                                                                       00000000265C: BEFE0122
                                                                                                                                                                                                                                                                                                                                                                                                                                                                     00000002660: BF80127
000000002660: BF800F70
000000002664: D2890004 00010802
00000002664: D2890005 0001002
00000002674: D2890008 00011302
000000002676: D2890009 00011502
000000002684: D2890000 00010702
00000000268C: D289000
                                                                                                                                                                                                                                                                                                                                                                                                                                          // 000000022834: D2890000 00010502
// 000000002894: D2890000 00010502
// 00000002845: D2890000 00010302
// 00000002644: D2890000 00010102
// 00000002644: D2890000 00010102
// 00000002667: T60402AA
// 00000002680: D6700000 00000200
// 00000002681: BE901000
// 00000002661: BE960102
// 00000002661: BE960102
// 00000002601 BE940100
// 00000002602 BE820114
// 00000002602 BE820116
// 00000002602 BE981B10
// 00000002602 BE981B10
// 00000002602 BE9822011
// 00000002602 BE9822011
                                                                                                                                                                                                                                                                                                                                                                                                                                                                       00000000268C: D289000B
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               00010502
                                                                                                                                                                                                                                                                                                                                                                                                                                                 // 0000000026EC: BEFE0122
// 0000000026F0: BF810000
```

Initially, I wanted to look through the AMDGCN assembly of the code being compiled so as to understand how the accesses are performed and how the instrumentation would affect the final code. There is not an established CLI toolchain for disassembling and/or analyzing AMDGCN code. But fortunately, there is AMD's comgr. It is a set of libraries which help you manipulate code by programmatically performing code transformations like linking, compiling, assembling, disassembling and so on. Using the comgr, I wrote a helper script which compiles HIP code to AMDGCN assembly and prints the disassembly. Using that script, we have the disassembly (see the previous page) for a trivial function pre-instrumentation and post-instrumentation.

As you can clearly see, AMDGCN is very low-level, and it is hard to find any semblance of any higher level concept (like threadIdx.x or a function call) from the assembly. This leads to the conclusion that all of the analysis and hooking needs to be done at the LLVM MLIR level only.

#### 7.4 Testing

Another problem occurred during testing. Small programs used to execute as expected, but after instrumenting them, they led to crashes. Even running bigger programs (i.e. bigger kernels, more threads and so on) also led to crashes. These were unrecoverable crashes and required a hard restart everytime to recover. The reason behind this was that my AMD GPU was running out of RAM.

I have an integrated AMD GPU (AMD Ryzen 9 4900HS with Radeon Graphics) on my machine, with approximately 512MB VRAM. At idle usage, my machine uses approximately 480MB VRAM. This leave a meagre 32MB RAM for any other compute tasks, which is quite low and may not be enough for many programs.

To tackle this, I performed all the further testing on an IITM machine (10.21.226.15) with AMD GPUs. The IITM machine has a AMD Instinct MI210 GPU (gfx90a), with ROCm SDK installed. Luckily, the machine also did not need the kernel parameter setting to be done. Just setting the HSA\_XNACK environment variable was enough.

#### 8 Solution

#### 8.1 Algorithm

Since the goal is to build a prototype, the algorithm has been modified to make it easy to implement and test. The modifications are as follows:

- Thread ID: To calculate the thread ID, just use blockIdx.x, threadIdx.x and threadIdx.y. We are assuming that the kernel won't have other dimensions. This assumption is just for simplicity and does not affect the algorithm too much.
- Global scalar clock: We also assume that there aren't per-thread clocks, but rather a single global scalar clock. This makes the checking for races slightly simpler, and it is sufficient for simple examples.
- No happens-before graph: We also don't build a happens-before graph because doing so would increase the complexity of the problem by a huge amount. Moreover, the happens-before graph heavily depends on the internals of the processor, which is out of scope for this project. But again, this does not affect the ThreadSanitizer as long as you are not performing manual synchronization. Hence, we can still successfully run simple examples and tests.
- No directly mapped memory: For the shadow memory, ThreadSanitizer uses directly mapped memory, but it isn't possible in our case due to constraints mentioned in Racefree.

#### 8.2 Linking

For CPU instrumented code, LLVM links the source code with the ThreadSanitizer runtime library (libclang\_rt.tsan-x86\_64.so). In case of AMD GPUs, LLVM also links the bitcode form the device-libs with the source code (using amdgcn-link). So one could implement the Thread-Sanitizer runtime library as a device library. In fact, that is how the AMDGPU AddressSanitizer runtime library is implemented.

But all the device libraries are written using OpenCL. Moreover, many of the builtins and internals of these libraries are completely undocumented, making it very hard to implement the race detection code in OpenCL. Moreover, the write-build-test cycle for device libraries is also time-consuming.

The final solution was to implement a header file which could be included in any HIP source file. This header file would contain the implementation of the ThreadSanitizer hooks (in HIP code). Thus when compiling with the -fsanitize=thread, these hooks will get linked and called.

This solution is less scalable/reliable than using device-libs, hence I have started trying to learn OpenCL, AMD GPU internals and start implementing the hooks in device-libs, but it is far from completion.

## 9 Usage

#### 9.1 Code

We'll consider the following two examples. One of them is racefree and the other one is racy.

Table 4: Demo code for showing usage of ThreadSanitizer.

```
racefree.cpp
                                                                                           racy.cpp
    #include "tsan_hooks.inc"
                                                                         #include "tsan_hooks.inc"
2
                                                                     2
3
                                                                     3
                                                                     4
              void racefree(int *arr) {
                                                                        __global__ void racy(int *arr) {
       atomicAdd(&arr[threadIdx.x % 5], arr[threadIdx.x % 3]);
                                                                            arr[threadIdx.x % 5] += arr[threadIdx.x % 3];
9
                                                                     9
10
                                                                    10
   racefree<<<1, 8>>>(d_arr);
                                                                        racy<<<1, 8>>>(d_arr);
```

We can now compile both of these programs with -fsanitize=thread flag and run them.

```
$ ... ./hipcc.bin -fsanitize=thread -00 racefree.cpp -o racefree
$ ./racefree
<no output>
$ ... ./hipcc.bin -fsanitize=thread -00 racy.cpp -o racy
$ ./racy
Data race at 0x7d922d600000:
                                         Read by (0, 6),
                                                                          Written by (0, 0)
Data race at 0x7d922d600004:
                                         Read by (0, 7),
                                                                          Written by (0, 1)
Data race at 0x7d922d600008:
                                         Read by (0, 5),
                                                                          Written by (0, 2)
                                         Written by (0, 0),
                                                                          Written by (0, 5)
Data race at 0x7d922d600000:
Data race at 0x7d922d600004:
                                         Written by (0, 1),
                                                                          Written by (0, 6)
Data race at 0x7d922d600008:
                                         Written by (0, 2),
                                                                          Written by (0, 7)
```

As you can see above, the sanitizer is able to correctly find the data races in the racy.cpp program. It prints the memory location which was accessed in the data race and the accesses which caused

the race. The sanitizer does not print anything in the racefree.cpp programm because there are hooks inserted (during instrumentation) even inside atomicAdd. We can see it in the LLVM MLIR for atomicAdd.

```
define linkonce_odr hidden noundef i32 @_Z9atomicAddPii(ptr noundef %0, i32 noundef %1) #2 comdat
     %3 = call ptr @llvm.returnaddress(i32 0)
     call void @__tsan_func_entry(ptr %3)
     %4 = alloca i32, align 4, addrspace(5)
     %5 = alloca ptr, align 8, addrspace(5)
     %6 = alloca i32, align 4, addrspace(5)
     %7 = alloca i32, align 4, addrspace(5)
     %8 = alloca i32, align 4, addrspace(5)
     %9 = addrspacecast ptr addrspace(5) %4 to ptr
     %10 = addrspacecast ptr addrspace(5) %5 to ptr
10
     %11 = addrspacecast ptr addrspace(5) %6 to ptr
11
     %12 = addrspacecast ptr addrspace(5) %7 to ptr
     %13 = addrspacecast ptr addrspace(5) %8 to ptr
13
     store ptr %0, ptr %10, align 8
14
     store i32 %1, ptr %11, align 4
15
     %14 = load ptr, ptr %10, align 8
     %15 = load i32, ptr %11, align 4
17
     store i32 %15, ptr %12, align 4
18
     %16 = load i32, ptr %12, align 4
19
     %17 = call i32 @__tsan_atomic32_fetch_add(ptr %14, i32 %16, i32 0)
20
     store i32 %17, ptr %13, align 4
21
     %18 = load i32, ptr %13, align 4
22
     call void @__tsan_func_exit()
     ret i32 %18
24
   }
25
```

The \_\_tsan\_atomic32\_fetch\_add hook helps ThreadSanitizer realize that the memory access is not a race, but is atomic instead.

#### 10 Benchmarks

In this section, I demonstrate the results of benchmarking some example HIP code with and without the ThreadSanitizer instrumentation. The benchmarks were run on an AMD Instinct MI210 GPU (gfx90a), and the average time from 5 runs was taken and documented. All the timings were measure using std::chrono::high\_resolution\_clock from C++ <chrono> library.

#### 10.1 Reduction

The first example code is just reduction through addition. We add a constant value to a memory location from every thread.

#### 10.1.1 Code

The racefree and racy implementations for the reduction are as follows.

Table 5: Benchmarking code for reduction.

```
Racefree HIP code

Racy HIP code

1 ___global__ void reduce(int *a) {
2    atomicAdd(a, 5);
3 }

1 ___global__ void reduce(int *a) {
2    *a += 5;
3 }
```

The kernel was called as follows.

```
int *d_a;
hipMalloc(&d_a, sizeof(*d_a));

const uint64_t numBlocks = (1 << K);

reduce<<<numBlocks, 1024>>>(d_a);
hipDeviceSynchronize();

...
```

Here K is a parameter used to change the number of blocks being launched. For our benchmarks, we will vary the value of K from 0 to 6 (both inclusive) and measure the time it takes for the kernel to execute. Note that changing K linearly leads to changing the value of numBlocks exponentially.

#### 10.1.2 Timings

The timings (in microseconds) for the racy and the racefree code are as follows.

| K   | Racefree HIP | Instrumented racefree | Racy HIP     | Instrumented racy |
|-----|--------------|-----------------------|--------------|-------------------|
| I A | code timings | HIP code timings      | code timings | HIP code timings  |
| 0   | 3860         | 8700                  | 3560         | 9780              |
| 1   | 3900         | 11600                 | 3540         | 16300             |
| 2   | 3880         | 20700                 | 3780         | 28100             |
| 3   | 3800         | 39000                 | 3830         | 57600             |
| 4   | 3860         | 97200                 | 4000         | 144000            |
| 5   | 3930         | 350000                | 4080         | 506000            |
| 6   | 4590         | 1365000               | 4370         | 1973000           |

Table 6: Benchmarking results for reduction.

#### 10.1.3 Racefree



Figure 3: Reduction kernel timings plots

The above plots are plotted with logarithmic scaling on the vertical axis. As you can see, when the size of K increases, the time taken by the kernel also increases super-linearly. Accounting for the logarithmic scaling, this would imply that the time taken by the kernel increase super-exponentially. This is fine for a prototype, but for it to be a production-ready tool, we would need to make it more efficient. The difference in time for small inputs is (i.e. 1 block) is also of 2-3x, which is undesirable.

The main reason behind this is because we are not using directly mapped memory. To use directly mapped memory, we would need to (a) enable XNACK and (b) build ThreadSanitizer as a device library. The latter is a non-trivial task as discussed above. Hence the current prototype implementation is not able to use directly mapped memory, which may be a reason for the slowdown.

#### 10.2 Matrix multiplication

The second example code is matrix multiplication. We perform matrix multiplication on square arrays which are of sizes which are powers of 2.

#### 10.2.1 Code

Table 7: Benchmarking code for matrix multiplication.

```
Racefree HIP code
                                                                                                                   Racy HIP code
    __global__ void matmul(int *x, int *y, int *z) {
                                                                                         __global__ void matmul(int *x, int *y, int *z) {
        int x_index = blockIdx.x * blockDim.y + threadIdx.y;
int y_index = threadIdx.y * blockDim.x + threadIdx.x;
                                                                                             int x_index = blockIdx.x * blockDim.y + threadIdx.y;
int y_index = threadIdx.y * blockDim.x + threadIdx.x;
3
                                                                                    3
        int z_index = blockIdx.x * blockDim.x + threadIdx.x;
                                                                                             int z_index = blockIdx.x * blockDim.x + threadIdx.x;
4
                                                                                    4
5
                                                                                    5
6
7
        atomicAdd(z[z_index], x[x_index] + y[y_index]);
                                                                                             z[z_index] = x[x_index] + y[y_index];
                                                                                     6
```

The kernel was called as follows.

```
2
       const uint64_t matrixSize = (1 << K);</pre>
3
4
       int *d_x, *d_y, *d_z;
5
       hipMalloc(&d_x, matrixSize * matrixSize * sizeof(*d_x));
       hipMalloc(&d_y, matrixSize * matrixSize * sizeof(*d_y));
       hipMalloc(&d_z, matrixSize * matrixSize * sizeof(*d_z));
       hipMemcpy(d_x, h_x, matrixSize * matrixSize * sizeof(*d_x), hipMemcpyHostToDevice);
10
       hipMemcpy(d_y, h_y, matrixSize * matrixSize * sizeof(*d_y), hipMemcpyHostToDevice);
11
12
       reduce<<<matrixSize, dim3(matrixSize, matrixSize, 1)>>>(d_x, d_y, d_z);
13
       hipDeviceSynchronize();
15
```

Here K is a parameter used to change the size of the matrix, and therefore the number of blocks and threads launched. For our benchmarks, we will vary the value of K from 1 to 5 (both inclusive) and measure the time it takes for the kernel to execute. We cannot have K > 5, since the number of threads is  $(1 < K)^2$  and there can only be 1024 threads per block. Note that changing K linearly leads to changing the value of matrixSize exponentially, and changing the number of threads super-exponentially.

#### 10.2.2 Timings

The timings (in microseconds) for the racy and the racefree code are as follows.

Racefree HIP Instrumented racefree Racy HIP Instrumented racy KHIP code timings HIP code timings code timings code timings 1 3610 3860 3750 4500 2 3520 4770 3840 4900 9200 3 3960 4030 10270 46000 60000 4 4500 4050 5 3970 772700 4130 1106000

Table 8: Benchmarking results for matrix multiplication.

#### 10.2.3 Plots





- (a) Racefree matrix multiplication benchmark timings
- (b) Racy matrix multiplication benchmark timings

Figure 4: Matrix multiplication kernel timings plots

The above plots are plotted logarithmically along the y-axes. As would be expected, the instrumented version grows exponentially with the increase in K. In fact, since the number of total threads is now proportional to  $(1 < K)^3$ , the rate of increase is much bigger than it was in the case of reduction (where the total number of threads were proportional to just (1 < K)). This super-exponential growth is further increased due to the fact there are 3 accesses (2 reads, 1 write) in this kernel, compared to the reduction kernel which only had 1 write. This, however, increases the timings only by a factor and not by an order of a magnitude.

The anomaly of the uninstrumented execution's time reducing with increase in K is most likely a fluke or an architectural/firmware side-effect and does not really influence the benchmarking.

#### 10.3 Comparison between racefree and racy instrumentations





- (a) Instrumented reduction time comparison
- (b) Instrumented matrix multiplication time comparison

Figure 5: Time comparison between racefree and racy instrumented code

In the above plots, we compare the timings of the instrumented runs for racefree and racy code. We can see the trend that the kernel takes slightly more time in case of racy code than it does for racefree code. This is because, in racefree code, there are no races, so a lot of the conditions and branches don't get taken. But in case of racy code, a lot of the branches and conditions do get taken (because of races being found), leading to a slightly higher kernel execution time.

# 11 Future goals

The implementation is just a prototype as of now, and is far from complete. This leaves out a few places of improvement. I have highlighted these points below.

#### 11.1 Complete the implementation

The implementation is incomplete in its current state. To complete it, the following needs to be done.

- tsanrtl as a device library: ThreadSanitizer's runtime library (containing all the hooks) should be an AMD device library rather than an include file. This is the way AddressSanitizer's runtime library (asanrtl) is also setup.
- **Hooks**: Only a small subset of relevant hooks were implemented for the prototype. There are many more relevant hooks which should ideally be implemented. This is a non-trivial task since we cannot reuse the CPU implementation of these hooks either.
- **Directly mapped memory**: Once ThreadSanitizer is implemented as a device library, it should also start using directly mapped memory. This would lead to faster execution and a more reliable sanitizer.
- **Happens-before relations**: Happens-before relations should also be detected and used by the sanitizer. This is also a fairly involved task since it would require knowing the intricacies of how the runtime works, and what are the semantics of the HIP and AMDGCN.

#### 11.2 Improve efficiency

As we already saw in the benchmarks, the instrumentation is terribly slow compared to its uninstrumented counterpart. This happens because the ThreadSanitizer works by linearizing all the accesses, and hence losing all the speed which was gained through parallelism. But there is still scope to make the implementation more efficient without changing the underlying algorithm.

#### 11.3 Upstream to LLVM

Finally, the ideal end goal would be to make the ThreadSanitizer robust enough for it to be upstreamed to LLVM. This would encourage a lot of people to work on it and work on similar projects as well. By upstreaming it, we can introduce an entirely new set of architectural support for ThreadSanitizer directly out-of-the-box with LLVM. And given the similarities of HIP and CUDA, it would also become very easy to instrument CUDA code and check for data races in it using the hooks implemented in OpenCL.

# 12 Learnings

Throughout this project I faced a lot of problems. And all these problems were very diverse. Every single one of them taught me something new. I would like to highlight some of my favorite takeaways from this project.

- LLVM's inner workings: I had used LLVM before, but had never peeked inside. Through this project I got an opportunity to look at the internals of LLVM and how everything is put together, from the lexer, to the linker.
- AMD's ROCm ecosystem: I was aware of CUDA and NVIDIA ecosystem around it, but I learned about ROCm through this project. It was very enlightening to see what goes into building a complete GPU software stack. Since all of it is open-source, I had a look at a lot of things in the ROCm ecosystem, from the runtime implementation, to the compiler driver, to the libraries and even the kernel driver for AMD GPUs. It was a very enlightening experience.
- ThreadSanitizer's working: I was also very fascinated by the ThreadSanitizer's algorithm on dynamic race detection. What previously felt like magic, now I understand. Along with this, the implementation of ThreadSanitizer's instrumentation pass and the runtimes are also very insightful. I went through them and learnt a lot about C++ interfaces, LLVM MLIR, LLVM's API and so on.

I would like to conclude by saying that this project was a very enriching experience for me. The fact that this was a new area and there is no other existing ThreadSanitizer for AMD GPUs out there (as of now) also excited me and pushed me to work towards creating the first one. I am not there yet, but whatever I learnt throughout my project will definitely help me get there.

# 13 Acknowledgement

I am very grateful to my mentor, Prof. Rupesh Nasre, for providing me with this opportunity and guiding me constantly throughout the project. I also want to thank him for his patience and him always being available to help. I would also like to thank Prof. Ayon Chakraborty for smoothly conducting and organizing BTP for this semester. Lastly, I would like to thank my faculty advisor, Prof. Narayanaswamy, for approving my BTP.

#### 14 References

<sup>&</sup>lt;sup>1</sup> Clang Documentation. ThreadSanitizer. https://clang.llvm.org/docs/ThreadSanitizer. html.

- <sup>2</sup> AMD. AMD ROCm<sup>™</sup> Software. https://www.amd.com/en/products/software/rocm.html.
- <sup>3</sup> AMD ROCm. HIP documentation. https://rocm.docs.amd.com/projects/HIP/en/latest/.
- <sup>4</sup> NVIDIA. CUDA Toolkit. https://developer.nvidia.com/cuda-toolkit.
- <sup>5</sup> NVIDIA. NVIDIA Visual Profiler. https://developer.nvidia.com/nvidia-visual-profiler.
- <sup>6</sup> NVIDIA. CUDA-GDB. https://developer.nvidia.com/cuda-gdb.
- <sup>7</sup> NVIDIA. NVIDIA Compute Sanitizer. https://developer.nvidia.com/compute-sanitizer.
- <sup>8</sup> AMD ROCm. ROC profiler library. https://github.com/ROCm/rocprofiler.
- <sup>9</sup> AMD ROCm. AMD ROCm Debugger (ROCgdb). https://rocm.docs.amd.com/projects/ROCgdb/en/latest/.
- <sup>10</sup> AMD ROCm. Using the LLVM ASan on a GPU (beta release). https://rocm.docs.amd.com/en/latest/conceptual/using-gpu-sanitizer.html, 2024.
- <sup>11</sup> LLVM Phabricator. [ASAN][AMDGPU] Add support for accesses to global and constant addrspaces. https://reviews.llvm.org/D99071, 2021.
- <sup>12</sup> NVlabs. NVBit. https://github.com/NVlabs/NVBit.
- <sup>13</sup> Aditya K. Kamath, Alvin A. George, and Arkaprava Basu. Scord: A scoped race detector for gpus. In 2020 ACM/IEEE 47th Annual International Symposium on Computer Architecture (ISCA), pages 1036–1049, 2020.
- <sup>14</sup> Sagnik Dey, Mayant Mukul, Parth Sharma, and Swarnendu Biswas. Predictive data race detection for gpus, 2021.
- <sup>15</sup> Ariel Eizenberg, Yuanfeng Peng, Toma Pigli, William Mansky, and Joseph Devietti. Barracuda: binary-level analysis of runtime races in cuda programs. SIGPLAN Not., 52(6):126–140, jun 2017.
- Aditya K. Kamath and Arkaprava Basu. iguard: In-gpu advanced race detection. In *Proceedings of the ACM SIGOPS 28th Symposium on Operating Systems Principles*, SOSP '21, pages 49–65, New York, NY, USA, 2021. Association for Computing Machinery.
- <sup>17</sup> AMD ROCm. HIP GitHub repository. https://github.com/ROCm/HIP.
- <sup>18</sup> AMD ROCm. HIPIFY Documentation. https://rocmdocs.amd.com/projects/HIPIFY/en/latest/.
- <sup>19</sup> LLVM Docs. llvm::Triple Class Reference. https://llvm.org/doxygen/classllvm\_1\_ 1Triple.html#details.
- <sup>20</sup> LLVM. User Guide for AMDGPU Backend. https://llvm.org/docs/AMDGPUUsage.html.
- <sup>21</sup> Chris Lattner, Mehdi Amini, Uday Bondhugula, Albert Cohen, Andy Davis, Jacques Pienaar, River Riddle, Tatiana Shpeisman, Nicolas Vasilache, and Oleksandr Zinenko. Mlir: Scaling compiler infrastructure for domain specific computation. In 2021 IEEE/ACM International Symposium on Code Generation and Optimization (CGO), pages 2–14, 2021.
- <sup>22</sup> AMD ROCm. AMD's LLVM fork. https://github.com/ROCm/llvm-project.
- <sup>23</sup> Konstantin Serebryany and Timur Iskhodzhanov. Threadsanitizer: data race detection in practice. In *Proceedings of the Workshop on Binary Instrumentation and Applications*, WBIA '09, pages 62–71, New York, NY, USA, 2009. Association for Computing Machinery.
- <sup>24</sup> Google. ThreadSanitizerAlgorithm: Shadow State. https://github.com/google/sanitizers/wiki/ThreadSanitizerAlgorithm#shadow-state.

- Wikipedia contributors. Happened-before Wikipedia, the free encyclopedia. https://en.wikipedia.org/w/index.php?title=Happened-before&oldid=1197656002, 2024. [Online; accessed 10-May-2024].
- <sup>26</sup> niconiconi. What is XNACK on AMD GPUs, and How to Enable the Feature. https://niconiconi.neocities.org/tech-notes/xnack-on-amd-gpus/, 2023.
- <sup>27</sup> AMD GPUOpen. AMD Instinct™ MI200 GPU memory space overview: Enabling page migration. https://gpuopen.com/learn/amd-lab-notes/amd-lab-notes-mi200-memory-space-overview/#enabling-page-migration, 2023.
- Wikipedia contributors. Graphics core next Wikipedia, the free encyclopedia. https://en.wikipedia.org/w/index.php?title=Graphics\_Core\_Next&oldid=1221396170, 2024. [Online; accessed 12-May-2024].