

# $\mathsf{OptiMOS}^{\circledR}$ -P Power - Transistor Feature

- P-Channel
- Enhancement mode
- Logic Level
- High current rating
- 175°C operating temperature
- Avalanche rated
- dv/dt rated

#### **Product Summary**

| $V_{\rm DS}$        | -30 | ٧  |
|---------------------|-----|----|
| R <sub>DS(on)</sub> | 7   | mΩ |
| I <sub>D</sub>      | -50 | Α  |

P-TO252-5-3



| Туре      | Package     | Ordering Code |
|-----------|-------------|---------------|
| SPD50P03L | P-TO252-5-3 | Q67042-S4076  |



**Maximum Ratings**,at  $T_i = 25$  °C, unless otherwise specified

| Parameter                                                                         | Symbol                     | Value     | Unit  |
|-----------------------------------------------------------------------------------|----------------------------|-----------|-------|
| Continuous drain current                                                          | / <sub>D</sub>             |           | Α     |
| <i>T</i> <sub>C</sub> =25°C                                                       |                            | -50       |       |
| <i>T</i> <sub>C</sub> =100°C                                                      |                            | -50       |       |
| Pulsed drain current                                                              | I <sub>D puls</sub>        | -200      |       |
| <i>T</i> <sub>C</sub> =25°C                                                       | ·                          |           |       |
| Avalanche energy, single pulse                                                    | E <sub>AS</sub>            | 256       | mJ    |
| $I_{D}$ =-50 A , $V_{DD}$ =-25V, $R_{GS}$ =25 $\Omega$                            |                            |           |       |
| Reverse diode dv/dt                                                               | d <i>v</i> /d <i>t</i>     | -6        | kV/µs |
| $I_{S}$ =-50A, $V_{DS}$ =-24V, d <i>i</i> /d <i>t</i> =200A/µs, $T_{jmax}$ =175°C |                            |           |       |
| Gate source voltage                                                               | $V_{\rm GS}$               | ±20       | V     |
| Power dissipation                                                                 | P <sub>tot</sub>           | 150       | W     |
| <i>T</i> <sub>C</sub> =25°C                                                       |                            |           |       |
| Operating and storage temperature                                                 | $T_{\rm j}$ , $T_{ m stg}$ | -55 +175  | °C    |
| IEC climatic category; DIN IEC 68-1                                               |                            | 55/175/56 |       |

Page 1 2001-12-06



### Preliminary data

SPD50P03L

#### **Thermal Characteristics**

| Parameter                                      | Symbol     |      | Unit |      |     |
|------------------------------------------------|------------|------|------|------|-----|
|                                                |            | min. | typ. | max. |     |
| Characteristics                                |            |      |      |      |     |
| Thermal resistance, junction - case            | $R_{thJC}$ | -    | •    | 1    | K/W |
| SMD version, device on PCB:                    | $R_{thJA}$ |      |      |      |     |
| @ min. footprint, t < 10s                      |            | -    | -    | 75   |     |
| @ 6 cm <sup>2</sup> cooling area <sup>1)</sup> |            | -    | -    | 50   |     |

# **Electrical Characteristics**, at $T_i = 25$ °C, unless otherwise specified

| Parameter                                   | Symbol              | Values |      |      | Unit |
|---------------------------------------------|---------------------|--------|------|------|------|
|                                             |                     | min.   | typ. | max. |      |
| Static Characteristics                      |                     |        |      | •    | •    |
| Drain-source breakdown voltage              | $V_{(BR)DSS}$       | -30    | -    | -    | V    |
| $V_{GS}$ =0V, $I_{D}$ =-250 $\mu$ A         | , ,                 |        |      |      |      |
| Gate threshold voltage, $V_{GS} = V_{DS}$   | V <sub>GS(th)</sub> | -1     | -1.5 | -2   |      |
| <i>I</i> <sub>D</sub> =-250μA               |                     |        |      |      |      |
| Zero gate voltage drain current             | l <sub>DSS</sub>    |        |      |      | μΑ   |
| $V_{DS}$ =-30V, $V_{GS}$ =0, $T_j$ =25°C    |                     | -      | -0.1 | -1   |      |
| $V_{DS}$ =-30V, $V_{GS}$ =0, $T_{j}$ =150°C |                     | -      | -10  | -100 |      |
| Gate-source leakage current                 | $I_{\mathrm{GSS}}$  | •      | -10  | -100 | nA   |
| $V_{GS}$ =-20V, $V_{DS}$ =0                 |                     |        |      |      |      |
| Drain-source on-state resistance            | R <sub>DS(on)</sub> | -      | 8.5  | 12.5 | mΩ   |
| $V_{GS}$ =-4.5V, $I_{D}$ =-30A              |                     |        |      |      |      |
| Drain-source on-state resistance            | R <sub>DS(on)</sub> | -      | 5.7  | 7    |      |
| V <sub>GS</sub> =-10V, I <sub>D</sub> =-50A |                     |        |      |      |      |

Page 2 2001-12-06

 $<sup>^{1}</sup>$ Device on 40mm\*40mm\*1.5mm epoxy PCB FR4 with 6cm $^{2}$  (one layer, 70 μm thick) copper area for drain connection. PCB is vertical without blown air; t≤10 sec.



# Preliminary data

SPD50P03L

| Electrical Characteristics, at           | $T_{\rm j} = 25  ^{\circ}{\rm C}$ | , unless otherwise spe                                  | cified |       |       | _    |
|------------------------------------------|-----------------------------------|---------------------------------------------------------|--------|-------|-------|------|
| Parameter                                | Symbol                            | Conditions                                              | Values |       |       | Unit |
|                                          |                                   |                                                         | min.   | typ.  | max.  |      |
| Dynamic Characteristics                  |                                   |                                                         |        | •     | •     | •    |
| Transconductance                         | 9 <sub>fs</sub>                   | $ V_{DS}  \ge 2^*  I_D  *R_{DS(on)max}$<br>$I_D = -50A$ | 47     | 94    | -     | S    |
| Input capacitance                        | C <sub>iss</sub>                  | V <sub>GS</sub> =0, V <sub>DS</sub> =-25V,              | -      | 4560  | -     | pF   |
| Output capacitance                       | Coss                              | f=1MHz                                                  | -      | 1178  | -     |      |
| Reverse transfer capacitance             | C <sub>rss</sub>                  |                                                         | -      | 965   | -     |      |
| Turn-on delay time                       | t <sub>d(on)</sub>                | V <sub>DD</sub> =-15V, V <sub>GS</sub> =-10V,           | -      | 14.8  | 22    | ns   |
| Rise time                                | t <sub>r</sub>                    | $I_{\rm D}$ =-1A, $R_{\rm G}$ =6 $\Omega$               | -      | 21.7  | 32    |      |
| Turn-off delay time                      | t <sub>d(off)</sub>               |                                                         | -      | 139   | 208   |      |
| Fall time                                | <i>t</i> <sub>f</sub>             |                                                         | -      | 104   | 156   |      |
| Gate Charge Characteristics              |                                   |                                                         |        |       |       | 1    |
| Gate to source charge                    | Q <sub>gs</sub>                   | V <sub>DD</sub> =-24V, I <sub>D</sub> =-50A             | -      | -12.7 | -17   | nC   |
| Gate to drain charge                     | $Q_{gd}$                          |                                                         | -      | -40   | -60   |      |
| Gate charge total                        | $Q_g$                             | $V_{DD}$ =-24V, $I_{D}$ =-50A,<br>$V_{GS}$ =0 to -10V   | -      | -119  | -178  |      |
| Gate plateau voltage                     | V <sub>(plateau)</sub>            | V <sub>DD</sub> =-24V, I <sub>D</sub> =-50A             | -      | -2.7  | -     | V    |
| Reverse Diode                            |                                   |                                                         |        | •     |       | •    |
| Inverse diode continuous forward current | I <sub>S</sub>                    | T <sub>C</sub> =25°C                                    | -      | -     | -50   | А    |
| Inverse diode direct current, pulsed     | I <sub>SM</sub>                   |                                                         | -      | -     | -200  |      |
| Inverse diode forward voltage            | V <sub>SD</sub>                   | $V_{GS}=0,  I_{F} = I_{D} $                             | -      | -1.1  | -1.65 | V    |
| Reverse recovery time                    | <i>t</i> <sub>rr</sub>            | $V_{R}$ =-15V, $ I_{F}  =  I_{D} $ ,                    | -      | 38    | 47    | ns   |
| Reverse recovery charge                  | Q <sub>rr</sub>                   | d <i>i</i> <sub>F</sub> /d <i>t</i> =100A/µs            | -      | 46    | 57    | nC   |

Page 3 2001-12-06



#### 1 Power dissipation

$$P_{\text{tot}} = f(T_{\text{C}})$$



## 3 Safe operating area

$$I_{\mathsf{D}} = f \left( \ V_{\mathsf{DS}} \ \right)$$

parameter : 
$$D = 0$$
 ,  $T_C = 25$  °C



#### 2 Drain current

$$I_{\mathsf{D}} = f\left(T_{\mathsf{C}}\right)$$

parameter: |V<sub>GS</sub>|≥ 10 V



#### 4 Transient thermal impedance

$$Z_{\text{thJC}} = f(t_{\text{p}})$$

parameter :  $D = t_p/T$ 



Page 4 2001-12-06



#### 5 Typ. output characteristic

 $I_D = f(V_{DS}); T_j = 25$ °C parameter:  $t_D = 80 \mu s$ 



## 7 Typ. transfer characteristics

 $I_D = f(V_{GS}); |V_{DS}| \ge 2 \times |I_D| \times R_{DS(on)max}$ parameter:  $t_p = 80 \mu s$ 



#### 6 Typ. drain-source on resistance

 $R_{DS(on)} = f(I_D)$ parameter:  $V_{GS}$ 



#### 8 Typ. forward transconductance

 $g_{fs} = f(I_D); T_j=25$ °C parameter:  $t_D = 80 \mu s$ 



Page 5 2001-12-06



#### 9 Drain-source on-resistance

$$R_{DS(on)} = f(T_j)$$

parameter:  $I_D = -50 \text{ A}$ ,  $V_{GS} = -10 \text{ V}$ 



### 11 Typ. capacitances

$$C = f(V_{DS})$$

parameter:  $V_{GS}=0$ , f=1 MHz



# 10 Gate threshold voltage

$$V_{GS(th)} = f(T_j)$$

parameter:  $V_{GS} = V_{DS}$ ,  $I_D = -250 \mu A$ 



#### 12 Forward character. of reverse diode

$$I_{\mathsf{F}} = f(\mathsf{V}_{\mathsf{SD}})$$

parameter:  $T_i$ , tp = 80  $\mu$ s



Page 6



### 13 Typ. avalanche energy

$$E_{AS} = f(T_j)$$
, par.:  $I_D = -50 \text{ A}$   
 $V_{DD} = -25 \text{ V}$ ,  $R_{GS} = 25 \Omega$ 



### 14 Typ. gate charge

$$V_{GS} = f (Q_{Gate})$$

parameter:  $I_D = -50$  A pulsed



## 15 Drain-source breakdown voltage

$$V_{(BR)DSS} = f(T_j)$$



Page 7 2001-12-06



Published by Infineon Technologies AG, Bereichs Kommunikation St.-Martin-Strasse 53, D-81541 München © Infineon Technologies AG 1999 All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### **Information**

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Reprensatives worldwide (see address list).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

Page 8 2001-12-06