# VIETNAM NATIONAL UNIVERSITY OF HO CHI MINH CITY UNIVERSITY OF INFORMATION TECHNOLOGY FACULTY OF COMPUTER ENGINEERING



# FINAL PROJECT REPORT

# **DATA MEMORY SECURITY ON FPGA**

Lecturer: Hồ Ngọc Diễm

NGUYỄN TUẨN DỮNG - 21520746 TRƯƠNG CÔNG THÀNH – 21522606 TRẦN ĐẶNG TOÀN – 21522688

HO CHI MINH CITY, 18/12/2023

# **Table of Contents**

| CHAP                      | TER                           | I: GENERAL INTRODUCTION              | 3  |  |
|---------------------------|-------------------------------|--------------------------------------|----|--|
| 1.1 N                     | Motiva                        | ition:                               |    |  |
| 1.2 \$                    | Systen                        | ı goals                              |    |  |
| 1.3 I                     | Functi                        | on's description:                    |    |  |
| 1.4 \$                    | Struct                        | ural components of the system:       |    |  |
| 1.                        | 4.1 FI                        | FO module:                           |    |  |
| 1.4.2 LIFO module:        |                               |                                      |    |  |
| 1.                        | 4.3 Er                        | cryption                             |    |  |
| 1.                        | 4.4 De                        | cryption                             |    |  |
| 1.5 I                     | Block                         | diagram of system:                   |    |  |
| СНАР                      | TER                           | 2: THE STEPS TO IMPLEMENT THE SYSTEM | 2  |  |
| 2.1                       | FII                           | FO module:                           | 2  |  |
| 2.                        | 1.1                           | Fifo_mem:                            | Ę  |  |
| 2.                        | 1.2                           | Memory_array:                        | 6  |  |
| 2.                        | 1.3                           | Read pointer:                        | 8  |  |
| 2.                        | 1.4                           | Write pointer:                       | 10 |  |
| 2.                        | 1.5                           | Status signal:                       | 12 |  |
| 2.2                       | LI                            | FO module                            | 18 |  |
| 2.                        | 2.1                           | Lifo_memory:                         | 19 |  |
| 2.                        | 2.2                           | Status signal of LIFO:               | 23 |  |
| 2.3                       | Sec                           | eurity (memory) :                    | 29 |  |
| 2.4                       | US                            | ER_KEY                               | 31 |  |
| СНАР                      | TER                           | 3: PROPOSED SYSTEM                   | 33 |  |
| 3.1 Flowchart             |                               |                                      | 33 |  |
| 3.2 Security_FPGA system: |                               |                                      | 34 |  |
|                           | CHAPTER 4: CONCLUSION:        |                                      |    |  |
|                           | 4.1 Result:                   |                                      |    |  |
| 4.2 Drawbacks:            |                               |                                      |    |  |
| 4.3 T                     | 4.3 Direction of development: |                                      |    |  |

# **CHAPTER 1: GENERAL INTRODUCTION**

#### 1.1 Motivation:

Storing information using FIFO and LIFO mechanisms is to enhance storage performance. Automating the data management process according to these principles can help reduce the complexity of the information storage and retrieval process. In addition, the increasing need for information security poses a challenge, great knowledge in data management. Using FIFO and LIFO mechanisms can help increase information security by exploiting the way it works and creating additional encryption functions for data before storing it. For these reasons, we propose a system model for storing and encoding stored information using FIFO and LIFO memory by using the Verilog language.

# 1.2 System goals

We aim to design a data storage system according to the First-In-First-Out or Last-In-First-Out principle. Design security mechanisms to ensure the safety and integrity of data during storage and retrieval. The integration of these security layers helps prevent unauthorized access and ensures that important information is protected. In addition, this is to provide opportunities for project participants to develop skills in hardware design, Verilog programming, and a solid understanding of the operating principles of storage mechanisms.

# 1.3 Function's description:

Some main functions of the Data Memory Security designed in this project are as follows:

- SENDER:
- + Enter a Message (from SENDER want to send to RECEIVER)
- + The Message is converted to BINARY then put the data to module
- + We use XOR CIPHER to encrypt data (XOR with K- the default value)
- + Then we reverse data by LIFO (Y) and store in FIFO, we have value Y in FIFO.
  - RECEIVER:
- + RECEIVER put "KEY" to module
- + If right, RECEIVER has the right Message (which SENDER sent to RECEIVER)
- + If wrong, RECEIVER has the wrong Message.

# 1.4 Structural components of the system:

# 1.4.1 FIFO module:

A "Memory FIFO" refers to a First-In-First-Out memory buffer, which is a specific type of memory structure designed to temporarily store data in a way that preserves the order in which it was received. This structure operates on the principle that the first data item written into the buffer is the first one.

#### 1.4.2 LIFO module:

"LIFO" stands for "Last-In-First-Out," and a "Memory LIFO" refers to a type of memory structure designed to store and retrieve data in a way that follows the Last-In-First-Out principle. In other words, the most recently added item is the first one to be removed or processed.

# 1.4.3 Encryption

Encryption is a module to encrypt data before putting it into LIFO memory to invert and store it in LIFO memory with the purpose of increasing the security of information against external threats. We use the XOR function to encrypt data in this project.

# 1.4.4 Decryption

Decryption is a module that functions to decrypt data when the user uses the correct key previously provided, from which the desired data can be received without interference caused by the encryption module. We use the XOR function to decrypt data in this project.

# 1.5 Block diagram of system:



# **CHAPTER 2: THE STEPS TO IMPLEMENT THE SYSTEM**

# 2.1 FIFO module:



# 2.1.1 <u>Fifo\_mem:</u>

# - Verilog code:

```
module fifo_mem(data_out,fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow,clk, rst_n, wr, rd, data_in;
input wr, rd, clk, rst_n;
input[31:0] data_in;
output[31:0] data_out;
output fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow;
wire[9:0] wptr,rptr;
wire fifo_we,fifo_rd;
write_pointer top1(wptr,fifo_we,wr,fifo_full,clk,rst_n);
read_pointer top2(rptr,fifo_rd,rd,fifo_empty,clk,rst_n);
memory_array_top8(data_out, data_in, clk,fifo_we, wptr,rptr);
status_signal_top9(fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow, wr, rd, fifo_we, fifo_rd, wptr, rptr,clk,rst_n);
endmodule
```

# Module fifo\_mem:

- + This is the main module that defines the ports (inputs/outputs) and connects the sub-modules to build the FIFO.
- + The ports include:
- data\_out: Output data from the FIFO.
- fifo\_full: Signal indicating whether the FIFO is full or not.
- fifo\_empty: Signal indicating whether the FIFO is empty or not.
- fifo\_threshold: Signal indicating whether the FIFO has reached the threshold (near its limit) or not.
- fifo\_overflow: Signal indicating whether the FIFO has overflowed or not.
- fifo\_underflow: Signal indicating whether the FIFO has underflowed (lack of data) or not.
- clk: Clock signal.
- rst\_n: Asynchronous reset signal (active-low).
- wr: Signal for writing data into the FIFO.
- rd: Signal for reading data from the FIFO.
- data\_in: Input data into the FIFO.

+ This module uses the sub-modules write\_pointer, read\_pointer, memory\_array, and status signal to control and store the data of the FIFO.

# 2.1.2 Memory\_array:

#### Verilog code:

```
module memory array(data out, data in, clk, fifo we, wptr, rptr, fifo rd);
       input[31:0] data in;
 2
 3
       input clk, fifo we, fifo rd;
 4
       input[9:0] wptr,rptr;
 5
       output[31:0] data out;
 6
       reg[32767:0] data out2[1023:0];
 7
       reg [31:0] data out;
 8
       always @(posedge clk)
 9
   □ begin
10
        if(fifo we)
11
           data out2[wptr[8:0]] <= data in ;</pre>
12
       end
13
        always @(posedge clk)
14
   begin
15
        if (fifo rd)
16
           data out = data out2[rptr[8:0]] ;
17
      endmodule
18
```

*Module memory\_array:* 

- + This is the module that stores the actual data in the FIFO
- + The ports include:
- data\_out: Output data from the FIFO.
- data in: Input data into the FIFO.
- clk: Clock signal.
- fifo\_we: Signal for writing data into the FIFO memory.
- fifo\_rd: Signal indicating whether the FIFO can be read.
- wptr: Write pointer for data.
- rptr: Read pointer for data.
  - + This module uses an array called data\_out2 with a size of 32768 \* 1023 byte (approximately 3MB) to store the data.
  - + When the fifo\_we signal is activated (active), the data from data\_in is written into the data out2 array at the position specified by the wptr.
  - + Check whether the fifo\_rd(allow readings) is high on the positive edge of the watch; If it does, it reads the data from data\_out2 at the index specified by the rptr, sending this data to the output.

#### - RTL Viewer:



```
module memory array tb;
 2
 3
       // Parameters
       parameter DATA WIDTH = 32;
 4
 5
       parameter ADDR WIDTH = 10;
 6
       parameter MEM SIZE = 2**ADDR WIDTH;
 7
 8
       // Signals
 9
       reg [DATA WIDTH-1:0] data in;
10
       wire [DATA WIDTH-1:0] data out;
11
       reg clk;
       reg fifo we;
12
13
       reg [ADDR WIDTH-1:0] wptr;
14
       reg [ADDR WIDTH-1:0] rptr;
15
       reg fifo rd;
16
17
       // Instantiate the module
18
    memory array dut (
19
         .data in(data in),
20
         .data out(data out),
21
         .clk(clk),
22
          .fifo we(fifo we),
23
         .wptr(wptr),
24
         .rptr(rptr),
2.5
         .fifo rd(fifo rd)
26
       );
27
28
       // Clock generation
29
       always begin
30
        #5 clk = \simclk;
31
       end
32
```

- + Parameter Definitions:
- DATA WIDTH: The width (number of bits) of each word in the memory array.
- ADDR\_WIDTH: The width (number of bits) of the memory array address.
- MEM\_SIZE: The size of the memory array
  - + Signal Declarations:
- data\_in: Input signal for the data of the memory array.
- data\_out: Output signal for the data of the memory array.
- clk: Clock signal.
- fifo\_we: Write enable signal for the memory array.
- fifo\_rd: Signal indicating whether the FIFO can be read
- wptr: Write pointer signal (index of the next write position in the memory array).
- rptr: Read pointer signal (index of the next read position in the memory array).



⇒ In this testbench, we load data into FIFO as 2857740885 and 1437226410 respectively using data\_in signal, when storing data thfi wptr increases by 1 bit and when exporting data, rptr increases by 1 bit until equal to fifo. When there is a signal fifo\_we = 1, data from data\_in will be entered into memory and fifo\_rd = 1, data will be output from memory.

#### 2.1.3 Read pointer:

# Verilog code:

```
module read_pointer(rptr,fifo_rd,rd,fifo_empty,clk,rst_n);
input rd,fifo_empty,clk,rst_n;
output[9:0] rptr;
output fifo_rd;
reg[9:0] rptr;
assign fifo_rd = (~fifo_empty)& rd;
always @(posedge clk or negedge rst_n)
begin
if(~rst_n) rptr <= 10'b00000000000;
else if(fifo_rd)
    rptr <= rptr + 10'b00000000001;
else
    rptr <= rptr;
end
endmodule</pre>
```

### *Module read\_pointer:*

- + This is the module that controls the read pointer.
- + The ports include:
- rptr: Read pointer for data.
- fifo\_rd: Signal indicating whether the FIFO can be read or not.
- rd: Signal for reading data from fifo\_mem.
- fifo\_empty: Signal indicating whether the FIFO is empty or not.
- clk: Clock signal.
- rst\_n: Asynchronous reset signal (active-low).
  - + This module controls the read pointer, rptr, based on the signals rd, fifo\_empty, clk, and rst n.
  - + When both fifo\_empty and rd signals are activated, rptr is incremented by 1 to indicate the next read position in the data array.

#### - RTL Viewer:



```
module read pointer tb;
2
        reg rd, fifo empty, clk, rst n;
 3
        wire [9:0] rptr;
 4
        wire fifo rd;
 6
        // Instantiate the module
 7
    mead pointer ul (
8
         .rptr(rptr),
9
         .fifo rd(fifo rd),
         .rd(rd),
10
11
         .fifo_empty(fifo_empty),
12
         .clk(clk),
13
          .rst n(rst n)
14
15
16
        // Clock generator
17 = always begin
18
         #5 clk = ~clk;
19
        end
20
21
       // Test sequence
22 \square initial begin
23
          rd = 0;
24
          fifo empty = 0;
25
          clk = 0;
26
          rst_n = 0;
27
          #10 rst n = 1; // Release reset
         #10 rd = 1;  // Start reading
#20 rd = 0;  // Stop reading
28
         #10 fifo empty = 1; // FIFO becomes empty
30
          #20 fifo_empty = 0; // FIFO is not empty
31
          #10 rd = 1;  // Start reading again
#20 $finish;  // End of test
32
33
34
        end
35
      endmodule
36
```

- + Declaration and connection of variables and signals:
- reg rd, fifo\_empty, clk, rst\_n: Declare the variables rd, fifo\_empty, clk, rst\_n as reg (register) type variables, which hold data in the testbench.
- wire [9:0] rptr: Declare the variable rptr as a wire signal with a size of 10 bits.
- wire fifo\_rd: Declare the variable fifo\_rd as a wire signal.
  - + Test sequence:
- initial begin: Begin the initial block.
- rd = 0; fifo\_empty = 0; clk = 0; rst\_n = 0: Set initial values for the variables and signals in the testbench.
- rst\_n = 1: Set rst\_n to 1 to release the reset.
- rd = 1: Set rd to 1 to start reading.
- rd = 0: Set rd to 0 to stop reading.
- fifo\_empty = 1: Set fifo\_empty to 1 to indicate that the FIFO becomes empty.
- fifo\_empty = 0: Set fifo\_empty to 0 to indicate that the FIFO is not empty.
- rd = 1: Set rd to 1 to start reading again.



⇒ Regarding the output value, rptr will increment by 1 each time rd is set to 1 and fifo\_empty is 0. This happens twice in the testbench, so rptr will increase from 0000 (0 in decimal) to 00001 (1 in decimal) after the first read, and then to 00010 (2 in decimal) after the second read.

# 2.1.4 Write pointer:

Verilog code:

```
module write pointer(wptr,fifo we,wr,fifo full,clk,rst n);
46
        input wr, fifo full, clk, rst n;
47
        output[9:0] wptr;
48
        output fifo we;
49
        reg[9:0] wptr;
50
        assign fifo_we = (~fifo_full)≀
51
        always @(posedge clk or negedge rst_n)
52
       begin
53
         if(~rst n) wptr <= 10'b0000000000;
         else if(fifo_we)
54
55
          wptr <= wptr + 10'b0000000001;
56
         else
57
          wptr <= wptr;
58
        end
59
       endmodule
60
```

#### *Module write pointer:*

- + This is the module that controls the write pointer.
- + The ports include:
- wptr: Write pointer for data.
- fifo\_we: Signal indicating whether the FIFO can be written to or not.
- wr: Signal for writing data into fifo\_mem.
- fifo full: Signal indicating whether the FIFO is full or not.
- clk: Clock signal.
- rst\_n: Asynchronous reset signal (active-low).
  - + This module controls the write pointer, wptr, based on the signals wr, fifo\_full, clk, and rst\_n.
  - + When both fifo\_full and wr signals are activated, wptr is incremented by 1 to indicate the next write position in the data array.
  - RTL Viewer:



```
module write pointer tb;
        reg [9:0] data in;
 2
        reg wr, fifo_full, clk, rst_n;
 3
 4
        wire [9:0] wptr;
 5
        wire fifo we;
 6
 7
        // Instantiate the module
 8
        write pointer ul (
 9
           .wptr(wptr),
10
           .fifo we(fifo we),
11
           .wr(wr),
12
           .fifo full(fifo full),
13
           .clk(clk),
14
           .rst_n(rst_n)
15
        );
16
        // Clock generator
17
18
    always begin
19
           #5 clk = ~clk;
20
        end
21
22
        // Test sequence
23
        initial begin
24
          data in = 0;
25
          wr = 0;
          fifo full = 0;
26
          clk = 0;
27
28
          rst n = 0;
29
          #10 rst n = 1; // Release reset
          #10 wr = 1; data in = 10'b0000000001; // Start writing value 1
30
          #20 wr = 1; data in = 10'b0000000010; // Write value 2
31
                      // Stop writing
          #10 wr = 0;
32
          #10 fifo full = 1; // FIFO becomes full
33
          #20 fifo full = 0; // FIFO is not full
34
          #10 wr = 1; data in = 10'b0000000011; // Start writing value 3
35
36
          #20 $finish; // End of test
37
        end
38
      endmodule
```

- + Declaration and connection of variables and signals:
- reg [9:0] data\_in: Declare the variable data\_in as a register of size 10 bits.
- reg wr, fifo\_full, clk, rst\_n: Declare the variables wr, fifo\_full, clk, rst\_n as registers.
- wire [9:0] wptr: Declare the variable wptr as a wire signal with a size of 10 bits.

- wire fifo we: Declare the variable fifo we as a wire signal.
  - + Test sequence:
- initial begin: Begin the initial block.
- data\_in = 0; wr = 0; fifo\_full = 0; clk = 0; rst\_n = 0: Set initial values for the variables and signals in the testbench.
- rst\_n = 1: Set rst\_n to 1 to release the reset.
- wr = 1; data\_in = 10'b000000001: Set wr to 1 to start writing, and assign the value 1 to data\_in.
- wr = 1; data\_in = 10'b000000010: Continue writing by setting wr to 1 and assign the value 2 to data in.
- wr = 0: Stop writing by setting wr.
- fifo full = 1: Set fifo\_full to 1 to indicate that the FIFO becomes full.
- fifo\_full = 0: Set fifo\_full to 0 to indicate that the FIFO is not full.
- wr = 1; data\_in = 10'b000000011: Start writing again by setting wr to 1 and assign the value 3 to data\_in.



# 2.1.5 Status signal:

# Verilog code:

```
module status signal(fifo full, fifo empty, fifo threshold, fifo overflow, fifo underflow, wr, rd, fifo we, fifo rd, wptrz
          ,rptr,clk,rst_n);
             input wr, rd, fifo_we, fifo_rd,clk,rst_n;
             input[9:0] wptr, rptr;
output fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow;
wire fbit_comp, overflow_set, underflow_set;
64
66
             wire pointer equal;
             wire[9:0] pointer_result;
            wire[s:0] pointer_testr;
reg fifo full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow;
assign fbit_comp = wptr[9] ^ rptr[9];
assign pointer_equal = (wptr[8:0] - rptr[8:0]) ? 0:1;
assign pointer_result = wptr[9:0] - rptr[9:0];
assign overflow set = fifo_full & wr;
assign underflow_set = fifo_empty&rd;
68
70
74
75
76
77
78
79
             always @(*)
              fifo_full =fbit_comp & pointer_equal;
fifo_empty = (~fbit_comp) & pointer_equal;
               fifo_threshold = (pointer_result[9]||pointer_result[8]) ? 1:0;
80
81
             always @(posedge clk or negedge rst n)
82
83
             if(~rst n) fifo overflow <=0;
             else if((overflow_set==1)&&(fifo_rd==0))
              fifo_overflow <=1;
else if(fifo_rd)</pre>
84
                fifo_overflow <=0;
```

```
87
          fifo_overflow <= fifo_overflow;
88
89
 90
        always @(posedge clk or negedge rst n)
 91
 92
        if(~rst n) fifo underflow <=0;
        else if((underflow_set==1)&&(fifo_we==0))
93
94
         fifo underflow <=1;
95
         else if(fifo we)
          fifo_underflow <=0;
96
          else
97
98
           fifo underflow <= fifo underflow;
 99
100
        endmodule
101
```

# Module status\_signal:

- + This is the module that controls the status signals of the FIFO.
- + The ports include:
- fifo\_full: Signal indicating whether the FIFO is full or not.
- fifo\_empty: Signal indicating whether the FIFO is empty or not.
- fifo\_threshold: Signal indicating whether the FIFO has reached the threshold or not.
- fifo\_overflow: Signal indicating whether the FIFO has overflowed or not.
- fifo\_underflow: Signal indicating whether the FIFO has underflowed or not.
- wr: Signal for writing data into fifo\_mem.
- rd: Signal for reading data from fifo\_mem.
- fifo\_we: Signal indicating whether the FIFO can be written to or not.
- fifo\_rd: Signal indicating whether the FIFO can be read or not.
- wptr: Write pointer for data.
- rptr: Read pointer for data.
- clk: Clock signal.
- rst\_n: Asynchronous reset signal (active-low).
  - + This module controls the status signals of the FIFO based on the signals and pointers from other sub-modules.
  - + fifo\_full is set to 1 when the FIFO is full, and 0 otherwise.
  - + fifo\_empty is set to 1 when the FIFO is empty, and 0 otherwise.
  - + fifo\_threshold is set to 1 when the FIFO has reached the threshold (number of elements near the limit), and 0 otherwise.
  - + fifo\_overflow is set to 1 when the FIFO has overflowed (writing data when full), and 0 otherwise.
  - + fifo\_underflow is set to 1 when the FIFO has underflowed (reading data when empty), and 0 otherwise.
  - RTL Viewer:



```
1
          `timescale lns/100ps
         module status signal FIFO testbench;
            // Signals
             reg wr, rd, fifo_we, fifo_rd, clk, rst_n;
             reg[9:0] wptr, rptr;
            wire fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow;
             // Instantiate the module under test
            status_signal_FIFO sFF(
    .fifo_full(fifo_full),
    .fifo_empty(fifo_empty),
 10
 11
 12
               fifo_threshold(fifo_threshold),
.fifo_overflow(fifo_overflow),
.fifo_underflow(fifo_underflow),
13
14
15
16
17
               .wr(wr),
               .rd(rd),
               .fifo_we(fifo_we),
.fifo_rd(fifo_rd),
.wptr(wptr),
 18
19
20
 21
               .rptr(rptr),
22
                .clk(clk).
 23
               .rst_n(rst_n)
24
25
26
             // Clock generation
27
28
             always #5 clk = ~clk;
29
               Initial block for stimulus
          initial begin

// Initialize inputs
30
     ⊟
31
             wr = 0;
rd = 0;
32
33
             fifo_we = 0;
fifo_rd = 0;
wptr = 0;
rptr = 0;
clk = 0;
34
35
36
37
38
39
             rst_n = 1;
40
41
             // Apply reset
42
            #10 rst_n = 0;
43
44
             // Release from reset
45
            #10 rst_n = 1;
46
47
              // Test scenario
             // rest scenario
#10 wr = 1; wptr = 5;
#10 wr = 0;
#10 rd = 1; rptr = 5;
#10 rd = 0;
48
49
50
51
             #10 fifo_we = 1;
#10 fifo_we = 0;
#10 fifo_rd = 1;
52
53
54
55
56
57
            #10 fifo_rd = 0;
           // Add more test scenarios as needed
58
59
            #10 $stop; // End simulation
60
61
62
      endmodule
```

- wr: Write signal, data is written when wr = 1.
- rd: Read signal, data is read when rd = 1.
- fifo\_we: Write signal (fifo\_we = (~fifo\_full) & wr) is active when the FIFO is not full (~fifo\_full) and write signal is asserted (wr = 1).
- fifo\_rd: Read signal (fifo\_rd = (~fifo\_empty) & rd) is active when the FIFO is not empty (~fifo\_empty) and read signal is asserted (rd = 1).
- clk: Clock signal.
- reset\_n: Reset signal, resets fifo\_overflow and fifo\_underflow to 0 when reset\_n = 0.
- fifo\_full: Indicates FIFO full when fifo\_full = 1.
- fifo\_empty: Indicates FIFO empty when fifo\_empty = 1.
- fifo\_overflow: Indicates FIFO overflow (fifo\_overflow = 1) when the FIFO is full but data is still being written.
- fifo\_underflow: Indicates FIFO underflow (fifo\_underflow = 1) when the FIFO is empty but data is still being read.
- fifo\_threshold: Reaches value 1 when the number of data in the FIFO is less than a specific threshold; otherwise, it is low (fifo\_threshold = (pointer\_result[24] || pointer\_result[23]) ? 1 : 0).



- + Explanation of Testbench:
- In the status\_signal\_FIFO module, there are 4 input signals: wr, rd, fifo\_we, and fifo\_rd. Specifically, fifo\_we and fifo\_rd are outputs of another module. Examining the waveform, when reset\_n is asserted (reset\_n = 0), it activates fifo\_overflow and fifo\_underflow, setting them to 0.
- Fifo\_Empty is 0 when there is a gap between the wptr and rptr addresses, and fifo\_empty is 1 when wptr equals rptr (4th bit is the same).
- Fifo\_Full is 1 when the 4th bit is different and the lowest 4 bits are the same. This means wptr equals rptr, but wptr has completed one full rotation.
- Fifo\_Overflow is 0 because fifo\_full is 0, while fifo\_underflow is 1 due to fifo\_empty = 1, fifo\_rd = 1, and fifo\_we = 0.
- Fifo\_Threshold is 0 because the data in the FIFO is not lower than a specific threshold.
  - ⇒ When we have submodules like fifo\_mem, memory\_array, read\_pointer, write\_pointer and status\_signal. We proceed to connect them to get a complete FIFO as follows:



# - Verilog code:

```
module fifo_mem(data_out,fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow,clk, rst_n, wr, rd, data_ing
                        input wr, rd, clk, rst_n;
  2
                        input[31:0] data_in;
                        output[31:0] data_out;
output fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow;
                        wire[9:0] wptr,rptr;
                        wire fifo we, fifo rd;
                      wire fifo we, fifo_rd;
write_pointer topl(wptr, fifo_we, wr, fifo_full, clk, rst_n);
read_pointer top2(rptr, fifo_rd, rd, fifo_empty, clk, rst_n);
memory_array top8(data_out, data_in, clk, fifo_we, wptr, rptr);
status_signal_top9(fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow, wr, rd, fifo_we, fifo_rd, wptr, and the fifo_we, wr, rd, fifo_we, fifo_rd, wptr, and the fifo_we, wptr, rd, wptr
10
11
                  rptr,clk,rst_n);
                     endmodule
13
                     module memory_array(data_out, data_in, clk,fifo_we, wptr,rptr);
                       input[31:0] data_in;
input clk,fifo_we;
15
16
                      input Cir. pinoum;
input[9:0] wptr,rptr;
output[31:0] data_out;
reg[32767:0] data_out2[1023:0];
wire[31:0] data_out;
17
18
20
                        always @(posedge clk)
                       begin
23
                           if(fifo_we)
                                   data_out2[wptr[8:0]] <=data_in ;
26
                          assign data_out = data_out2[rptr[8:0]];
28
                     module read_pointer(rptr,fifo_rd,rd,fifo_empty,clk,rst_n);
                       input rd,fifo_empty,clk,rst_n;
output[9:0] rptr;
30
32
                         output fifo rd;
                         reg[9:0] rptr;
                        assign fifo_rd = (~fifo_empty)& rd;
always @(posedge clk or negedge rst_n)
34
36
                        begin
                            if(~rst_n) rptr <= 10'b0000000000;
                           else if(fifo_rd)
rptr <= rptr + 10'b0000000001;
38
40
                              rptr <= rptr;
                        end
42
44
                     module write_pointer(wptr,fifo_we,wr,fifo_full,clk,rst_n);
input wr,fifo_full,clk,rst_n;
output[9:0] wptr;
46
48
                        output fifo we:
                        reg[9:0] wptr;
                        assign fifo_we = (~fifo_full)≀
always @(posedge clk or negedge rst_n)
50
52 A begin
```

```
if(~rst n) wptr <= 10'b0000000000;
           else if(fifo_we)
wptr <= wptr + 10'b0000000001;
56
            wptr <= wptr;
58
         end
59
60
61
         module status_signal(fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow, wr, rd, fifo_we, fifo_rd, wptr2
       ,rptr,clk,rst_n);
input wr, rd, fifo_we, fifo_rd,clk,rst_n;
63
         input[9:0] wptr, rptr;
output fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow;
         wire fbit_comp, overflow_set, underflow_set;
wire pointer_equal;
65
         wire[9:0] pointer_result;
reg fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow;
assign fbit_comp = wptr[9] ^ rptr[9];
assign pointer_equal = (wptr[8:0] - rptr[8:0]) ? 0:1;
assign pointer_result = wptr[9:0] - rptr[9:0];
assign overflow_set = fifo_full & wr;
assign underflow_set = fifo_empty&rd;
always @(*)
67
69
     □ begin
           fifo_full =fbit_comp & pointer_equal;
           fifo empty = (~fbit_comp) & pointer_equal;
fifo threshold = (pointer_result[9]||pointer_result[8]) ? 1:0;
78
 79
 80
              always @(posedge clk or negedge rst n)
       □ begin
 81
 82
              if(~rst_n) fifo_overflow <=0;</pre>
 83
              else if((overflow_set==1)&&(fifo_rd==0))
 84
               fifo overflow <=1;
 85
               else if (fifo rd)
                fifo overflow <=0;
 86
 87
                 else
 88
                  fifo overflow <= fifo overflow;
 89
              end
 90
              always @(posedge clk or negedge rst_n)
 91
        begin
              if(~rst n) fifo underflow <=0;</pre>
 92
 93
              else if((underflow_set==1)&&(fifo_we==0))
 94
               fifo_underflow <=1;
 95
               else if (fifo we)
 96
                 fifo underflow <=0;
 97
                 else
 98
                  fifo_underflow <= fifo_underflow;
 99
             end
100
            endmodule
101
102
```

⇒ This Verilog code implements a FIFO using submodules to manage read and write pointers, store data, and control the state of the FIFO.

```
module fifo mem tb;
             reg wr, rd, clk, rst_n; reg [31:0] data_in;
 4
             wire [31:0] data_out;
             wire fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow;
             // Khởi tạo DUT
             fifo_mem DUT (
                  o_mem_DUT (
    .data_out(data_out),
    .fifo_full(fifo_full),
    .fifo_empty(fifo_empty),
    .fifo_threshold(fifo_threshold),
    .fifo_overflow(fifo_overflow),
    .fifo_underflow(fifo_underflow),
10
11
12
13
14
15
                   .clk(clk),
16
                   .rst_n(rst_n),
17
                   .wr(wr).
18
                   .rd(rd),
19
                   .data_in(data_in)
20
21
22
23
     always begin
               #5 clk = ~clk;
24
25
26
27
28
            initial begin
     П
                  // Khởi tạo tín hiệu
29
                   clk = 0; rst_n = 0; wr = 0; rd = 0; data_in = 0;
```

```
32
              #10 rst n = 1; // Thå reset
33
              #10 wr = 1; data in = 32'hDEADBEEF; // Ghi dữ liệu vào FIFO
34
              #10 wr = 0;
              \#10 rd = 1; // Đọc dữ liệu từ FIFO
35
36
              #10 \text{ rd} = 0;
37
              #10 wr = 1; data in = 32'hCAFEBABE; // Ghi dữ liệu khác vào FIFO
38
39
              #10 \text{ wr} = 0;
              #10 rd = 1; // Đọc dữ liệu từ FIFO
40
41
              #10 \text{ rd} = 0;
42
              #10 $finish; // Kết thúc mô phỏng
43
44
45
     endmodule
46
```

- + Declaration and initialization of signals:
- wr, rd, clk, rst\_n are reg-type (registers) input signals representing write enable, read enable, clock, and reset signals respectively.
- data\_in is a 32-bit-width reg-type (register) input signal representing the input data to the FIFO.
- data\_out is a 32-bit-width wire-type (wire) output signal representing the output data from the FIFO.
- fifo\_full, fifo\_empty, fifo\_threshold, fifo\_overflow, fifo\_underflow are wire-type (wire) output signals representing the state of the FIFO, such as full, empty, threshold, overflow, and underflow.



⇒ We load data into FIFO as 3735928559 and 3405691582 respectively using data\_in signal, when storing data thfi wptr increases by 1 bit and when exporting data, rptr increases by 1 bit until equal to fifo. When there is a signal fifo\_we = 1, data from data\_in will be entered into memory and fifo\_rd = 1, data will be output from memory. Signals fifo\_full and fifo\_empty indicate the empty or full status of MEMORY. The fifo\_threshold = 0 signal indicates that MEMORY has not passed a specific threshold.

#### 2.2 LIFO module



# 2.2.1 <u>Lifo\_memory:</u>

- Verilog code:

```
module lifo memory(clk, rst n, wr, rd, lifo empty, lifo full, data in, data out, pointer1);
 2
       //inputs
       input clk;
 3
       input rst_n;
input wr;
 4
 5
       input rd;
       input [31:0] data_in;
 8
       //outputs
      output reg [31:0] data_out;
output lifo_empty;
output lifo_full;
output [9:0]pointer1;
 9
10
11
12
13
       //pointer
      reg [9:0] pointer;
wire [9:0] next_pointer, add_value;
//memory 3MB
reg [32767:0] mem_array[1023:0];
14
15
16
17
18
       wire lifo_re, lifo_we, lifo_en;
19
       //pointer
       assign pointer1 = pointer;
assign lifo_we = wr & ~lifo_full;
20
21
22
23
       assign lifo re = rd & ~lifo empty;
24
25
26
       assign lifo_en = lifo_re ^ lifo_we;
27
       assign add value[9:0] = lifo re? {{9{1'b1}}, 1'b0}: {10{1'b0}};
28
29
       assign next_pointer[9:0] = pointer[9:0] +add_value[9:0] + 1'b1;
30
```

```
31 Halways @ (posedge clk) begin
     if (~rst_n)
    pointer[9:0] <= {10{1'b0}};
else if (lifo_en)
pointer[9:0] <= next_pointer[9:0];
end</pre>
36
38
      assign lifo_full = pointer[9];
41
42
      assign lifo_empty= ~|pointer[9:0];
   //memory array

Balways @ (posedge clk) begin
     if (lifo_we)

mem_array[pointer[9:0]] <= data_in[31:0];
44
46 end
47 lend
48 ⊟always @ (posedge clk) begin
49 = if(lifo_re) begin
50 | data_out[31:0] <= mem_array[next_pointer[9:0]];
     end
52
54 endmodule
```

#### *Module lifo\_memory:*

# + Inputs:

- clk (clock): Clock signal.
- rst\_n (reset\_n): Asynchronous reset signal, active low.
- wr (write): Write signal for writing data into the memory.
- rd (read): Read signal for reading data from the memory.
- data\_in (data\_in): Input data to be written into the memory.

# + Outputs:

- data\_out (data\_out): Output data read from the memory.
- lifo\_empty (lifo\_empty): Signal indicating that the LIFO memory is empty.
- lifo\_full (lifo\_full): Signal indicating that the LIFO memory is full.
- pointer1 (pointer1): Value of the current pointer in the memory.

## + Reg and Wire:

- pointer: reg [9:0] variable used to store the current value of the pointer.
- next\_pointer: wire [9:0] variable used to calculate the next value of the pointer.
- add\_value: wire [9:0] variable used to determine the value to be added to the pointer when a read operation occurs.
- mem\_array: reg [32767:0] array used to store data in the memory.

# + Control Signals:

- lifo\_we: Signal indicating a write operation to the memory.
- lifo\_re: Signal indicating a read operation from the memory.
- lifo\_en: Signal indicating the activation of the LIFO memory.

## + Assignments:

- add\_value: If a read operation (lifo\_re) occurs, add\_value is set to {10'b1111111110} (10 bits of 1 and 1 bit of 0), otherwise it is set to {10'b000000000}.
- next\_pointer: The next value of the pointer is calculated by adding the current value of the pointer (pointer) to add\_value and 1.
- pointer: The value of the pointer is updated based on the clk and rst\_n signals. When rst\_n = 0, the pointer is reset to 0. When lifo\_en = 1, the value of the pointer is updated to next\_pointer.

#### + Status Signals:

- lifo\_full: Determined by the most significant bit of the pointer (pointer[9]).
- lifo\_empty: Determined by the OR operation on all bits of the pointer (pointer[9:0]).

#### + Memory:

- Data is written into the memory (mem\_array) when lifo\_we = 1 and stored at the current pointer position.
- Data is read from the memory (mem\_array) when lifo\_re = 1 and stored in the data\_out variable.

# - RTL Viewer:



```
`timescale 1ns/1ps
 2
 3
     module lifo_memory_testbench;
 4
 5
       reg clk, rst_n, wr, rd;
 6
       reg [31:0] data in;
 7
       wire [31:0] data out;
       wire lifo empty, lifo full;
 8
 9
       wire [9:0] pointer1;
10
11
    lifo memory uut(
12
        .clk(clk),
13
        .rst n(rst n),
14
        .wr(wr),
15
        .rd(rd),
        .lifo empty(lifo empty),
16
        .lifo full(lifo full),
17
18
        .data_in(data_in),
19
         .data out(data out),
20
        .pointer1(pointer1)
21
       );
22
    ⊟always begin
        #5 clk = \simclk;
23
24
     end
25
26 
initial begin
        // Initialize inputs
27
28
        clk = 0;
29
        rst n = 0;
30
        wr = 0;
31
        rd = 0;
32
        data in = 0;
33
34
        // Apply reset
```

```
rst n = 0;
35
36
     #10;
37
     rst n = 1;
38
     wr = 1;
     39
40
     #10;
41
     #10;
42
43
     wr = 0;
44
     rd = 1;
45
     #30;
46
     $stop; // Stop simulation
47
48
     end
49
50
   endmodule
```

- + Clk: Clock signal.
- + rst\_n: Reset signal for the FIFO, sets fifo\_ov = 0 and fifo\_ud = 0 when rst\_n = 0 (activates the fifo\_ov and fifo\_ud signals).
- + wr: Write signal for data input when wr = 1.
- + rd: Read signal for data output when rd = 1.
- + data\_in: 32-bit input data.
- + data\_out: 32-bit output data.
- + lifo\_full: Indicates that the LIFO is full when fifo\_full = 1 (input provided).
- + lifo\_empty: Indicates that the LIFO is empty when fifo\_empty = 1 (input provided).
- + pointer1: Pointer stack of the LIFO.



=> With wr = 1 and the clock rising edge for the first time, data\_in = 2147483648 is written into the LIFO MEMORY. On the second rising edge of the clock, data\_in = 1073741824 is written into the LIFO MEMORY. When there is data in the LIFO MEMORY, lifo\_empty transitions from 1 to 0. Then, with rd = 1 and consecutive rising edges of the clock twice, data\_out has the values 1073741824 and 2147483648 respectively. Pointer 1 runs from 0 to 2 when data is loaded and runs from 2 back to 0 when data is read out.

#### 2.2.2 Status signal of LIFO:

- Verilog code:

```
module status_signal_LIFO (clk, rst_n, wr, rd,lifo_empty,lifo_full,lifo_ov,lifo_ud,lifo_low_th,lifo_high_th,pointer);
      input clk;
      input rst n;
      input rd;
      input lifo_empty;
input lifo_full;
input [10:0] pointer;
12
13
14
      //outputs
output reg lifo_ov;
output reg lifo_ud;
output lifo_low_th;
output lifo_high_th;
15
16
18
19
20
      //Internal signals
21
22
      wire lifo_re, lifo_we, lifo_en;
23
24
      assign lifo_we = wr & ~lifo full;
25
26
      assign lifo_re = rd & ~lifo_empty;
27
28
      assign lifo_en = lifo_re ^ lifo_we;
20  //The low threshold signal
30  assign lifo_low_th = (pointer[10:0] < 8);
31  assign lifo_high_th = (pointer[10:0] >= 8);
32
33 Halways @ (posedge clk) begin
       if (~rst_n) lifo_ov <= 1'b0;
else if (lifo_re) lifo_ov <= 1'b0;
34
35
            else if (wr & lifo full) lifo ov <= 1'b1;
36
37
38
39
      //Underflow
40
41
42 Halways @ (posedge clk) begin
       if (~rst_n) lifo_ud <= 1'b0;
else if (lifo_we) lifo_ud <= 1'b0;
else if (rd & lifo_empty) lifo_ud <= 1'b1;</pre>
43
44
45
46
47
      endmodule
```

# + Inputs:

- clk (clock): Clock signal.
- rst\_n (reset\_n): Asynchronous reset signal, active low.
- wr (write): Write signal for writing data into the LIFO memory.
- rd (read): Read signal for reading data from the LIFO memory.
- lifo\_empty: Signal indicating that the LIFO memory is empty.
- lifo\_full: Signal indicating that the LIFO memory is full.
- pointer: Value of the current pointer in the LIFO memory.

#### + Outputs:

- lifo ov: Signal indicating LIFO memory overflow.
- lifo\_ud: Signal indicating LIFO memory underflow.
- life low the Signal indicating that the pointer is below a low threshold value.
- lifo\_high\_th: Signal indicating that the pointer is at or above a high threshold value.
- Control Signals:
- lifo\_we: Signal indicating a write operation to the LIFO memory.
- lifo\_re: Signal indicating a read operation from the LIFO memory.

# + Assignments:

- lifo\_we: The lifo\_we signal is assigned the value of wr & ~lifo\_full, which means it is active (1) when there is a write operation and the LIFO memory is not full.
- lifo\_re: The lifo\_re signal is assigned the value of rd & ~lifo\_empty, which means it is active (1) when there is a read operation and the LIFO memory is not empty.

- lifo\_low\_th: The lifo\_low\_th signal is assigned based on the comparison of the pointer value (pointer[9:0]) with a low threshold value (8 in this case). It is active (1) when the pointer is below the threshold.
- lifo\_high\_th: The lifo\_high\_th signal is assigned based on the comparison of the pointer value (pointer[9:0]) with a high threshold value (8 in this case). It is active (1) when the pointer is at or above the threshold.

#### + Overflow:

- The lifo\_ov signal is set to 1 (overflow) under the following conditions:
- During reset (when ~rst\_n), lifo\_ov is set to 0 (no overflow).
- When there is a read operation (lifo\_re), lifo\_ov is set to 0 (no overflow).
- When there is a write operation (wr) and the LIFO memory is full (lifo\_full), lifo\_ov is set to 1 (overflow).

#### + Underflow:

- The lifo\_ud signal is set to 1 (underflow) under the following conditions:
- During reset (when ~rst\_n), lifo\_ud is set to 0 (no underflow).
- When there is a write operation (lifo\_we), lifo\_ud is set to 0 (no underflow).
- When there is a read operation (rd) and the LIFO memory is empty (lifo\_empty), lifo\_ud is set to 1 (underflow).

# - RTL Viewer:



```
`timescale 1ns/100ps
 2
 3
     module status signal LIFO testbench;
 4
 5
       // Parameters
 6
      parameter DATA WIDTH = 16;
 7
       parameter POINTER WIDTH = 4;
 8
       parameter TH LEVEL = (2**POINTER WIDTH)/2;
 9
10
       // Inputs
11
       reg clk = 0;
12
       reg rst n = 1;
13
       reg wr = 0;
14
       reg rd = 0;
15
       reg lifo empty = 1;
16
       reg lifo full = 0;
17
       reg [24:\overline{0}] pointer;
18
19
       // Outputs
20
       wire lifo ov;
21
       wire lifo ud;
22
       wire lifo low th;
23
       wire lifo high th;
24
       // Instantiate the module under test
25 🖯 status signal LIFO uut (
26
         .clk(clk),
27
         .rst n(rst n),
28
         .wr(wr),
         .rd(rd),
29
30
         .lifo empty(lifo empty),
31
        .lifo full(lifo full),
32
        .lifo ov(lifo ov),
33
         .lifo ud(lifo ud),
         .lifo low th(lifo low th),
34
         .lifo_high_th(lifo high th),
35
        .pointer(pointer)
36
37
       );
38
39
       // Clock generation
40 ⊟
       always begin
41
       #5 clk = \simclk;
42
       end
43
```

```
44
       // Stimulus generation
45 ⊟
       initial begin
46
          // Initialize signals
          wr = 1; // Enable write
47
48
          rd = 0; // Disable read initially
49
          lifo empty = 1;
50
          lifo full = 0;
         pointer = 20;
51
52
53
          // Reset
54
          rst n = 0;
55
          #10 rst n = 1;
56
57
          // Test case 1: Trigger Overflow
58
          #10 \text{ wr} = 1;
59
          #10 \text{ wr} = 1;
60
          #10 \text{ wr} = 1;
61
          #10 wr = 1; // Overflow should be triggered here
62
63
          // Test case 2: Trigger Underflow
64
          #10 wr = 0;
65
          #10 wr = 0;
66
          #10 \text{ wr} = 0;
67
         #10 rd = 1; // Underflow should be triggered here
68
69
         // Add more test scenarios as needed
70
71
          // Finish simulation
72
         #10 $stop;
73
        end
74
75
     endmodule
```

- + Clk: Clock signal.
- + rst n: Reset signal that sets fifo ov = 0 and fifo ud = 0 when rst n = 0.
- + wr: Write signal for data input when wr = 1.
- + rd: Read signal for data output when rd = 1.
- + lifo\_full: Indicates that the LIFO is full when fifo\_full = 1 (input provided).
- + lifo\_empty: Indicates that the LIFO is empty when fifo\_empty = 1 (input provided).
- + pointer: Address of the stack slot (input) being provided.
- + lifo\_ov: Indicates LIFO overflow when data is written into the LIFO even when it is full, set fifo\_ov = 1.
- + lifo\_ud: Indicates LIFO underflow when data is read from the LIFO even when it is empty, set fifo\_ud = 1.
- + lifo\_high\_th: Indicates high threshold when the pointer's stack slot address is greater than or equal to 8.
- + lifo\_low\_th: Indicates low threshold when the pointer's stack slot address is less than 8.



=> For example, lifo\_empty and lifo\_full are both 0, showing that LIFO is neither empty nor full. In the case of this module, lifo\_full and lifo\_empty are signals generated from the LIFO MEMORY module. The rst\_n signal is the reset signal for lifo\_ov and lifo\_ud to 0. Set the pointer address = 20 to test the two signals lifo\_high\_th and lifo\_low\_th, we see lifo\_high\_th = 1 and lifo\_low\_th = 0. Signal lifo\_ov = 0 because rd & lifo\_empty = 0 and signal lifo\_ud = 1 because rd & lifo\_empty = 1.

# => When we have submodules like lifo\_mem, status\_signal\_LIFO. We proceed to connect them to get a complete LIFO as follows



#### Verilog code:

```
module LIFO(data_out, lifo_ov, lifo_ud, lifo_low_th, lifo_high_th, clk, rst_n, wr, rd, data_in);
input wr, rd, clk, rst_n;
input[31:0] data_in;
output[31:0] data_out;
output lifo_low_th, lifo_high_th, lifo_ov, lifo_ud;
wire [9:0] pointer1;
wire lifo_full, lifo_empty;
wire fifo_we, fifo_rd;
lifo_memory lfm(clk, rst_n, wr, rd, lifo_empty, lifo_full, data_in, data_out, pointer1);
status_signal_LIFO sslf(clk, rst_n, wr, rd, lifo_empty, lifo_full, lifo_ov, lifo_ud, lifo_low_th, lifo_high_th, pointer1);
endmodule
```

⇒ The main "LIFO" module instantiates the "lifo\_memory" module to implement the LIFO memory functionality, and the "status\_signal\_LIFO" module to generate status signals based on the LIFO memory state. These modules work together to handle data storage and retrieval while providing status information about the LIFO memory.

```
1
     `timescale lns/1ps
 2
 3
     module lifo testbench;
 4
 5
       reg wr, rd, clk, rst n;
 6
       reg [31:0] data in;
 7
       wire [31:0] data out;
 8
       wire lifo low th, lifo high th, lifo ov, lifo ud;
 9
10
   ☐ LIFO lifo1(
11
       .data out(data out),
        .lifo ov(lifo ov),
12
13
        .lifo ud(lifo ud),
        .lifo low th(lifo low th),
14
15
        .lifo high th(lifo high th),
16
        .clk(clk),
17
        .rst n(rst n),
        .wr(wr),
18
19
        .rd(rd),
20
        .data in(data in)
21
       );
22
23
      always begin
   24
       #5 clk = \simclk;
25
       end
26 ⊟initial begin
       // Initialize inputs
27
28
        wr = 0;
29
        rd = 0;
        clk = 0;
30
31
        rst n = 0;
32
        data in = 0;
33
34
        // Apply reset
35
        rst n = 0;
36
        #10;
37
        rst n = 1;
38
        wr = 1;
39
        40
        #20;
41
        wr = 0;
42
        rd = 1;
43
        #40;
44
        rd = 0;
45
        #50; // Allow for some simulation time
46
47
        $stop; // Stop simulation
48
     end
49
50
     endmodule
```

- + clk: Clock signal.
- + rst\_n: Reset signal. When rst\_n = 0, the fifo\_ov and fifo\_ud signals are set to 0 (activating the signals).
- + wr: Write signal. When wr = 1, data is written into the LIFO.
- + rd: Read signal. When rd = 1, data is read from the LIFO.
- + data\_in: 32-bit input data.
- + data\_out: 32-bit output data.
- + lifo\_ov: Indicates LIFO overflow. If data is written into a full LIFO, lifo\_ov = 1.

- + lifo ud: Indicates LIFO underflow. If data is read from an empty LIFO, lifo ud = 1.
- + lifo\_high\_th: Indicates a high threshold. lifo\_high\_th = 1 when the pointer's stack slot address is greater than or equal to 8.
- + lifo\_low\_th: Indicates a low threshold. lifo\_low\_th = 1 when the pointer's stack slot address is less than 8.



# 2.3 Security (memory):

#### Verilog code:

```
module security(data in,clk,rst n,wr1, rd1,wr2, rd2,data out,data out life test,fife full, fife empty);
        //fifo
       input wr1, rd1, clk, rst_n;
       wire[31:0] data_out_lifo;
wire fifo threshold, fifo overflow, fifo underflow;
        output fifo_full, fifo_empty;
       //lifo
       wire lifo_low_th,lifo_high_th,lifo_ov,lifo_ud;
output [31:0] data_out_lifo_test;
       //key and input
       //key and input [31:0] data_in;
output[31:0] data_out;
//input "xin chao" = data_in
//xin = 00000000 01111000 01101001 01101110
14
15
16
17
18
        //chao = 01100011 01101000 01100001 01101111
       wire [31:0] X;
       19
                                                              01010101010101010;
21
22
23
24
       //fifo_mem ff1(data_out,fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow,clk, rst_n, wr, rd, X);
LIFO lf1(data_out_lifo, lifo_ov, lifo_ud,lifo_low_th, lifo_high_th, clk, rst_n, wr2, rd2, X);
//wr = 1 , rd = 0 => wr = 0, rd = 1
       fifo_mem_ff1(data_out,fifo_full, fifo_empty, fifo_threshold, fifo_overflow, fifo_underflow,clk, rst_n, wr1, rd1, data_out_lifo);
```

#### - RTL Viewer:



```
`timescale 1ns/1ps
 1
 2
 3
     module security tb;
 4
 5
        // Inputs
 6
        reg clk;
 7
        reg rst n;
 8
        reg wr1, rd1, wr2, rd2;
 9
        reg [31:0] data in;
10
11
        // Outputs
12
        wire [31:0] data out, data out lifo test;
13
        wire fifo full, fifo empty;
14
15
        // Instantiate the security module
        security sec inst (
16
    .data in(data in),
17
18
          .clk(clk),
19
          .rst n(rst n),
20
          .wr1(wr1),
21
          .rd1(rd1),
22
          .wr2(wr2),
23
          .rd2(rd2),
24
          .data out(data out),
25
          .data_out_lifo_test(data_out_lifo_test),
26
          .fifo full(fifo full),
27
          .fifo empty(fifo empty)
28
        );
29
```

- + Clk: Clock signal.
- + rst\_n: Reset signal. When rst\_n = 0, the fifo\_ov and fifo\_ud signals are set to 0 (activating the signals).
- + wr1: Write signal to write data into the FIFO.
- + rd1: Read signal to read data from the FIFO.
- + wr2: Write signal to write data into the LIFO (data is inverted before storing).
- + rd2: Read signal to read data from the LIFO.
- + data\_in: Input data to be written.

- + data\_out: Data content stored in the memory.
- + fifo\_empty: Indicates whether the memory is empty. fifo\_empty = 1 when the memory is empty; otherwise, it is 0.
- + fifo\_full: Indicates whether the memory is full. fifo\_full = 1 when the memory is full; otherwise, it is 0.
- + data\_out\_lifo\_test: Used to test the output of the LIFO after the inversion process before storing it into the FIFO.



⇒ The four signals, wr1, rd1, wr2, and rd2, are used to write and encode data. The FIFO acts as the main memory, while the LIFO serves as the data encoding module. The data\_in signal represents the input data to be encoded and written into the memory, while the data\_out signal holds the output data that has not been decoded yet. The fifo\_empty and fifo\_full signals are used to indicate the empty and full status of the memory.

# 2.4 USER\_KEY

Verilog code:

```
1
   ⊟module user key (
2
       input [31:0] in0,
3
      input [31:0] key,
4
      output reg [31:0] out
5
    );
6
7
   always @(*) begin
         8
9
           out <= in0;
10
         else
11
           out <= 32'bz;
12
       end
13
14
    endmodule
15
```

- RTL Viewer:



Testbench:

```
timescale 1ns / 1ps
 1
 2
 3
    module user key tb;
 4
 5
      // Inputs
 6
      reg [31:0] in0;
7
      reg [31:0] key;
 8
 9
      // Outputs
10
      wire [31:0] out;
11
      user key uut (
12
   13
        .in0(in0),
14
        .key(key),
15
        .out(out)
16
      );
17
18
      // Initial block
19
      initial begin
   // Initialize inputs
20
21
        key = 32'b11000000000000000000000000000011;
22
23
        #10;
        24
25
        #10;
26
        $stop;
27
      end
28
29
    endmodule
```

- + Clk: Clock signal.
- + In0: Input data.
- + Key: Key input used to unlock the data.
- + Out: Output data



⇒ If the correct KEY is entered, the desired output data will be provided. However, if an incorrect KEY is entered, the output data will be represented as 32'bZ.

# **CHAPTER 3: PROPOSED SYSTEM**

3.1 Flowchart

# **FLOW CHART**



# 3.2 Security\_FPGA system:

- Verilog code:

```
module security FPGA(data in,wr1, rd1, clk, rst n,wr2, rd2,wr3,rd3,key,data out,data out final,empty,full);
 2
       //security
 3
      input [31:0] data in;
      output[31:0] data out;
 4
 5
      output empty, full;
      input wr1, rd1, clk, rst_n,wr2, rd2;
wire lifo_low_th,lifo_high_th,lifo_ov,lifo_ud;
wire [31:0] data_out_lifo_test;
output wire [31:0] data_out_final;
 6
 8
 9
10
      wire fifo_full, fifo_empty;
11
      //key
12
13
      wire [31:0]out;
      input [31:0]key;
wire [31:0] X;
14
15
16
       //LIFO2
17
      input wr3, rd3;
      assign empty = fifo_empty;
assign full =fifo_full;
18
19
20
21
22
23
24
25
      security sel(data in,clk,rst n,wr1, rd1,wr2, rd2,data out,data out lifo test,fifo full, fifo empty);
      user_key userk(data_out,key,out);
      LIFO lf2(X, lifo_ov, lifo_ud, lifo_low_th, lifo_high_th, clk, rst_n, wr3, rd3, out);
26
       assign data out final = X ^ 32'b10101010101010101010101010101010;
27
28
      endmodule
```

#### - RTL Viewer:



```
timescale 1ns / 1ps
 2
 3
     module security_FPGA_tb;
 4
 5
       // Parameters
 6
 7
        // Inputs
 8
       reg [31:0] data in;
        reg wr1, rd1, clk, rst_n, wr2, rd2, wr3, rd3;
 9
10
       reg [31:0] key;
11
       wire empty, full;
12
        // Outputs
       wire [31:0] data_out, data_out_final;
13
14
15
        // Instantiate the module under test
       security_FPGA uut (
16
    17
          .data_in(data_in),
18
          .wr1(wr1),
19
          .rd1(rd1),
          .clk(clk),
20
21
          .rst n(rst n),
          .wr2(wr2),
22
23
          .rd2(rd2),
24
          .wr3(wr3),
25
          .rd3(rd3),
26
          .key(key),
27
          .data out(data out),
28
          .data out final (data out final),
29
          .empty(empty),
          .full(full)
30
31
        );
32
33
       // Clock generation
```

```
34 ⊟
       always begin
35
        #5 clk = \simclk;
36
       end
37
       // Initial block
38
39
    initial begin
40
        // Initialize inputs
41
         data in = 32'bz;
42
         wr1 = 0;
         rd1 = 0;
43
44
         clk = 0;
45
         rst n = 0;
46
         wr2 = 0;
         rd2 = 0;
47
48
         wr3 = 0;
49
         rd3 = 0;
50
         key = 32'b1100000000000000000000000000011;
51
52
         #10;
53
         rst n = 1;
54
         wr2 = 1;
55
         data in = 32'b00000000 01111000 01101001 01101110;
56
         #10;
57
         data in = 32'b01100011 01101000 01100001 01101111;
58
         #10;
59
         wr2 = 0;
60
         rd2 = 1;
         #10;
61
62
         rd2 = 0;
         wr1 = 1;
63
64
         #10;
65
         rd2 = 1;
66
         wr1 = 0;
67
          #10;
         rd2 = 0;
68
69
         wr1 = 1;
70
         #10;
71
         wr1 = 0;
72
         rd1 = 1;
73
         #10;
74
         rd1 = 0;
75
         wr3 = 1;
         #10;
76
77
         rd1 = 1;
78
         wr3 = 0;
79
         #10;
80
         rd1 = 0;
81
         wr3 = 1;
82
          #10;
83
         wr3 = 0;
84
         rd3 = 1;
85
         #20;
86
87
88
        $stop;
89
        end
90
91
     endmodule
```

- + Clk: clock signal
- + rst\_n: reset signal that sets fifo\_ov = 0 and fifo\_ud = 0 when reset\_n = 0 (activates the fifo\_ov and fifo\_ud signals)
- + wr1: write data to the FIFO
- + rd1: read data from the FIFO
- + wr2: write data to the LIFO (reverse the data)
- + rd2: read data from the LIFO
- + wr3: write data from the FIFO to the LIFO
- + rd3: read data from the LIFO
- + key: user-provided data for data retrieval
- + data\_in: input data content for information encoding
- + data\_out: content stored in memory after information encoding
- + data\_out\_final: content stored in memory after information decoding
- + empty: indicates whether the memory is empty (empty = 1) or not (empty = 0)
- + full: indicates whether the memory is full (full = 1) or not (full = 0).



The security system is composed of three main modules. One module combines FIFO and LIFO, where FIFO acts as the main memory, another module handles USER\_KEY input, and a LIFO module is responsible for reversing the order and outputting the data. The sender writes data into the memory using signals wr2, rd2, wr1, and data\_in. The receiver retrieves the signals using rd1, wr3, rd3, and key. If the correct key is entered, rd3 will output the desired result provided by the sender. The signal Data\_out represents the data stored in the memory (information that has been encoded), and the receiver must enter the correct USER\_KEY to decode the information. The signals empty and full indicate the status of the memory.



⇒ The security system produces a result of "32'bz" if the receiver enters the wrong KEY.

# **CHAPTER 4: CONCLUSION:**

### 4.1 Result:

- The combination of FIFO and LIFO in the system allows for flexible data writing and reading. FIFO is used to store data in the order it arrives, while LIFO can reverse the order of the data. This provides high flexibility for data processing and shuffling within the system.
- The system also supports information encryption. By using input data and storing the encoded information in memory, the system protects important information from unauthorized access.
- The system also ensures information security. The receiver must enter the correct USER\_KEY to decrypt the information, ensuring that only those with the accurate key can access and decode the data.

#### 4.2 Drawbacks:

- Vulnerability to Key Guessing Attacks: If the system relies solely on a single USER\_KEY for decryption, it may be vulnerable to key guessing attacks. An attacker could potentially guess or brute-force the key, compromising the security of the system.
- Limited Compatibility: The system may have difficulties in being compatible and working seamlessly with other systems, causing challenges in data exchange or integration with other applications.
- Subpar Performance: The system may fail to meet performance requirements, resulting in slow response times or consuming more system resources than anticipated.

# **4.3 Direction of development:**

- Scaling and expandability: If the system was designed for a small scale, consider scaling up to support more users and handle larger data volumes. Use technologies like cloud and distributed servers to enhance the system's scalability.
- Performance optimization: Continuously optimize the system's performance, improve response times, and optimize resource utilization. Explore the application of optimization algorithms and techniques to enhance performance and optimize processes and workflows.
- Enhancing security: Ensure that the system is tightly secured and compliant with security standards. Update to the latest security measures and conduct regular testing to detect and address security vulnerabilities.
- Integration of new features: Consider integrating new technologies such as Artificial Intelligence(AI), Machine learning, virtual reality, or blockchain to enhance the system's capabilities and value.