# **DSD EXERCISE**

FINITE STATE MACHINES IN VHDL (THE CODE LOCK AND UART EXERCISE)



## AARHUS UNIVERSITY SCHOOL OF ENGINEERNG PHM, CEF

**JUNE 2018** 

### **Document History**

| 2017-04-12: | PHM, Initial/revised version.                                   |
|-------------|-----------------------------------------------------------------|
| 2018-04-23: | CEF, Converted to LATEX.                                        |
| 2018-04-25: | CEF, Added Analog Discovery debug testing to UART,              |
|             | fixed OPTIONAL mismatch in UART exercise,                       |
|             | fixed figure placements.                                        |
| 2018-05-17: | CEF, Hightlighted erroneous code3 text in Code lock STM figure. |
| 2018-06-07: | CEF, Fixed figure placements.                                   |
| 2019-03-15: | CEF, Added Peer Feedback to J3 exe.                             |
| 2019-03-19: | CEF, Modified optional exe.                                     |
| 2019-04-12: | CEF, Updated Peer Feedback text.                                |
|             |                                                                 |

### Goals

State machines are essential in most digital systems. They lurk many places: In protocols, in control systems, as the main building block of operating systems and so on. In this exercise you will work with two basic state machine designs: Mealy and Moore. For those of you who have only seen the state machine diagrams, it's finally time to implement!

You must complete exercise 1, plus exercise 2- or 3 to pass this exercise. The goals for this exercise are:

- To master the 3-Process State Machine Template.
- To enhance your VHDL skills.
- To decipher state machine diagrams and implement them.

You will start out with a basic Mealy / Moore finite state machine and then progress into more complicated versions that implement a code lock or a UART interface.

# 1 Mee-Moo A Combined Mealy/Moore State Machine

We'll start out with a basic state machine that implements both a Mealy and a Moore state machine. Bear in mind that it is only the output process that differ between the two. The "next state" process handling the state transitions is the same!

a) Implement the state-diagram for the MeeMoo state machine illustrated in figure 1 using the three process template in the book. The diagram has both Moore and Mealy outputs with conditional and unconditional transitions. In other words: if you can solve this exercise you will actually be able to implement VHDL code for both state machine types! Use the interface described in figure 2. Compile your design in Quartus II and view the output in the Netlist Viewers->State Machine Viewer. How does it compare with your design?

**Hint!** Start with just looking at the Moore output (Moo\_out) and implement the state machine to do this. When it works, create a Mealy output process to generate the Mealy output (Mea\_out). In VHDL, create a new "state" type to reflect the three states: "idle", "init" and "active (See section 10.4 in the book). This will make your code more readable and state names will be visible in the simulation waveform tool.

b) Create a functional simulation of your state machine. Add the pins, but also add the present\_state signal in the waveform editor: Insert signals->node finder->Filter:Design Entry (all names)->List ->(pick the one with the type State Machine) and add it to the waveform. This latter one will show you which state you are in. How does it compare with the state machine view? When do the Mealy and Moore outputs change in relation to the clock?



Fig. 1: Mee-More state machine diagram.

c) Build the tester and test your design on the DE2-board.

## 2 Code Lock (Skip this if you'd rather build the UART)

The purpose of this exercise is to implement a code lock as a finite state machine. The code-lock functionality can be described as:

The code lock accepts a sequence of two correct codes, each followed by an "enter" press, to let the "lock" output change from locked ('1') to unlocked ('0'). The code lock remains unlocked until "enter" is pressed again. Three wrongly entered codes will lock the code lock permanently until reset is asserted.

The two secret codes are hard-coded into the VHDL program.

In solving the exercise you must consider and explain, in text, how the listed SysML terms correspond to Moore/Mealy terms and explain how they can be implemented in VHDL using snippets from your code:

- SysML triggers, guards and effects (no effects in exercise).
- SysML do actions.



Fig. 2: Mee-More tester IBD.



Fig. 3: Code lock tester IBD.



Fig. 4: Code lock simple STM.

- SysML entry actions (err\_cnt++ in "Wrong Code").
- SysML exit action (None in the exercise).

Note that entry- and exit actions are properties of a state, but can also be interpreted as common effects on the in- and outgoing transitions.

- a) Start out by implementing the simple version of code lock described in figure 4 using the interface described in figure 3. Use the three-process template to implement the state register, next state- and output process for the code lock.
- **b)** Create a functional simulation of your design, just as you did with the Mee-Moo state machine. Does the state change happen as expected? Add simulation waveform to your journal.
- c) Create a tester and test your design on the DE2-board.
- **d)** We will now add functionality to limit the number of wrong entries to three and put the code lock in a permanently locked condition if this is exceeded. To do this, we will have to add two new states in the code lock as shown in figure 5.
  - Add the two new states: "wrong code" and "permanently locked" to the next state process of the code lock state machine. Let the state machine pass directly from "Wrong code" to "permanently locked" for now. Simulate to verify, that you end in "Permanently Locked" I you enter a wrong code.
- e) Add a Mealy output err\_event as depicted in figure 5. err\_eventshould be a std\_logic signal.
- **f)** A counter is actually a very simple Moore state machine (See VHDL for engineers section 10.9). To count the number of wrong tries, we'll create a small sub-state machine



**Fig. 5:** Code lock STM.(note: the text erroneous reads code<>code3 in the figure, but should read code<>code2.)



Fig. 6: Wrong code STM.

Create a new 3-process state machine in your code\_lock design file. This state machine must implement the Moore machine described in figure 6. This state machine must be triggered by the err\_event from the code lock state machine and control the Moore output "failed".

- **g)** Modify your "wrong code" state to check if "failed" is set to determine the next state (see figure 5).
- **h**) Simulate your state machine to verify is functionality. Put waveforms with state transitions in your journal.
- i) Build your design with Quartus II and test on the DE2-Board. Did you have any latches? If so, why?

# 3 UART (OPTIONAL if you rather try this instead of the Code Lock)

The purpose of this exercise is to construct a UART controller that allows us to transmit data between the DE2 board and a secondary device with UART interface, such as a PC (with UART adapter), the STK500 board or similar. The technical goal of this exercise is:

To receive one byte of data and show its content on LEDR[7:0] or two 7-segment displays and to transmit one byte of data defined by the switches, SW[7:0], when the push-button KEY[3] is asserted.

### **Hardware Assembly**

As before mentioned, we'll create a UART interface in the FPGA and it to a secondary UART device using wires connected to the DE2 board's GPIO ports. We will also add connections that will allow us to debug the interface with a serial protocol analyzer, such as the Analog Discovery kit. The overall hardware is shown in figure 7.

#### Design

The design must consist of two design entities:

- uart\_tester That instantiates the UART component and interfaces it to switches and displays.
- uart The UART itself.

#### The UART

Universal Asynchronous Receiver Transmitter is a basic serial communication scheme commonly used for embedded devices. It is asynchronous in the sense that no clock is transmitted with the data, the transmitter and receiver must use a similar time reference ex. 115200 Hz, known as the baud rate. The receiver waits for a start bit (line changes from logical '1' to logical '0'), and from here it samples the input at the baud rate agreed upon. The example given in figure 8 illustrates the communication of two data bytes.

The UART controller must consist of three blocks as shown in figure 9. The blocks does not have to be design entities, but may just as well be fit into a single entity, the uart.

The UART is very basic and storage of received data must be handled externally. The external interface of the UART is described in table 1.

#### **Baud Rate Generator**

This block must generate a baud rate "clock" signal, derived by using a counter to divide the 50 MHz clock down to a suitable baud rate, ex. 115200 Hz.

#### **UART Receiver**

Investigating the UART interface, we can derive the state diagram in figure 10.

We'll remain in Idle until a start bit I received, then we'll continue to reading, where RX data is shifted in. When the bit counter exceeds 7, we proceed to Stopping where a check is made, that a stop bit is received, before latching RX data and returning to idle. This sequence is also illustrated in the timing diagram of figure 11. Note that the clock used in the simulation is only high one 1/50M period, where yours may have a different duty cycle.



Fig. 7: UART exercise hardware and interfaces.



Fig. 8: UART Communication of two data bytes (wikimedia.org).

| Name            | Direction | Description                                       |
|-----------------|-----------|---------------------------------------------------|
| clk             | in        | 50 MHz Clock input                                |
| reset           | in        | Asynchronous reset                                |
| rxd             | in        | UART data input                                   |
| txdata[7:0]     | in        | Data byte to be send via UART txd                 |
| txvalid         | in        | txdata is to be send when txvalid = '1'           |
| txd             | out       | UART data output                                  |
| rxdata[7:0]     | out       | Data byte received via UART rxd                   |
| rxvalid         | out       | Is '1' when rxdata is valid                       |
| test (optional) | out       | Connections to be used for debugging on the DE2   |
|                 |           | board. Could be connected to the Analog Discovery |
|                 |           | kit to monitor UART transmission.                 |

Tab. 1: UART interfaces.



Fig. 9: UART IBD.



Fig. 10: UART receiver state diagram.



Fig. 11: UART receiver timing diagram.

#### **UART Transmitter**

Is similar to the receiver, it must however, shift data out rather than in... Number of states is not necessarily the same...

#### The UART Tester

To test the UART on the DE2 board we'll create a UART tester, which will become our new top-level design entity. This component will map the UART to the appropriate ports and it must contain a register to hold the received data byte. The tester IBD is illustrated in figure 12.

### **Implementation**

- **a)** Start out with the baud rate generator. This should be similar to work you did when creating the watch...
- **b**) When it is working, look at the receiver. Start out by looking at the state- and timing diagrams in the description.
  - When using the bit counter note that it is actually a sub-state of the reading state. This is described in the code lock exercise step (5). You may use a counter directly, just remember that you will need to store the present\_bit\_cnt using the state\_register, as the output- and next state processes do not have a clock at therefore will infer a latch to store a value (ex: bit\_cnt <= bit\_cnt + 1 must be bit\_cnt\_next <= bit\_cnt\_present + 1 in output process)
- c) Test by connecting to the AVR kit by using a USB/UART adapter (provided by exercise tutor). Use you Analog Discovery Kit to monitor and debug UART data as



Fig. 12: UART tester IBD.



**Fig. 13:** UART testing and debugging via the Analog Discovery. Select the Protocol | UART tab for UART debugging (left pane). Right pane shows an erroneous output from the UART, always getting a HEX F0 value from the DE2 board—a readable ASCII character was expected.

well as state transitions. Remember to put waveform dumps into your journal.

**d**) When the receiver is working it is time to design the transmitter. Look carefully at the UART timing diagram and consider which states are required. When the state machine has been designed, its quite straight forward to implement it. Remember to put your design and considerations in the journal!

### **Testing**

The Analog Discovery and its "WaveForm 2015" is a great debugging and testing tool when creating UART's, see figure 7 shows the overall structure. Here two GPIO pins are used to map RX and TX in and out of the DE2 board hardware.

These pins can be attached to the Analog Discovery hardware and the Waveform's *Protocol* | *UART* protocol debugger can be used for receiving and sending bytes from at to the DE2 board, see figure 13 and remember to set up the UART settings to the right format (same format used on the DE2 board and in the settings dialog).

Wrong protocol settings or erroneous code may produce bad ASCII output, as seen in figure 13, assuming that the DE2 board is just sending a fixed set of characters, say 'A' or 'Test'.

# 4 Peer Feedback: Journal 3

You need to document your feedback *to* the two other groups, you have reviewed (tree reviews in case of a review-group with four DSD groups).

- a) Insert the data from your two(/three) review-spreadsheets (from J3\_rubric.xlsx for the feedback you have given) with feedback points and comments into the journal in text or table form.
- **b)** If you meet the J3 deadline: also insert the feedback(s), you have received, into this journal.

If you have not received two(/three) journals to review from the other groups after the deadline, then document here, that you have contacted the course-lecture about the problem (insert email text).