# Government College of Engineering, Amravati (An Autonomous Institute of Government of Maharashtra)

### Fifth Semester B. Tech. (Electronics and Telecommunication)

#### Winter - 2016

Course Code: ETU501

Course Name: Linear Integrated Circuits and Applications

Time: 2 hr. 30 min. Max. Marks: 60

#### Instructions to Candidate

1) All questions are compulsory; solve any two sub-questions from Q1 and Q5.

2) Assume suitable data wherever necessary and clearly state the assumptions made.

3) Diagrams/sketches should be given wherever necessary.

4) Use of logarithmic table, drawing instruments and non-programmable calculators is permitted.

5) Figures to the right indicate full marks.

- 1. Define input offset voltage and input offset 06 current, and explain the effect of each on the de output voltage of an op-amp circuit.
  - Discuss the need for a level shifting stage between 06 the input and output stages of an op-amp. Show how this can be done without introducing attenuation.



Find  $v_{out}$  and  $i_{out}$  for the circuit shown in fig.1. The input voltage is sinusoidal with amplitude of 0.5 V.

- 2. A) Define common mode input, common mode gain, common mode rejection ratio, and power supply rejection ratio.
  - Sketch a lead compensation circuit. Explain its operation and show how it affects the frequency and phase response graphs of an op-amp.
  - Explain Miller effect and show how it can be used to stabilize an op-amp circuit.
- 3. Sketch the output waveforms produced by 06 triangular and rectangular waveform inputs to an op-amp differentiating circuit. Explain each waveform, show the type of distortion that occurs and explain how distortion can be minimized.

- b) Illustrate a zener diode peak clipper circuit with an adjustable output voltage limit. Explain the circuit operation, and write the equations for the upper and lower limits of output voltage.
- 4. A) Show how a triangular waveform generator can be 04 modified for duty cycle and frequency adjustment.
  - b) Design an op-amp monostable multivibrator 04 without any triggering circuit, to produce a ±11V, 1ms output pulse.
  - How the UTP and LTP of a non-inverting Schmitt 04 trigger circuit may be modified by using diodes.
- 5. (a) Design a Butterworth second-order high-pass 06 filter circuit to have a cutoff frequency of 600Hz. Use the selected component values to determine the actual cutoff frequency.
  - Draw the circuit diagram for a monostable 06 multivibrator using a 555 timer. Sketch the circuit waveforms, and referring to the 555 functional block diagram explains the circuit operation.
  - c) Show how a 555 square wave generator can be 06 converted into a voltage controlled oscillator. Explain the effect on output waveform duty cycle.

# Government College of Engineering, Amravati (An Autonomous Institute of Government of Maharashtra)

# B. Tech. Fifth Semester (Electronics and Telecommunication)

#### Winter - 2015

Course Code: ETU501

Course Name: Linear Integrated Circuits and Applications

Time: 2 hr. 30 min.

Max. Marks: 60

#### Instructions to Candidate

1) All questions are compulsory; solve any two subquestions from Q5.

2) Assume suitable data wherever necessary and clearly state the assumptions made.

3) Diagrams/sketches should be given wherever necessary.

4) Use of logarithmic table, drawing instruments and non programmable calculators is permitted.

5) Figures to the right indicate full marks.

(1) a) Find  $V_1$ ,  $V_N$  and  $V_0$  for the circuit as shown in 04 below.





A 100 PF capacitor has a maximum charging 04 current of 150 μA. What is the slew rate and power bandwidth?

- 2. a) Briefly explain the frequency response of op-amp. 06 Give the frequency compensation techniques adopted in operational amplifiers.
- b) Design an input offset voltage compensating 06 network for the circuit shown in below as Vin = 5 mV. Draw the complete circuit diagram.



In a practical integrator circuit assume  $R_1 = 10k\Omega$ ,  $R_f = 100k\Omega$  and  $C_f = 10nF$ , determine the lower frequency limit of integration and output response for the inputs a) sine-wave b) square-wave and c) step input

Explain with a circuit the working of V to I converter with floating load. Where can we use it?

Design a triangular wave generator such that frequency of oscillation is 4 kHz and  $V_{out(pp)} = 10.8V$ . The op-amp saturation voltage is  $\pm 15V$ .

b) Which is the filter that possesses ripple pass and flat stop band? Explain the response of second order butterworth filter.

a) An IC 555 has typical pin connections with 06 components is shown in fig, it is desired to generate a square pulse of 10 kHz. Evaluate values of R<sub>A</sub> and R<sub>B</sub> if the capacitor C has the value of 0.01 μF for the configuration chosen. If necessary you can suggest modification in the external circuit configuration.



- Explain working of PLL using appropriate block diagram and explain any one application of the same.
  - Explain with functional block diagram the 06 operation of 566 voltage controlled oscillator.
     Also determine the maximum and minimum output frequencies.

## Government College of Engineering, Amravati (An Autonomous Institute of Government of Maharashtra)

#### B. Tech. Fifth Semester (Electronics and Telecommunication)

Winter - 2014

Course Code: ETU501

Course Name: Linear Integrated Circuits and Applications

Time: 2 hr. 30 min. Max. Marks: 60

#### Instructions to Candidate

1) All questions are compulsory; solve any two subquestions from Q5.

2) Assume suitable data wherever necessary and clearly state the assumptions made.

3) Diagrams/sketches should be given wherever necessary.

4) Use of logarithmic table, drawing instruments and non programmable calculators is permitted.

5) Figures to the right indicate full marks.

- 1. a) How can we improve CMRR? Explain. Why does 04 an op-amp have high common mode rejection ratio.
  - b) An inverting amplifier is implemented with  $R_I = 1 \text{ k}\Omega$  and  $R_f = 100 \text{ k}\Omega$ . Find the percentage change in the closed loop gain. A is the open loop gain changes from  $2 \times 10^5 \text{ V/V}$  to  $5 \times 10^4 \text{ V/V}$ .

c) What is the differential input voltage for the given circuit  $I_{in(off)} = 20$  nA and  $V_{in(off)} = 0$ . If  $A = 10^5$ , what does the output offset voltage?



3

- 2. a) List the parameters that are important for ac 06 applications and what problem can occur with a steep gain roll-off in an op-amp?
  - b) What do you mean by slew rate limiting 06 frequency? Calculate slew rate and maximum possible frequency of the input voltage that can be applied to get undistorted output for the parameters as I<sub>CQ</sub>=10µA and C<sub>C</sub>=33 nF and peak value for input voltage is 15V.
- 3. a) Neatly sketch and label the dc transfer 06 characteristic (i.e. V<sub>0</sub> vs V<sub>in</sub>) for the circuit shown in below as V<sub>in</sub> varies from -3V to +3V. Assume ideal op-amp, and the diodes have a forward voltage of 0.65V and zero incremental resistance.



- b) Design a differentiator to differentiate an input signal that varies in frequency from 10.5 Hz to about 1000 Hz. If a sine wave of 1V peak at 1 kHz is applied to the differentiator, draw its output waveform.
- 4. a) Derive the expression for output frequency and 06 gain of phase shift oscillator. Why negative feedback is used in RC phase shift oscillator.
  - b) Design a noninverting Schmitt trigger circuit to 06 obtain ±100mV crossover voltages. Its saturated output voltages are ±10V. Choose suitable component values.
- 5. a) Draw the block diagram of Astable multivibrator 06 using 555 timer and derive an expression for its frequency of oscillation.
  - b) Derive the expression for capture range for PLL **06** where a simple RC network is used as a LPF.
  - c) Draw the functional diagram of IC 555 Timer. 06 Explain with a circuit diagram how it can be connected for monostable operation.