



BROOKHAVEN NATIONAL LABORATORY INSTRUMENTATION DIVISION

DUNE ADC IO L

Date: 29/07/2016:16:43 DRAWN BY:

Jack Fried



085n 087n 0167n R107 S R113 S R119 R125 100 **> 100** 085p FE5p 087p 0167p 0165n FF5n FE7n FF7n R108 S R120 < R114 R126 100 S 100 100 0165p FF5p FE7p CLK05p 086n CLKO7n 088n R109 S R115 R127 100 > 100 100 > 100 086p q880 CLKO5n CLK07p FE6n 0166n 0168n FE8n R110 S R116 R122 R128 S 100 S 100 > 100 0168p 0166p FE6p FE8p CLKO6n FF6n FF8n CLKO8n R111 < R117 < R123 > R118 S 100 100 S 100 S 100 FF6p FF8p CLKO8p SDO8n TEST\_IO4 TEST\_IO6  $\leq$  R112 < ₽106  $\le$  R124 < 100 **\\_\_100 \\_\_100** gBO8p TEST\_IO5 TEST\_IO7

BROOKHAVEN NATIONAL LABORATORY INSTRUMENTATION DIVISION

DUNE ADC IO R

Date: 29/07/2016:16:43 DRAWN BY:

Jack Fried





SBND\_FPGA\_CLK CLK\_125MHz\_OSC\_N CLK\_125MHz\_OSC\_P SBND\_CLK\_T\_ CLK\_125M\_spare\_N CLK\_125MHz\_OSC\_N = CLK\_125MHz\_OSC\_P CLK\_125M\_spare\_P CLK\_100MHz\_OSC\_N CLK\_100MHz\_OSC\_P CLK\_DAQ\_N CLK\_DAQ\_P CLK\_DAQ\_N ■ CLK\_DAQ\_P ■ CLK\_DAQ\_N ■ CLK\_EXT\_N CLK\_EXT\_P CLK\_DAQ\_P ■ CLK\_100MHz\_OSC\_N CLK\_100MHz\_OSC\_P REFCLK4p I2C\_SCL\_DIF\_ I2C\_SCL\_DIF\_ REFCLK1p CLKIO4\_\_\_DIFFCLK\_2n CLKIO4\_\_\_DIFFCLK\_2n =-CLKIO5\_\_\_DIFFCLK\_2p =-R26 CLKIO5 DIFFCLK 2p CLKIO8\_\_\_DIFFCLK\_5n --CLKIO9\_\_\_DIFFCLK\_5p --CLKIO8\_\_\_DIFFCLK\_5n CLKIO9\_\_\_DIFFCLK\_5p



## UNDER FPGA

BROOKHAVEN NATIONAL LABORATORY INSTRUMENTATION DIVISION DUNE\_CLK Date: 08/06/2016:12:22 DRAWN BY: Jack Fried



BROOKHAVEN NATIONAL LABORATORY INSTRUMENTATION DIVISION

DUNE\_SFP

Date: 17/06/2016:13:38 DRAWN BY: Jack Fried

B C



DUNE \_MISC\_IO

Date: 07/09/2016:11:37 DRAWN BY:

Jack Fried











