



BROOKHAVEN NATIONAL LABORATORY INSTRUMENTATION DIVISION

SBND\_ADC\_IO\_L

Date: 02/08/2016:12:54 DRAWN BY:

Jack Fried



085n 087n 0167n R107 S R113 S R119 R125 100 **> 100** 085p FE5p 087p 0167p 0165n FF5n FE7n FF7n R108 S R120 < R114 R126 100 S 100 100 0165p FF5p FE7p CLK05p 086n CLKO7n 088n R109 S R115 R127 100 > 100 100 > 100 086p q880 CLKO5n CLK07p FE6n 0166n 0168n FE8n R110 S R116 R122 R128 S 100 S 100 > 100 0168p 0166p FE6p FE8p CLKO6n FF6n FF8n CLKO8n R111 < R117 < R123 > R118 S 100 S 100 100 S 100 FF6p FF8p CLKO8p TEST\_IO4 SDO8n TEST\_IO6  $\leq$  R112 < ₽106  $\le$  R124 < 100 **\\_\_100 \\_\_100** TEST\_IO7

BROOKHAVEN NATIONAL LABORATORY INSTRUMENTATION DIVISION

SBND ADC IO R

Date: 29/07/2016:16:47 DRAWN BY:

Jack Fried

gBO8p TEST\_IO5









UNDER FPGA

BROOKHAVEN NATIONAL LABORATORY
INSTRUMENTATION DIVISION

SBND\_CLK

Date: 13/09/2016:12:43 DRAWN BY: Jack Fried



BROOKHAVEN NATIONAL LABORATORY INSTRUMENTATION DIVISION

Date: 29/07/2016:16:47 DRAWN BY: Jack Fried

SBND\_SFP



Jack Fried

SBND \_MISC\_IO Date: 29/07/2016:17:17 DRAWN BY:











