# VERILOG COMINATIONAL LOGIC INTRO

This lab has you implement an adder that is capable of normal addition, unsigned saturating addition, and signed saturating addition. It also introduces the Xilinx IP Catalog tool used for generating IP (intellectual property) cores. This lab does not require use of the Basys 3 board.

# **BACKGROUND**

Review the Power Point notes on the Class website titled "Fixed-Point Numbers". This reviews the definition of signed integers using 2's complement encoding, and also the definitions of unsigned saturating addition and signed saturating addition. You need to understand this material in order to complete the lab successfully.

## TASK 1

You are to build an adder module that implements the following:

| Mode Input   | Output function |                       |
|--------------|-----------------|-----------------------|
| mode = 2'b00 | y = a + b       | (unsigned saturation) |
| mode = 2'b01 | y = a + b       | (signed saturation)   |
| mode = 2'b10 | y = a + b       | (normal addition)     |
| mode = 2'b11 | y = a + b       | (normal addition)     |

The schematic below shows the design and that you are to implement in one Verilog module. It also defines the Verilog port declarations and module name. In your Verilog module, you can use whatever internal signal names make the most sense to you – only the external port names must be kept as specified.



# **Implementation Guidance**

- 1. All of this logic must be implemented using *assign* statements; you may not use *always* blocks/sequential statements.
- 2. Note the inputs of the adder are 12-bits wide, while the output is 13-bits wide. Bit r[11] of the adder output is the sign of the output value, while bit r[12] is the carry out (Cout). If the carry out is '1', then unsigned overflow occurred.
- 3. The vFlag internal signal is '1' if 2's complement overflow occurs. This is true if the sum of two positive numbers produces a negative number or if the sum of two negative numbers produces a positive number. The signs of the two inputs (a[11], b[11]) represented by the signals aSign, bSign and the sign of the result (r[11]) by rSign.

#### **Procedure**

- 1. Download the zip archive associated with the lab.
- 2. This contains four files: satadd.v, tb\_satadd.v, satadd\_vectors.txt and report.doc (report file). The satadd.v file contains the empty Verilog module that you are to complete. The tb\_satadd.v contains the testbench, and it reads the test vectors from the satadd\_vectors.txt file.
- 3. Create a project named *lab3\_part1* and add the *satadd.v* file to it as the top module. Then, generate a test fixture for this file named *tb\_satadd.v*, and copy the contents of the original *tb\_satadd.v* into it.
- 4. Copy the *satadd\_vectors.txt* file into the project directory. This is needed before you simulate your design.

- 5. Implement your Verilog code in the *satadd.v* file. Before running the simulation for the first time, use the 'Run Synthesis' command to run the synthesis tool to verify that the design has no syntax errors and can be synthesized. Look at any warning messages generated by the synthesis tool and fix your code to address these (look at the slides titled '*Common Verilog Mistakes*' for hints on what is wrong if you get errors/warning messages from the synthesis tool). After your design is passing synthesis, test it with the *tb\_satadd.v* using the 'Behavioral Simulation'. If you have vectors that fail, use the Debugging methodology from the previous lab exercise to debug your design until all vectors have passed.
- 6. Used the 'Run Implementation' command to implement your design.
- 7. Re-simulate using the 'Post-Implementation Timing Simulation' and verify that all vectors pass.
- 8. From the 'Reports' Tab, open the 'Place Design/Utilization Report'. Copy the tables that give 'Slice Logic' and 'Summary of Registers by Type' into your report. This design should have no registers reported.

WARNING: You will get NO CREDIT if your design fails any test vector or if it does not pass the synthesis tool!!! There is no such thing as a 'partially working' Digital System!!!!

#### TASK 2

This task introduces you to the Xilinx IP Catalog. Task 1 must be working before you can do Task 2. The IP Catalog tool creates optimized versions of many common building blocks used in Digital Systems Design. These IP cores range from the relatively simple (adders) to very complex (square root, digital filters, etc).

- Create a project named lab3\_part2 and copy your satadd.v, tb\_satadd.v, and satadd\_vectors.txt files to it. Add the satadd.v file as the top module. Add the tb\_satadd.v functionality as you did in the previous task. Verify that you can successfully simulate this design in the new project.
- 2. You are to replace the 12-bit adder logic that you have written (probably by an assign statement) with an adder module generated with the Xilinx IP Catalog tool.
- 3. In the left hand window, select 'Ip Catalog'



4. In the 'IP Catalog' window, select 'Adder/Subtractor' under Math Functions | Adders & Subtractors, right-click to get the menu, and then select 'Customize IP...'



5. In the Adder/Subtractor Window, select/edit the options as shown below. The final component should only have ports labeled as 'A', 'B', and 'S'. The click the 'OK' button.



If the CE input is not disabled, the click on the CONTROL tab and disable it. It will be grayed-out when disabled.



6. In the 'Generate' Output Products', click the 'Generate' button:



7. At this point, Vivdao begins generating the IP block:



8. Once the IP block is generated, you can navigate down the 'designname.srcs/sources\_1/ip/ip\_addsub folders to see the files generated. This is informational only, and is not necessary. You may find this useful in later labs to see the exact port names used in the Verilog file.



9. You need to incorporate this into your design. Comment out the Verilog statement(s) that you used to implement your original adder, and replace it with the statement that looks similar to the following (you will need to modify the output net name 'sum' to match whatever temporary signal name that you used in your implementation).

```
ip addsub u1 (.A(a), .B(b), .S(sum)); //IP catalog adder
```

Replace the netname 'sum' with whatever net name you used in your Verilog for the adder output! The 'a','b' inputs are 12-bits, the output 'sum' is 13 bits.

This instantiates the IP Catalog adder in your design.

YOU MUST REMOVE THE VERILOG STATEMENT(s) THAT IMPLEMENTED THE ADDER IN THE PART 1 DESIGN!! The add operation is to be performed by the Coregen adder!

- 10. Verify that your behavioral simulation gives the correct result.
- 11. Use the 'Run Implementation' command to map this design.
- 12. Re-simulate using the 'Post-Implementation Timing Simulation' and verify that all vectors pass.
- 13. From the 'Reports' Tab, open the 'Place Design/Utilization Report'. Copy the tables that give 'Slice Logic' and 'Summary of Registers by Type' into your report. This design should have no registers reported. This should be the same number of LUTs as in the first design (this design is so simple, there is no advantage to using an IP block).

# **GRADING**

The grading for this lab is as follows:

- a. Working Task 1: 55 pts (0 or no-credit there is no partial credit).
- b. Working Task 2: 20 pts (0 or no credit, there is no partial credit).
- c. Report questions (25pts, partial credit assigned).

## SUBMISSION INSTRUCTIONS

Create a directory named 'lab3\_netid', i.e., (lab3\_rbr5).

Copy the lab3\_part1, lab3\_part2 directories to this directory. Copy your completed report.doc to this directory.

From Windows, select the 'lab3\_netid' folder, and from the right-click menu, use 'Send To Compressed (zipped) Folder' command to produce a ZIP archive named 'lab3\_netid.zip'.

Upload your 'lab3\_netid.zip' file to Blackboard using the Lab3 assignment link.